LMR14206 SIMPLE SWITCHER® 42Vin, 0.6A Step-Down Voltage Regulator in SOT-23

Check for Samples: LMR14206

FEATURES

- Input Voltage Range of 4.5V to 42V
- Output Voltage Range of 0.765V to 34V
- Output Current up to 0.6A
- 1.25 MHz Switching Frequency
- Low Shutdown Iq, 16 µA Typical
- Short Circuit Protected
- Internally Compensated
- Soft-Start Function
- Thin 6-Pin SOT Package (2.97 x 1.65 x 1mm)
- Fully Enabled for WEBENCH® Power Designer

PERFORMANCE BENEFITS

- Tight Accuracy for Powering Digital ICs
- Extremely Easy to Use
- Tiny Overall Solution Reduces System Cost

APPLICATIONS

- Point-of-Load Conversions from 5V, 12V, and 24V Rails
- Space Constrained Applications
- Battery Powered Equipment
- Industrial Distributed Power Applications
- Power Meters
- Portable Hand-Held Instruments

System Performance

Efficiency vs Load Current

\[
V_{\text{IN}} = 12V, V_{\text{OUT}} = 1.2V \text{ and } 3.3V
\]

Efficiency vs Load Current

\[
V_{\text{IN}} = 24V, V_{\text{OUT}} = 1.2V \text{ and } 3.3V
\]

DESCRIPTION

The LMR14206 is a PWM DC/DC buck (step-down) regulator. With a wide input range from 4.5V-42V, they are suitable for a wide range of applications such as power conditioning from unregulated sources. They feature a low \(R_{\text{DSON}}\) (0.9Ω typical) internal switch for maximum efficiency (85% typical). Operating frequency is fixed at 1.25 MHz allowing the use of small external components while still being able to have low output voltage ripple. Soft-start can be implemented using the shutdown pin with an external RC circuit allowing the user to tailor the soft-start time to a specific application.

The LMR14206 is optimized for up to 600 mA load current with a 0.765V nominal feedback voltage.

Additional features include: thermal shutdown, \(V_{\text{IN}}\) under-voltage lockout, and gate drive under-voltage lockout. The LMR14206 is available in a low profile 6-pin SOT package.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.
**Connection Diagram**

**PIN DESCRIPTIONS**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>CB</td>
<td>SW FET gate bias voltage. Connect $C_{BOOT}$ cap between CB and SW.</td>
</tr>
<tr>
<td>2</td>
<td>GND</td>
<td>Ground connection.</td>
</tr>
<tr>
<td>3</td>
<td>FB</td>
<td>Feedback pin: Set feedback voltage divider ratio with $V_{OUT} = V_{FB} (1+(R1/R2))$. Resistors should be in the 100-10K range to avoid input bias errors.</td>
</tr>
<tr>
<td>4</td>
<td>SHDN</td>
<td>Logic level shutdown input. Pull to GND to disable the device and pull high to enable the device. If this function is not used tie to $V_{IN}$ or leave open.</td>
</tr>
<tr>
<td>5</td>
<td>$V_{IN}$</td>
<td>Power input voltage pin: 4.5V to 42V normal operating range.</td>
</tr>
<tr>
<td>6</td>
<td>SW</td>
<td>Power FET output: Connect to inductor, diode, and $C_{BOOT}$ cap.</td>
</tr>
</tbody>
</table>
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

**Absolute Maximum Ratings**(1)(2)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN}$</td>
<td>-0.3V to +45V</td>
</tr>
<tr>
<td>SHDN</td>
<td>-0.3V to $(V_{IN} + 0.3V) &lt; 45V</td>
</tr>
<tr>
<td>SW Voltage</td>
<td>-0.3V to +45V</td>
</tr>
<tr>
<td>CB Voltage above SW Voltage</td>
<td>7V</td>
</tr>
<tr>
<td>FB Voltage</td>
<td>-0.3V to +5V</td>
</tr>
<tr>
<td>Maximum Junction Temperature</td>
<td>150°C</td>
</tr>
<tr>
<td>Power Dissipation(3)</td>
<td>Internally Limited</td>
</tr>
<tr>
<td>Lead Temperature</td>
<td>300°C</td>
</tr>
<tr>
<td>Vapor Phase (60 sec.)</td>
<td>215°C</td>
</tr>
<tr>
<td>Infrared (15 sec.)</td>
<td>220°C</td>
</tr>
<tr>
<td>ESD Susceptibility Human Body Model(4)</td>
<td>1.5 kV</td>
</tr>
</tbody>
</table>

For soldering specifications see SNOA549

1. Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions for which the device is intended to be functional, but device parameter specifications may not be ensured. For ensured specifications and test conditions, see the Electrical Characteristics.
2. If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
3. The maximum allowable power dissipation is a function of the maximum junction temperature, $T_J$(MAX), the junction-to-ambient thermal resistance, $\theta_{JA}$, and the ambient temperature, $T_A$. The maximum allowable power dissipation at any ambient temperature is calculated using: $P_D$(MAX) = $(T_{J(MAX)} - T_A)/\theta_{JA}$. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at $T_J=175°C$ (typ.) and disengages at $T_J=155°C$ (typ).
4. Human Body Model, applicable std. JESD22-A114-C.

**Operating Conditions**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Junction Temperature Range(1)</td>
<td>-40°C to +125°C</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>-65°C to +150°C</td>
</tr>
<tr>
<td>Input Voltage $V_{IN}$</td>
<td>4.5V to 42V</td>
</tr>
<tr>
<td>SW Voltage</td>
<td>Up to 42V</td>
</tr>
</tbody>
</table>

1. All limits specified at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are 100% production tested. All limits at temperature extremes are ensured via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).
## Electrical Characteristics

Specifications in standard type face are for $T_J = 25^\circ C$ and those with **boldface type** apply over the full **Operating Temperature Range** ($T_J = -40^\circ C$ to $+125^\circ C$). Minimum and Maximum limits are ensured through test, design, or statistical correlation. Typical values represent the most likely parametric norm at $T_J = +25^\circ C$, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: $V_{IN} = 12 V$.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min(1)</th>
<th>Typ(2)</th>
<th>Max(1)</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_Q$</td>
<td>Quiescent current</td>
<td>$V_{SHDN} = 0V$</td>
<td>16</td>
<td>40</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Device On, Not Switching</td>
<td>1.30</td>
<td>1.75</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Device On, No Load</td>
<td>1.35</td>
<td>1.85</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$R_{DSON}$</td>
<td>Switch ON resistance</td>
<td>See (3)</td>
<td>0.9</td>
<td>1.6</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>$I_{LSW}$</td>
<td>Switch leakage current</td>
<td>$V_{IN} = 42V$</td>
<td>0.0</td>
<td>0.5</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>$I_{CL}$</td>
<td>Switch current limit</td>
<td>See (4)</td>
<td>1.15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{FB}$</td>
<td>Feedback pin bias current</td>
<td>See (5)</td>
<td>0.1</td>
<td>1.0</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td>$V_{FB}$</td>
<td>FB Pin reference voltage</td>
<td></td>
<td>0.747</td>
<td>0.765</td>
<td>0.782</td>
<td>V</td>
</tr>
<tr>
<td>$t_{MIN}$</td>
<td>Minimum ON time</td>
<td></td>
<td>100</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$f_{SW}$</td>
<td>Switching frequency</td>
<td>$V_{FB} = 0.5V$</td>
<td>0.95</td>
<td>1.25</td>
<td>1.50</td>
<td>MHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{FB} = 0V$</td>
<td>0.35</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$D_{MAX}$</td>
<td>Maximum duty cycle</td>
<td></td>
<td>81</td>
<td>87</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>$V_{UVP}$</td>
<td>Undervoltage lockout thresholds</td>
<td>On threshold</td>
<td>4.4</td>
<td>3.7</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Off threshold</td>
<td>3.5</td>
<td>3.25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{SHDN}$</td>
<td>Shutdown threshold</td>
<td>Device on</td>
<td>2.3</td>
<td>1.0</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Device off</td>
<td>0.9</td>
<td>0.3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{SHDN}$</td>
<td>Shutdown pin input bias current</td>
<td>$V_{SHDN} = 2.3V (5)$</td>
<td>0.05</td>
<td>1.5</td>
<td></td>
<td>µA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{SHDN} = 0V$</td>
<td>0.02</td>
<td>1.5</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### THERMAL SPECIFICATIONS

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{thJA}$</td>
<td>Junction-to-Ambient Thermal Resistance, SOT Package</td>
<td>See (6)</td>
<td>121</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

(1) All limits specified at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are 100% production tested. All limits at temperature extremes are ensured via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

(2) Typical numbers are at $25^\circ C$ and represent the most likely norm.

(3) Includes the bond wires, $R_{DSON}$ from $V_{IN}$ pin to SW pin.

(4) Current limit at 0% duty cycle.

(5) Bias currents flow into pin.

(6) All numbers apply for packages soldered directly onto a 3" x 3" PC board with 2 oz. copper on 4 layers in still air in accordance to JEDEC standards. Thermal resistance varies greatly with layout, copper thickness, number of layers in PCB, power distribution, number of thermal vias, board size, ambient temperature, and air flow.
Typical Performance Characteristics

**Input UVLO vs. Temperature**

```
+----------------+----------------+
<table>
<thead>
<tr>
<th>UVLO (V)</th>
<th>TEMPERATURE (°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.4</td>
<td>-50</td>
</tr>
<tr>
<td>3.6</td>
<td>-25</td>
</tr>
<tr>
<td>3.8</td>
<td>0</td>
</tr>
<tr>
<td>4.0</td>
<td>25</td>
</tr>
<tr>
<td></td>
<td>50</td>
</tr>
<tr>
<td></td>
<td>75</td>
</tr>
<tr>
<td></td>
<td>100</td>
</tr>
<tr>
<td></td>
<td>125</td>
</tr>
</tbody>
</table>
```

Figure 3.

**SHDN Pin Current vs. SHDN Pin Voltage**

```
+----------------+-----------------+
<table>
<thead>
<tr>
<th>SHDN PIN VOLTAGE (V)</th>
<th>SHDN PIN CURRENT (µA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>50</td>
</tr>
<tr>
<td>8</td>
<td>100</td>
</tr>
<tr>
<td>12</td>
<td>150</td>
</tr>
<tr>
<td>16</td>
<td>200</td>
</tr>
</tbody>
</table>
```

Figure 4.

**Switching Node and Output Voltage Waveforms**

- $V_{IN} = 12V$, $V_{OUT} = 3.3V$, $I_{OUT} = 200 mA$
- Top trace: $V_{OUT}$, 10 mV/div, AC Coupled
- Bottom trace: SW, 5V/div, DC Coupled
- $T = 1 \mu s/div$

Figure 5.

**Load Transient Waveforms**

- $V_{IN} = 12V$, $V_{OUT} = 3.3V$, $I_{OUT} = 300 mA$ to 200 mA to 300 mA
- Top trace: $V_{OUT}$, 20 mV/div, AC Coupled
- Bottom trace: $I_{OUT}$, 100 mA/div, DC Coupled
- $T = 200 \mu s/div$

Figure 6.

**Start-Up Waveform**

- $V_{IN} = 12V$, $V_{OUT} = 3.3V$, $I_{OUT} = 50 mA$
- Top trace: $V_{OUT}$, 1V/div, DC Coupled
- Bottom trace: SHDN, 2V/div, DC Coupled
- $T = 40 \mu s/div$

Figure 7.

**Switch Current Limit vs. SHDN Pin Voltage**

```
+----------------+-----------------+
<table>
<thead>
<tr>
<th>SHDN PIN VOLTAGE (V)</th>
<th>SWITCH CURRENT LIMIT (A)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.1</td>
<td>0.4</td>
</tr>
<tr>
<td>1.7</td>
<td>0.6</td>
</tr>
<tr>
<td>2.3</td>
<td>0.8</td>
</tr>
<tr>
<td>2.8</td>
<td>1.0</td>
</tr>
<tr>
<td>3.4</td>
<td>1.2</td>
</tr>
<tr>
<td>4.0</td>
<td></td>
</tr>
</tbody>
</table>
```

Figure 8.
APPLICATION INFORMATION

PROTECTION
The LMR14206 has dedicated protection circuitry running during normal operation to protect the IC. The thermal shutdown circuitry turns off the power device when the die temperature reaches excessive levels. The UVLO comparator protects the power device during supply power startup and shutdown to prevent operation at voltages less than the minimum input voltage. A gate drive (CB) under-voltage lockout is included to ensure that there is enough gate drive voltage to drive the MOSFET before the device tries to start switching. The LMR14206 also features a shutdown mode decreasing the supply current to approximately 16 µA.

CONTINUOUS CONDUCTION MODE
The LMR14206 contains a current-mode, PWM buck regulator. A buck regulator steps the input voltage down to a lower output voltage. In continuous conduction mode (when the inductor current never reaches zero at steady state), the buck regulator operates in two cycles. The power switch is connected between \( V_{IN} \) and SW. In the first cycle of operation the transistor is closed and the diode is reverse biased. Energy is collected in the inductor and the load current is supplied by \( C_{OUT} \) and the rising current through the inductor. During the second cycle the transistor is open and the diode is forward biased due to the fact that the inductor current cannot instantaneously change direction. The energy stored in the inductor is transferred to the load and output capacitor. The ratio of these two cycles determines the output voltage. The output voltage is defined approximately as:

\[
D = \frac{V_{OUT}}{V_{IN}} \quad \text{and} \quad D' = (1-D) \\
\text{where} \\
\begin{align*}
\cdot & \quad D \text{ is the duty cycle of the switch.} \\
D \text{ and } D' \text{ will be required for design calculations.}
\end{align*}
\]

DESIGN PROCEDURE
This section presents guidelines for selecting external components.

SETTING THE OUTPUT VOLTAGE
The output voltage is set using the feedback pin and a resistor divider connected to the output as shown on the front page schematic, Figure 1. The feedback pin voltage is 0.765V, so the ratio of the feedback resistors sets the output voltage according to the following equation:

\[
V_{OUT} = 0.765V(1+(R1/R2)) \\
\quad (2)
\]

Typically R2 will be given as 100Ω-10 kΩ for a starting value. To solve for R1 given R2 and \( V_{OUT} \), use:

\[
R1 = R2((V_{OUT}/0.765V)-1). \\
\quad (3)
\]

INPUT CAPACITOR
A low ESR ceramic capacitor (\( C_{IN} \)) is needed between the \( V_{IN} \) pin and GND pin. This capacitor prevents large voltage transients from appearing at the input. Use a 2.2 µF-10 µF value with X5R or X7R dielectric. Depending on construction, a ceramic capacitor’s value can decrease up to 50% of its nominal value when rated voltage is applied. Consult with the capacitor manufacturer’s data sheet for information on capacitor derating over voltage and temperature.

INDUCTOR SELECTION
The most critical parameters for the inductor are the inductance, peak current, and the DC resistance. The inductance is related to the peak-to-peak inductor ripple current, the input and the output voltages.

\[
L = \frac{(V_{IN} - V_{OUT})V_{OUT}}{V_{IN} \times I_{RIPPLE} \times f_{SW}} \\
\quad (4)
\]
A higher value of ripple current reduces inductance, but increases the conductance loss, core loss, and current stress for the inductor and switch devices. It also requires a bigger output capacitor for the same output voltage ripple requirement. A reasonable value is setting the ripple current to be 30% of the DC output current. Since the ripple current increases with the input voltage, the maximum input voltage is always used to determine the inductance. The DC resistance of the inductor is a key parameter for the efficiency. Lower DC resistance is available with a bigger winding area. A good tradeoff between the efficiency and the core size is letting the inductor copper loss equal 2% of the output power. See AN-1197 for more information on selecting inductors. A good starting point for most applications is a 10 µH to 22 µH with 1.1A or greater current rating. Using such a rating will enable the LMR14206 to current limit without saturating the inductor. This is preferable to the device going into thermal shutdown mode and the possibility of damaging the inductor if the output is shorted to ground or other longterm overload.

OUTPUT CAPACITOR
The selection of \( C_{\text{OUT}} \) is driven by the maximum allowable output voltage ripple. The output ripple in the constant frequency, PWM mode is approximated by:

\[
V_{\text{RIPPLE}} = I_{\text{RIPPLE}}(\text{ESR} + \frac{1}{(8f_{\text{SW}}C_{\text{OUT}})}))
\]

(5)

The ESR term usually plays the dominant role in determining the voltage ripple. Low ESR ceramic capacitors are recommended. Capacitors in the range of 22 µF-100 µF are a good starting point with an ESR of 0.1Ω or less.

BOOTSTRAP CAPACITOR
A 0.15 µF ceramic capacitor or larger is recommended for the bootstrap capacitor \( C_{\text{BOOT}} \). For applications where the input voltage is less than twice the output voltage a larger capacitor is recommended, generally 0.15 µF to 1 µF to ensure plenty of gate drive for the internal switches and a consistently low \( R_{\text{DSON}} \).

SOFT-START COMPONENTS
The LMR14206 has circuitry that is used in conjunction with the \( \text{SHDN} \) pin to limit the inrush current on start-up of the DC/DC switching regulator. The \( \text{SHDN} \) pin in conjunction with a RC filter is used to tailor the soft-start for a specific application. When a voltage applied to the \( \text{SHDN} \) pin is between 0V and up to 2.3V it will cause the cycle by cycle current limit in the power stage to be modulated for minimum current limit at 0V up to the rated current limit at 2.3V. Thus controlling the output rise time and inrush current at startup. The resistor value should be selected so the current sourced into the \( \text{SHDN} \) pin will be greater then the leakage current of the \( \text{SHDN} \) pin (1.5 µA) when the voltage at \( \text{SHDN} \) is equal or greater then 2.3V.

SHUTDOWN OPERATION
The \( \text{SHDN} \) pin of the LMR14206 is designed so that it may be controlled using 2.3V or higher logic signals. If the shutdown function is not to be used the \( \text{SHDN} \) pin may be tied to \( V_{\text{IN}} \). The maximum voltage to the \( \text{SHDN} \) pin should not exceed 42V. If the use of a higher voltage is desired due to system or other constraints it may be used, however a 100 kΩ or larger resistor is recommended between the applied voltage and the \( \text{SHDN} \) pin to protect the device.

SCHOTTKY DIODE
The breakdown voltage rating of the diode \( (D1) \) is preferred to be 25% higher than the maximum input voltage. The current rating for the diode should be equal to the maximum output current for best reliability in most applications. In cases where the duty cycle is greater than 50%, the average diode current is lower. In this case it is possible to use a diode with a lower average current rating, approximately \((1-D)I_{\text{OUT}}\), however the peak current rating should be higher than the maximum load current. A 0.5A to 1A rated diode is a good starting point.
LAYOUT CONSIDERATIONS

To reduce problems with conducted noise pick up, the ground side of the feedback network should be connected directly to the GND pin with its own connection. The feedback network, resistors R1 and R2, should be kept close to the FB pin, and away from the inductor to minimize coupling noise into the feedback pin. The input bypass capacitor C_{IN} must be placed close to the V_{IN} pin. This will reduce copper trace resistance which affects input voltage ripple of the IC. The inductor L1 should be placed close to the SW pin to reduce EMI and capacitive coupling. The output capacitor, C_{OUT} should be placed close to the junction of L1 and the diode D1. The L1, D1, and C_{OUT} trace should be as short as possible to reduce conducted and radiated noise and increase overall efficiency. The ground connection for the diode, C_{IN}, and C_{OUT} should be as small as possible and tied to the system ground plane in only one spot (preferably at the C_{OUT} ground point) to minimize conducted noise in the system ground plane. For more detail on switching power supply layout considerations see Application Note AN-1149: Layout Guidelines for Switching Power Supplies SNVA021.

Typical Applications

Figure 9. Application Circuit, 3.3V Output

Figure 10. Application Circuit, 5V Output
Figure 11. Application Circuit, 12V Output

Figure 12. Application Circuit, 15V Output

Figure 13. Application Circuit, 0.8V Output
# REVISION HISTORY

## Changes from Revision C (April 2013) to Revision D

<table>
<thead>
<tr>
<th>Change Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Changed layout of National Data Sheet to TI format</td>
<td>10</td>
</tr>
</tbody>
</table>
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMR14206XMK/NOPB</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>SJ2B</td>
<td>Samples</td>
</tr>
<tr>
<td>LMR14206XMKE/NOPB</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>SJ2B</td>
<td>Samples</td>
</tr>
<tr>
<td>LMR14206XMKX/NOPB</td>
<td>ACTIVE</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>SJ2B</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
  - **ACTIVE:** Product device recommended for new designs.
  - **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
  - **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
  - **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.
  - **OBsolete:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
## TAPE AND REEL INFORMATION

### TAPE DIMENSIONS

- **K0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

### TAPE AND REEL INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMR14206XMK/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>178.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>LMR14206XMKE/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>250</td>
<td>178.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>LMR14206XMXX/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>178.0</td>
<td>8.4</td>
<td>3.2</td>
<td>3.2</td>
<td>1.4</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*
### TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMR14206XMK/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>1000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMR14206XMKE/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LMR14206XMXX/NOPB</td>
<td>SOT-23-THIN</td>
<td>DDC</td>
<td>6</td>
<td>3000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion.
D. Falls within JEDEC MO-193 variation AA (6 pin).
DDC (R–PDSO–G6)  PLASTIC SMALL OUTLINE

Example Board Layout

6  4

(2,7)

1  3

(0,95)

(1,1)

(0,07)

All Around

Stencil Openings
Based on a stencil thickness
of .127mm (.005inch).
(Note D)

(1,1)

(0,6)

(2,7)

Example
Non Soldermask Defined Pad

Solder Mask Opening

Pad Geometry

NOTES:  A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC–7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC–7525 for other stencil recommendations.
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and/or implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers’ applications and compliance of their applications (and of all TI products used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY TECHNOLOGY, COPYRIGHT, PATENT RIGHT OR ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designers will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-compliance with the terms and provisions of this Notice.