1 Features
• Qualified for Automotive Applications
• AEC-Q100 Qualified With the Following Results:
  – Device Temperature Grade 1: –40°C to +125°C Ambient Operating Temperature
  – Device HBM ESD Classification Level H1C
  – Device CDM ESD Classification Level C4A
• 4-V to 36-V Input Range
• 2.5-A Continuous Output Current
• Integrated Synchronous Rectification
• Minimum Switch-On Time: 60 ns
• Internal Compensation for Ease of Use
• Fixed 2.1-MHz Switching Frequency
• PFM and Forced PWM Mode Options at Light Load
• Frequency Synchronization to External Clock
• 75-μA Quiescent Current at No Load for PFM Option
• Power-Good Option
• Soft Start into a Prebiased Load
• High-Duty-Cycle Operation Supported
• Output Short-Circuit Protection With Hiccup Mode
• 8-Pin HSOIC and 12-Pin WSON Wettable Flank with PowerPAD™ Package Options
• Create a Custom Design Using the LMR23625-Q1 With the WEBENCH® Power Designer

2 Applications
• Automotive Infotainment: Clusters, Head Unit, Heads-Up Display
• USB Charging
• General Off-Battery Power Applications

3 Description
The LMR23625-Q1 SIMPLE SWITCHER® is an easy-to-use 36-V, 2.5-A synchronous step down regulator. With a wide input range from 4 V to 36 V, the device is suitable for various applications from industrial to automotive for power conditioning from unregulated sources. Peak-current-mode control is employed to achieve simple control-loop compensation and cycle-by-cycle current limiting. A quiescent current of 75 μA makes it suitable for battery powered systems. Internal loop compensation means that the user is free from the tedious task of loop compensation design. This also minimizes the external components. The device has option for fixed-frequency, forced-pulse-width-modulation (FPWM) mode to achieve small output voltage ripple at light load. An extended family is available in 1-A (LMR23610-Q1), 1.5-A (LMR23615-Q1), and 3-A (LMR23630-Q1) load current options in pin-to-pin compatible packages, which allows simple, optimum PCB layout. A precision-enable input allows simplification of regulator control and system-power sequencing. Protection features include cycle-by-cycle current limit, hiccup-mode short-circuit protection and thermal shutdown due to excessive power dissipation.

Device Information(1)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMR23625-Q1</td>
<td>HSOIC (8)</td>
<td>4.90 mm × 3.90 mm</td>
</tr>
<tr>
<td></td>
<td>WSON (12)</td>
<td>3.00 mm × 3.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Simplified Schematic

Efficiency vs Load, $V_{IN} = 12$ V, PFM Option

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.
4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision A (April 2017) to Revision B

- Added "Wettable" in the 12-Pin WSON ................................................................. 1
- Removing the Automotive Battery Regulation, Industrial Power Supply, Telecom and Datacom Systems and reworded front page Applications ................................................................. 1
- editorial changes for RTM release of WSON package device ................................................................. 1
- Revising the title for WSON Pin Configuration and Functions to be "12-Pin WSON with PGOOD" .................. 3
- Updated the WSON Pin Functions Title to "WSON with PGOOD" ................................................................. 3
- Updating the ESD Ratings to include WSON ESD numbers ................................................................. 4
- Updating the Electrical Characteristic Table EN Pin to EN/SYNC Pin ................................................................. 5
- Adding WSON Only to PGOOD Electrical Characteristic Table ................................................................. 5
- Adding WSON Peak and Valley Inductor Current limit row ................................................................. 6
- Adding WSON High Side and Low Side MOSFET ON-resistance ................................................................. 6

Changes from Original (December 2016) to Revision A

- Changed page 1 efficiency graph; added WEBENCH links ................................................................. 1
- Changed the value of HBM to ±2000 from ±2500 ................................................................. 4
- Changed this efficiency graph ................................................................................................................ 8
- Updated efficiency graphs ................................................................................................................ 8
5 Device Comparison

Table 1. Package Comparison

<table>
<thead>
<tr>
<th>PACKAGE</th>
<th>PART NUMBER</th>
<th>FIXED 2.1 MHz</th>
<th>POWER GOOD</th>
<th>FPWM</th>
</tr>
</thead>
<tbody>
<tr>
<td>SOIC (8)</td>
<td>LMR23625CQDDARQ1</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>LMR23625CFQDDARQ1</td>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>WSON (12)</td>
<td>LMR23625CFPQDRRRQ1</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

6 Pin Configuration and Functions

Table: Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>SOIC</th>
<th>WSON with PGOOD</th>
<th>I/O (1)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>SW</td>
<td>1</td>
<td>1, 2</td>
<td>P</td>
<td>Switching output of the regulator. Internally connected to both power MOSFETs. Connect to power inductor.</td>
</tr>
<tr>
<td>BOOT</td>
<td>2</td>
<td>3</td>
<td>P</td>
<td>Bootstrap capacitor connection for high-side driver. Connect a high-quality 470-nF capacitor from BOOT to SW.</td>
</tr>
<tr>
<td>VCC</td>
<td>3</td>
<td>4</td>
<td>P</td>
<td>Internal bias supply output for bypassing. Connect a 2.2-μF, 16-V or higher capacitance bypass capacitor from this pin to AGND. Do not connect external loading to this pin. Never short this pin to ground during operation.</td>
</tr>
<tr>
<td>FB</td>
<td>4</td>
<td>5</td>
<td>A</td>
<td>Feedback input to regulator, connect the feedback resistor divider tap to this pin.</td>
</tr>
<tr>
<td>PGOOD</td>
<td>N/A</td>
<td>6</td>
<td>A</td>
<td>Open drain output for power-good flag. Use a 10-kΩ to 100-kΩ pullup resistor to logic rail or other DC voltage no higher than 12 V.</td>
</tr>
<tr>
<td>EN/SYNC</td>
<td>5</td>
<td>8</td>
<td>A</td>
<td>Enable input to regulator. High = On, Low = Off. Can be connected to VIN. Do not float. Adjust the input undervoltage lockout with two resistors. The internal oscillator can be synchronized to an external clock by coupling a positive pulse into this pin through a small coupling capacitor. See EN/SYNC for detail.</td>
</tr>
<tr>
<td>AGND</td>
<td>6</td>
<td>7</td>
<td>G</td>
<td>Analog ground pin. Ground reference for internal references and logic. Connect to system ground.</td>
</tr>
<tr>
<td>VIN</td>
<td>7</td>
<td>9, 10</td>
<td>P</td>
<td>Input supply voltage.</td>
</tr>
<tr>
<td>PGND</td>
<td>8</td>
<td>12</td>
<td>G</td>
<td>Power ground pin, connected internally to the low side power FET. Connect to system ground, PAD, AGND, ground pins of CIN and COUT. Path to CIN must be as short as possible.</td>
</tr>
<tr>
<td>PAD</td>
<td>9</td>
<td>13</td>
<td>G</td>
<td>Low impedance connection to AGND. Connect to PGND on PCB. Major heat dissipation path of the die. Must be used for heat sinking to ground plane on PCB.</td>
</tr>
<tr>
<td>NC</td>
<td>N/A</td>
<td>11</td>
<td>N/A</td>
<td>Not for use. Leave this pin floating.</td>
</tr>
</tbody>
</table>

(1) A = Analog, P = Power, G = Ground.
7 Specifications

7.1 Absolute Maximum Ratings
Over the recommended operating junction temperature range of –40°C to 125°C (unless otherwise noted) (1)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltages</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIN to PGND</td>
<td>–0.3</td>
<td>42</td>
<td>V</td>
</tr>
<tr>
<td>EN/SYNC to AGND</td>
<td>–5.5</td>
<td>V_{IN} + 0.3</td>
<td>V</td>
</tr>
<tr>
<td>FB to AGND</td>
<td>–0.3</td>
<td>4.5</td>
<td>V</td>
</tr>
<tr>
<td>PGOOD to AGND</td>
<td>–0.3</td>
<td>15</td>
<td>V</td>
</tr>
<tr>
<td>AGND to PGND</td>
<td>–0.3</td>
<td>0.3</td>
<td>V</td>
</tr>
<tr>
<td>Output voltages</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SW to PGND</td>
<td>–1</td>
<td>V_{IN} + 0.3</td>
<td>V</td>
</tr>
<tr>
<td>SW to PGND less than 10-ns transients</td>
<td>–5</td>
<td>42</td>
<td>V</td>
</tr>
<tr>
<td>BOOT to SW</td>
<td>–0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>VCC to AGND</td>
<td>–0.3</td>
<td>4.5</td>
<td>V</td>
</tr>
<tr>
<td>Junction temperature, T_J</td>
<td>–40</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature, T_{stg}</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

7.2 ESD Ratings

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{(ESD)} Electrostatic discharge</td>
<td></td>
</tr>
<tr>
<td>Human-body model (HBM) for SOIC</td>
<td>±2000</td>
</tr>
<tr>
<td>Human-body model (HBM) for WSON with PGOOD</td>
<td>±2500</td>
</tr>
<tr>
<td>Charged-device model (CDM) for SOIC</td>
<td>±1000</td>
</tr>
<tr>
<td>Charged-device model (CDM) for WSON with PGOOD</td>
<td>±750</td>
</tr>
</tbody>
</table>

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

7.3 Recommended Operating Conditions
Over the recommended operating junction temperature range of –40°C to 125°C (unless otherwise noted) (1)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIN</td>
<td>4</td>
<td>36</td>
<td>V</td>
</tr>
<tr>
<td>EN/SYNC</td>
<td>–5</td>
<td>36</td>
<td>V</td>
</tr>
<tr>
<td>FB</td>
<td>–0.3</td>
<td>1.2</td>
<td>V</td>
</tr>
<tr>
<td>PGOOD</td>
<td>–0.3</td>
<td>12</td>
<td>V</td>
</tr>
<tr>
<td>Input current</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PGOOD pin current</td>
<td>0</td>
<td>1</td>
<td>mA</td>
</tr>
<tr>
<td>Output voltage, V_{OUT}</td>
<td>1</td>
<td>28</td>
<td>V</td>
</tr>
<tr>
<td>Output current, I_{OUT}</td>
<td>0</td>
<td>2.5</td>
<td>A</td>
</tr>
<tr>
<td>Operating junction temperature, T_J</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Recommended Operating Ratings indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For specified specifications, see Electrical Characteristics.
7.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC&lt;sup&gt;(1)(2)&lt;/sup&gt;</th>
<th>LMR23625-Q1</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DDA (SOIC)</td>
</tr>
<tr>
<td>R&lt;sub&gt;JA&lt;/sub&gt; (Junction-to-ambient thermal resistance)</td>
<td>42.0</td>
</tr>
<tr>
<td>R&lt;sub&gt;JC(top)&lt;/sub&gt; (Junction-to-case (top) thermal resistance)</td>
<td>5.9</td>
</tr>
<tr>
<td>R&lt;sub&gt;JB&lt;/sub&gt; (Junction-to-board thermal resistance)</td>
<td>23.4</td>
</tr>
<tr>
<td>V&lt;sub&gt;JT&lt;/sub&gt; (Junction-to-top characterization parameter)</td>
<td>45.8</td>
</tr>
<tr>
<td>V&lt;sub&gt;JB&lt;/sub&gt; (Junction-to-board characterization parameter)</td>
<td>3.6</td>
</tr>
<tr>
<td>R&lt;sub&gt;JC(bot)&lt;/sub&gt; (Junction-to-case (bottom) thermal resistance)</td>
<td>23.4</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
(2) Determine power rating at a specific ambient temperature (T<sub>A</sub>) with a maximum junction temperature (T<sub>J</sub>) of 125°C, which is illustrated in Recommended Operating Conditions section.

7.5 Electrical Characteristics

Limits apply over the recommended operating junction temperature (T<sub>J</sub>) range of –40°C to +125°C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>POWER SUPPLY (VIN PIN)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;IN&lt;/sub&gt; (Operation input voltage)</td>
<td></td>
<td>4</td>
<td>36</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIN_UVLO (Undervoltage lockout thresholds)</td>
<td>Rising threshold</td>
<td>3.3</td>
<td>3.7</td>
<td>3.9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Falling threshold</td>
<td>2.9</td>
<td>3.3</td>
<td>3.5</td>
<td></td>
</tr>
<tr>
<td>I&lt;sub&gt;SHDN&lt;/sub&gt; (Shutdown supply current)</td>
<td>V&lt;sub&gt;EN&lt;/sub&gt; = 0 V, V&lt;sub&gt;IN&lt;/sub&gt; = 12 V, T&lt;sub&gt;J&lt;/sub&gt; = –40°C to 125°C</td>
<td>2</td>
<td>4</td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td>I&lt;sub&gt;O&lt;/sub&gt; (Operating quiescent current (non-switching))</td>
<td>V&lt;sub&gt;IN&lt;/sub&gt; =12 V, V&lt;sub&gt;FB&lt;/sub&gt; = 1.1 V, T&lt;sub&gt;J&lt;/sub&gt; = –40°C to 125°C, PFM mode</td>
<td>75</td>
<td></td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td><strong>ENABLE (EN/SYNC PIN)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;EN&lt;/sub&gt;_H (Enable rising threshold voltage)</td>
<td></td>
<td>1.4</td>
<td>1.55</td>
<td>1.7</td>
<td>V</td>
</tr>
<tr>
<td>V&lt;sub&gt;EN&lt;/sub&gt;_HYS (Enable hysteresis voltage)</td>
<td></td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V&lt;sub&gt;WAKE&lt;/sub&gt; (Wake-up threshold)</td>
<td></td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>I&lt;sub&gt;EN&lt;/sub&gt; (Input leakage current at EN pin)</td>
<td>V&lt;sub&gt;IN&lt;/sub&gt; = 4 V to 36 V, V&lt;sub&gt;EN&lt;/sub&gt;= 2 V</td>
<td>10</td>
<td>100</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>V&lt;sub&gt;IN&lt;/sub&gt; = 4 V to 36 V, V&lt;sub&gt;EN&lt;/sub&gt;= 36 V</td>
<td></td>
<td>1</td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td><strong>VOLTAGE REFERENCE (FB PIN)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;REF&lt;/sub&gt; (Reference voltage)</td>
<td>V&lt;sub&gt;IN&lt;/sub&gt; = 4 V to 36 V, T&lt;sub&gt;J&lt;/sub&gt; = 25°C</td>
<td>0.985</td>
<td>1</td>
<td>1.015</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>V&lt;sub&gt;IN&lt;/sub&gt; = 4 V to 36 V, T&lt;sub&gt;J&lt;/sub&gt; = –40°C to 125°C</td>
<td>0.98</td>
<td>1</td>
<td>1.02</td>
<td></td>
</tr>
<tr>
<td>I&lt;sub&gt;LKG_FB&lt;/sub&gt; (Input leakage current at FB pin)</td>
<td>V&lt;sub&gt;FB&lt;/sub&gt;= 1 V</td>
<td>10</td>
<td></td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td><strong>POWER GOOD (PGOOD PIN) WSON Only</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;PG_OV&lt;/sub&gt; (Power-good flag overvoltage tripping threshold)</td>
<td>% of reference voltage</td>
<td>104%</td>
<td>107%</td>
<td>110%</td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;PG_UV&lt;/sub&gt; (Power-good flag undervoltage tripping threshold)</td>
<td>% of reference voltage</td>
<td>92%</td>
<td>94%</td>
<td>96.5%</td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;PG_HYS&lt;/sub&gt; (Power-good flag recovery hysteresis)</td>
<td></td>
<td>1.5%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;IN_PG_MIN&lt;/sub&gt; (Minimum V&lt;sub&gt;IN&lt;/sub&gt; for valid PGOOD output)</td>
<td>50 μA pullup to PGOOD pin, V&lt;sub&gt;EN&lt;/sub&gt; = 0 V, T&lt;sub&gt;J&lt;/sub&gt; = 25°C</td>
<td>1.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V&lt;sub&gt;PG_LOW&lt;/sub&gt; (PGOOD low level output voltage)</td>
<td>50 μA pullup to PGOOD pin, V&lt;sub&gt;IN&lt;/sub&gt; = 1.5 V, V&lt;sub&gt;EN&lt;/sub&gt; = 0 V</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>0.5 mA pullup to PGOOD pin, V&lt;sub&gt;IN&lt;/sub&gt; =13.5 V, V&lt;sub&gt;EN&lt;/sub&gt; = 0 V</td>
<td></td>
<td>0.4</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>INTERNAL LDO (VCC PIN)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;CC&lt;/sub&gt; (Internal LDO output voltage)</td>
<td></td>
<td>4.1</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V&lt;sub&gt;CVC_UVLO&lt;/sub&gt; (VCC undervoltage lockout thresholds)</td>
<td>Rising threshold</td>
<td>2.8</td>
<td>3.2</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Falling threshold</td>
<td>2.4</td>
<td>2.8</td>
<td>3.2</td>
<td></td>
</tr>
</tbody>
</table>
Electrical Characteristics (continued)

Limits apply over the recommended operating junction temperature ($T_J$) range of –40°C to +125°C, unless otherwise stated. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at $T_J = 25°C$, and are provided for reference purposes only.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>CURRENT LIMIT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{HS_LIMIT}$ Peak inductor current limit</td>
<td>HSOIC package</td>
<td>3.6</td>
<td>4.8</td>
<td>6.2</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>WSON package</td>
<td>4.0</td>
<td>5.5</td>
<td>6.6</td>
<td>A</td>
</tr>
<tr>
<td>$I_{LS_LIMIT}$ Valley inductor current limit</td>
<td>HSOIC package</td>
<td>2.8</td>
<td>3.5</td>
<td>4.6</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>WSON package</td>
<td>2.9</td>
<td>3.6</td>
<td>4.2</td>
<td>A</td>
</tr>
<tr>
<td>$I_{L_ZC}$ Zero cross current limit</td>
<td></td>
<td>–0.04</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>$I_{L_NEG}$ Negative current limit (FPWM option)</td>
<td>–2.7 –2 –1.3</td>
<td></td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td><strong>INTEGRATED MOSFETS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$R_{DS_ON_HS}$ High-side MOSFET ON-resistance</td>
<td>HSOIC package, $V_{IN}$ = 12 V, $I_{OUT}$ = 1 A</td>
<td>185</td>
<td></td>
<td></td>
<td>mΩ</td>
</tr>
<tr>
<td></td>
<td>WSON package</td>
<td>160</td>
<td></td>
<td></td>
<td>mΩ</td>
</tr>
<tr>
<td>$R_{DS_ON_LS}$ Low-side MOSFET ON-resistance</td>
<td>HSOIC package $V_{IN}$ = 12 V, $I_{OUT}$ = 1 A</td>
<td>105</td>
<td></td>
<td></td>
<td>mΩ</td>
</tr>
<tr>
<td></td>
<td>WSON package</td>
<td>95</td>
<td></td>
<td></td>
<td>mΩ</td>
</tr>
<tr>
<td><strong>THERMAL SHUTDOWN</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$T_{SHDN}$ Thermal shutdown threshold</td>
<td></td>
<td>162</td>
<td>170</td>
<td>178</td>
<td>°C</td>
</tr>
<tr>
<td>$T_{HYS}$ Hysteresis</td>
<td></td>
<td>15</td>
<td></td>
<td></td>
<td>°C</td>
</tr>
</tbody>
</table>

### 7.6 Timing Characteristics

Over the recommended operating junction temperature range of –40°C to +125°C (unless otherwise noted)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>HICCUP MODE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$N_{OC}$ (1) Number of cycles that LS current limit is tripped to enter hiccup mode</td>
<td>64</td>
<td></td>
<td></td>
<td>Cycles</td>
</tr>
<tr>
<td>$T_{OC}$ Hiccup retry delay time</td>
<td>SOIC package</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>WSON package</td>
<td>12</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>SOFT START</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$T_{SS}$ Internal soft-start time. The time of internal reference to increase from 0 V to 1 V</td>
<td>SOIC package</td>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td>WSON package</td>
<td>6</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>POWER GOOD</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$T_{GOOD_RISE}$ Power-good flag rising transition deglitch delay</td>
<td></td>
<td>150</td>
<td></td>
<td>μs</td>
</tr>
<tr>
<td>$T_{GOOD_FALL}$ Power-good flag falling transition deglitch delay</td>
<td></td>
<td>18</td>
<td></td>
<td>μs</td>
</tr>
</tbody>
</table>

(1) Specified by design.
## 7.7 Switching Characteristics

Over the recommended operating junction temperature range of –40°C to +125°C (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>fSW</td>
<td>Default switching frequency</td>
<td>1785</td>
<td>2100</td>
<td>2415</td>
<td>kHz</td>
</tr>
<tr>
<td>TON_MIN</td>
<td>Minimum turnon time</td>
<td>60</td>
<td>90</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>TOFF_MIN(1)</td>
<td>Minimum turnoff time</td>
<td>100</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>fSYNC</td>
<td>SYNC frequency range</td>
<td>200</td>
<td>2200</td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>VSYNC</td>
<td>Amplitude of SYNC clock AC signal (measured at SYNC pin)</td>
<td>2.8</td>
<td>5.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>TSYNC_MIN</td>
<td>Minimum sync clock ON and OFF time</td>
<td></td>
<td>100</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

(1) Specified by design.
7.8 Typical Characteristics

Unless otherwise specified the following conditions apply: \( V_{IN} = 12 \, \text{V}, \, f_{SW} = 2100 \, \text{kHz}, \, L = 2.2 \, \mu\text{H}, \, C_{OUT} = 47 \, \mu\text{F}, \, T_{A} = 25^\circ\text{C} \).

**Figure 1. Efficiency vs Load Current**

**Figure 2. Efficiency vs Load Current**

**Figure 3. Efficiency vs Load Current**

**Figure 4. Efficiency vs Load Current**

**Figure 5. Load Regulation**

**Figure 6. Load Regulation**
Typical Characteristics (continued)

Unless otherwise specified the following conditions apply: \( V_{\text{IN}} = 12 \, \text{V}, f_{\text{SW}} = 2100 \, \text{kHz}, L = 2.2 \, \mu\text{H}, C_{\text{OUT}} = 47 \, \mu\text{F}, T_A = 25^\circ\text{C} \).
8 Detailed Description

8.1 Overview
The LMR23625-Q1 SIMPLE SWITCHER® regulator is an easy-to-use synchronous step-down DC-DC converter operating from a 4-V to 36-V supply voltage. It is capable of delivering up to 2.5-A, DC-load current with good thermal performance in a small solution size. An extended family is available, for both the SOIC and WSON packages, in multiple current options from 1 A to 3 A in pin-to-pin compatible packages.

The LMR23625-Q1 employs fixed-frequency peak-current-mode control. The device enters PFM mode at light load to achieve high efficiency. A user-selectable FPWM option is provided to achieve low output voltage ripple, tight output voltage regulation, and constant switching frequency. The device is internally compensated, which reduces design time and requires few external components. The LMR23625-Q1 is capable of synchronization to an external clock within the range of 200 kHz to 2.2 MHz.

Additional features such as precision enable, power-good flag, and internal soft-start provide a flexible and easy to use solution for a wide range of applications. Protection features include thermal shutdown, VIN and VCC undervoltage lockout (UVLO), cycle-by-cycle current limit, and hiccup-mode short-circuit protection.

The family requires very few external components and has a pinout designed for simple, optimum PCB layout.

8.2 Functional Block Diagram
8.3 Feature Description

8.3.1 Fixed-Frequency Peak-Current-Mode Control

The following operating description of the LMR23625-Q1 refer to the Functional Block Diagram and to the waveforms in Figure 13. LMR23625-Q1 is a step-down synchronous buck regulator with integrated high-side (HS) and low-side (LS) switches (synchronous rectifier). The LMR23625-Q1 supplies a regulated output voltage by turning on the HS and LS NMOS switches with controlled duty cycle. During high-side switch ON time, the SW pin voltage swings up to approximately \( V_{IN} \), and the inductor current \( i_L \) increase with linear slope \((V_{IN} - V_{OUT}) / L\). When the HS switch is turned off by the control logic, the LS switch is turned on after an anti-shoot-through dead time. Inductor current discharges through the LS switch with a slope of \(-V_{OUT} / L\). The control parameter of a buck converter is defined as duty cycle \( D = \frac{t_{ON}}{T_{SW}} \), where \( t_{ON} \) is the high-side switch ON time and \( T_{SW} \) is the switching period. The regulator control loop maintains a constant output voltage by adjusting the duty cycle \( D \). In an ideal buck converter, where losses are ignored, \( D \) is proportional to the output voltage and inversely proportional to the input voltage: \( D = \frac{V_{OUT}}{V_{IN}} \).

![Figure 13. SW Node and Inductor Current Waveforms in Continuous Conduction Mode (CCM)](image)

The LMR23625-Q1 employs fixed-frequency peak-current-mode control. A voltage feedback loop is used to get accurate DC voltage regulation by adjusting the peak current command based on voltage offset. The peak inductor current is sensed from the high-side switch and compared to the peak current threshold to control the ON-time of the high-side switch. The voltage feedback loop is internally compensated, which allows for fewer external components, makes it easy to design, and provides stable operation with almost any combination of output capacitors. The regulator operates with fixed switching frequency at normal load condition. At light load condition, the LMR23625-Q1 operates in PFM mode to maintain high efficiency (PFM option) or in FPWM mode for low output voltage ripple, tight output voltage regulation, and constant switching frequency (FPWM option).

8.3.2 Adjustable Output Voltage

A precision 1-V reference voltage is used to maintain a tightly regulated output voltage over the entire operating temperature range. The output voltage is set by a resistor divider from output voltage to the FB pin. TI recommends using 1% tolerance resistors with a low temperature coefficient for the FB divider. Select the low-side resistor \( R_{FB} \) for the desired divider current and use Equation 1 to calculate high-side \( R_{FBT} \). \( R_{FBT} \) in the range from 10 kΩ to 100 kΩ is recommended for most applications. A lower \( R_{FBT} \) value can be used if static loading is desired to reduce \( V_{OUT} \) offset in PFM operation. Lower \( R_{FBT} \) reduces efficiency at very light load. Less static current goes through a larger \( R_{FBT} \) and might be more desirable when light load efficiency is critical. \( R_{FBT} \) larger than 1 MΩ is not recommended because it makes the feedback path more susceptible to noise. Larger \( R_{FBT} \) value requires more carefully designed feedback path on the PCB. The tolerance and temperature variation of the resistor dividers affect the output voltage regulation.
Feature Description (continued)

![Figure 14. Output Voltage Setting](image)

\[ R_{FB} = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R_{FBB} \]  

(1)

8.3.3 EN/SYNC

The voltage on the EN pin controls the ON or OFF operation of LMR23625-Q1. A voltage less than 1 V (typical) shuts down the device while a voltage higher than 1.6 V (typical) is required to start the regulator. The EN pin is an input and cannot be left open or floating. The simplest way to enable the operation of the LMR23625-Q1 is to connect the EN to \( V_{IN} \). This allows self-start-up of the LMR23625-Q1 when \( V_{IN} \) is within the operation range.

Many applications benefit from the employment of an enable divider \( R_{ENT} \) and \( R_{ENB} \) (Figure 15) to establish a precision system UVLO level for the converter. System UVLO can be used for supplies operating from utility power as well as battery power. It can be used for sequencing, ensuring reliable operation, or supply protection, such as a battery discharge level. An external logic signal can also be used to drive EN input for system sequencing and protection.

![Figure 15. System UVLO by Enable Divider](image)

The EN pin also can be used to synchronize the internal oscillator to an external clock. The internal oscillator can be synchronized by AC coupling a positive edge into the EN pin. The AC-coupled peak-to-peak voltage at the EN pin must exceed the SYNC amplitude threshold of 2.8 V (typical) to trip the internal synchronization pulse detector, and the minimum SYNC clock ON- and OFF-time must be longer than 100 ns (typical). A 3.3-V or a higher amplitude pulse signal coupled through a 1-nF capacitor \( C_{SYNC} \) is a good starting point. Keeping \( R_{ENT} // R_{ENB} \) (\( R_{ENT} \) parallel with \( R_{ENB} \) in the 100-kΩ range is a good choice. \( R_{ENT} \) is required for this synchronization circuit, but \( R_{ENB} \) can be left unmounted if system UVLO is not needed. LMR23625-Q1 switching action can be synchronized to an external clock from 200 kHz to 2.2 MHz. Figure 17 and Figure 18 show the device synchronized to an external system clock.
8.3.4 VCC, UVLO
The LMR23625-Q1 integrates an internal LDO to generate \(V_{CC}\) for control circuitry and MOSFET drivers. The nominal voltage for \(V_{CC}\) is 4.1 V. The VCC pin is the output of an LDO and must be properly bypassed. Place high-quality ceramic capacitor with a value of 2.2 µF to 10 µF, 16 V or higher rated voltage as close as possible to VCC and grounded to the exposed PAD and ground pins. The VCC output pin must not be loaded or shorted to ground during operation. Shorting VCC to ground during operation may cause damage to the LMR23625-Q1 device.

VCC UVLO prevents the LMR23625-Q1 from operating until the \(V_{CC}\) voltage exceeds 3.2 V (typical). The VCC UVLO threshold has 400 mV (typical) of hysteresis to prevent undesired shutdown due to temporary \(V_{IN}\) drops.

8.3.5 Minimum ON-Time, Minimum OFF-Time and Frequency Foldback at Dropout Conditions
Minimum ON-time, \(T_{ON\_MIN}\), is the smallest duration of time that the HS switch can be on. \(T_{ON\_MIN}\) is typically 60 ns in the LMR23625-Q1. Minimum OFF-time, \(T_{OFF\_MIN}\), is the smallest duration that the HS switch can be off. \(T_{OFF\_MIN}\) is typically 100 ns in the LMR23625-Q1. In CCM operation, \(T_{ON\_MIN}\) and \(T_{OFF\_MIN}\) limit the voltage conversion range given a selected switching frequency.

The minimum duty cycle allowed is:

\[
D_{MIN} = T_{ON\_MIN} \times f_{SW}
\]  

(2)

And the maximum duty cycle allowed is:

\[
D_{MAX} = 1 - T_{OFF\_MIN} \times f_{SW}
\]  

(3)
Feature Description (continued)

Given fixed $T_{ON\_MIN}$ and $T_{OFF\_MIN}$, the higher the switching frequency the narrower the range of the allowed duty cycle. In the LMR23625-Q1, a frequency foldback scheme is employed to extend the maximum duty cycle when $T_{OFF\_MIN}$ is reached. The switching frequency decreases once longer duty cycle is needed under low $V_{IN}$ conditions. Wide range of frequency foldback allows the LMR23625-Q1 output voltage stay in regulation with a much lower supply voltage $V_{IN}$. This leads to a lower effective dropout voltage.

Given an output voltage, the choice of the switching frequency affects the allowed input voltage range, solution size, and efficiency. The maximum operation supply voltage can be found by:

$$V_{IN\_MAX} = \frac{V_{OUT}}{f_{SW} \times T_{ON\_MIN}}$$  \hspace{1cm} (4)

At lower supply voltage, the switching frequency decreases once $T_{OFF\_MIN}$ is tripped. The minimum $V_{IN}$ without frequency foldback can be approximated by:

$$V_{IN\_MIN} = \frac{V_{OUT}}{1 - f_{SW} \times T_{OFF\_MIN}}$$  \hspace{1cm} (5)

Taking considerations of power losses in the system with heavy load operation, $V_{IN\_MAX}$ is higher than the result calculated in Equation 4. With frequency foldback, $V_{IN\_MIN}$ is lowered by decreased $f_{SW}$.

![Figure 19. Frequency Foldback at Dropout ($V_{OUT} = 5$ V, $f_{SW} = 2100$ kHz)](image)

8.3.6 Power Good (PGOOD)

The LMR23625AP has a built-in power-good flag shown on PGOOD pin to indicate whether the output voltage is within its regulation level. The PGOOD signal can be used for start-up sequencing of multiple rails or fault protection. The PGOOD pin is an open-drain output that requires a pullup resistor to an appropriate DC voltage. Voltage detected by the PGOOD pin must never exceed 15 V; limit the maximum current into this pin to 1 mA. A resistor divider pair can be used to divide the voltage down from a higher potential. A typical range of pullup resistor value is 10 kΩ to 100 kΩ.

When the FB voltage is within the power-good band, +6% above and –6% below the internal reference VREF typically, the PGOOD switch is turned off, and the PGOOD voltage is pulled up to the voltage level defined by the pullup resistor or divider. When the FB voltage is outside of the tolerance band, +7% above or –7% below VREF typically, the PGOOD switch is turned on, and the PGOOD pin voltage is pulled low to indicate power bad. A glitch filter prevents false-flag operation for short excursions in the output voltage, such as during line and load transients. The values for the various filter and delay times can be found in Typical Characteristics. Power-good operation can best be understood by reference to Figure 20.
8.3.7 Internal Compensation and $C_{FF}$

The LMR23625-Q1 is internally compensated as shown in Functional Block Diagram. The internal compensation is designed such that the loop response is stable over the entire operating frequency and output voltage range. Depending on the output voltage, the compensation loop phase margin can be low with all ceramic capacitors. An external feed-forward capacitor $C_{FF}$ is recommended to be placed in parallel with the top resistor divider $R_{FBT}$ for optimum transient performance.

![Figure 20. Power-Good Flag](image)

The feed-forward capacitor $C_{FF}$ in parallel with $R_{FBT}$ places an additional zero before the crossover frequency of the control loop to boost phase margin. The zero frequency can be found by:

$$f_{Z,CFF} = \frac{1}{(2\pi \times C_{FF} \times R_{FBT})}$$  \hspace{1cm} (6)

An additional pole is also introduced with $C_{FF}$ at the frequency of:

$$f_{P,CFF} = \frac{1}{(2\pi \times C_{FF} \times (R_{FBT}/R_{FBB}))}$$  \hspace{1cm} (7)

The zero $f_{Z,CFF}$ adds phase boost at the crossover frequency and improves transient response. The pole $f_{P,CFF}$ helps maintaining proper gain margin at frequency beyond the crossover. Table 2 lists the combination of $C_{OUT}$, $C_{FF}$ and $R_{FBT}$ for typical applications, designs with similar $C_{OUT}$ but $R_{FBT}$ other than recommended value, adjust $C_{FF}$ such that $(C_{FF} \times R_{FBT})$ is unchanged, and adjust $R_{FBB}$ such that $(R_{FBT} / R_{FBB})$ is unchanged.

Designs with different combinations of output capacitors need different $C_{FF}$. Different types of capacitors have different equivalent series resistance (ESR). Ceramic capacitors have the smallest ESR and need the most $C_{FF}$. Electrolytic capacitors have much larger ESR and the ESR zero frequency would be low enough to boost the phase up around the crossover frequency. Designs using mostly electrolytic capacitors at the output may not need any $C_{FF}$. See Equation 8.
Feature Description (continued)

\[ f_{Z,ESR} = \frac{1}{(2\pi \times C_{OUT} \times ESR)} \]  

(8)

The \( C_{FF} \) creates a time constant with \( R_{FBT} \) that couples in the attenuate output voltage ripple to the FB node. If the \( C_{FF} \) value is too large, it can couple too much ripple to the FB and affect \( V_{OUT} \) regulation. Therefore, calculate \( C_{FF} \) based on output capacitors used in the system. At cold temperatures, the value of \( C_{FF} \) might change based on the tolerance of the chosen component. This may reduce its impedance and ease noise coupling on the FB node. To avoid this, more capacitance can be added to the output or the value of \( C_{FF} \) can be reduced.

8.3.8 Bootstrap Voltage (BOOT)

The LMR23625-Q1 provides an integrated bootstrap voltage regulator. A small capacitor between the BOOT and SW pins provides the gate-drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the high-side MOSFET is off and the low-side switch conducts. The recommended value of the BOOT capacitor is 0.1 \( \mu F \). TI recommends a ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 16V or higher for stable performance over temperature and voltage.

8.3.9 Overcurrent and Short-Circuit Protection

The LMR23625-Q1 is protected from overcurrent conditions by cycle-by-cycle current limit on both the peak and valley of the inductor current. Hiccup mode is activated if a fault condition persists to prevent overheating.

High-side MOSFET overcurrent protection is implemented by the nature of the peak-current-mode control. The HS switch current is sensed when the HS is turned on after a set blanking time. The HS switch current is compared to the output of the error amplifier (EA) minus slope compensation every switching cycle. See the Functional Block Diagram for more details. The peak current of HS switch is limited by a clamped maximum-peak-current threshold \( I_{HS,\text{LIMIT}} \), which is constant. So the peak-current limit of the high-side switch is not affected by the slope compensation and remains constant over the full duty-cycle range.

The current going through LS MOSFET is also sensed and monitored. When the LS switch turns on, the inductor current begins to ramp down. The LS switch is not turned OFF at the end of a switching cycle if its current is above the LS current limit \( I_{LS,\text{LIMIT}} \). The LS switch is kept ON so that inductor current keeps ramping down, until the inductor current ramps below the LS current limit \( I_{LS,\text{LIMIT}} \). The LS switch is then turned OFF, and the HS switch is turned on after a dead time. This is somewhat different than the more typical peak-current limit and results in Equation 9 for the maximum load current.

\[ I_{OUT,\text{MAX}} = I_{LS,\text{LIMIT}} + \frac{(V_{IN} - V_{OUT})}{2 \times f_{SW} \times L} \times \frac{V_{OUT}}{V_{IN}} \]

(9)

If the current of the LS switch is higher than the LS current limit for 64 consecutive cycles, hiccup current protection mode is activated. In hiccup mode the regulator is shut down and kept off for 5 ms typically before the LMR23625-Q1 tries to start again. If overcurrent or short-circuit fault condition still exists, hiccup repeats until the fault condition is removed. Hiccup mode reduces power dissipation under severe overcurrent conditions, prevents overheating and potential damage to the device.

For FPWM option, the inductor current is allowed to go negative. If this current exceeds \( I_{L,\text{NEG}} \), the LS switch is turned off until the next clock cycle. This is used to protect the LS switch from excessive negative current.

8.3.10 Thermal Shutdown

The LMR23625-Q1 provides an internal thermal shutdown to protect the device when the junction temperature exceeds 170°C (typical). The device is turned off when thermal shutdown activates. Once the die temperature falls below 155°C (typical), the device reinitiates the power-up sequence controlled by the internal soft-start circuitry.
8.4 Device Functional Modes

8.4.1 Shutdown Mode
The EN pin provides electrical ON and OFF control for the LMR23625-Q1. When $V_{EN}$ is below 1 V (typical), the device is in shutdown mode. The LMR23625-Q1 also employs VIN and VCC UVLO protection. If $V_{IN}$ or $V_{CC}$ voltage is below their respective UVLO level, the regulator is turned off.

8.4.2 Active Mode
The LMR23625-Q1 is in active mode when $V_{EN}$ is above the precision enable threshold, $V_{IN}$ and $V_{CC}$ are above their respective UVLO level. The simplest way to enable the LMR23625-Q1 is to connect the EN pin to VIN pin. This allows self startup when the input voltage is in the operating range: 4 V to 36 V. See $V_{CC}$, UVLO and EN/SYNC for details on setting these operating levels.

In active mode, depending on the load current, the LMR23625-Q1 is in one of four modes:
1. Continuous conduction mode (CCM) with fixed switching frequency when load current is above half of the peak-to-peak inductor current ripple (for both PFM and FPWM options).
2. Discontinuous conduction mode (DCM) with fixed switching frequency when load current is lower than half of the peak-to-peak inductor current ripple in CCM operation (only for PFM option).
3. Pulse frequency modulation mode (PFM) when switching frequency is decreased at very light load (only for PFM option).
4. Forced pulse width modulation mode (FPWM) with fixed switching frequency even at light load (only for FPWM option).

8.4.3 CCM Mode
CCM operation is employed in the LMR23625-Q1 when the load current is higher than half of the peak-to-peak inductor current. In CCM operation, the frequency of operation is fixed, output voltage ripple is at a minimum in this mode and the maximum output current of 2.5 A can be supplied by the LMR23625-Q1.

8.4.4 Light Load Operation (PFM Option)
For PFM option, when the load current is lower than half of the peak-to-peak inductor current in CCM, the LMR23625-Q1 operates in DCM, also known as diode emulation mode (DEM). In DCM, the LS switch is turned off when the inductor current drops to $I_{L_ZC}$ (~40 mA typical). Both switching losses and conduction losses are reduced in DCM, compared to forced PWM operation at light load.

At even lighter current loads, PFM is activated to maintain high efficiency operation. When either the minimum HS switch ON-time ($t_{ON_MIN}$) or the minimum peak inductor current $I_{PEAK_MIN}$ (300 mA typical) is reached, switching frequency decreases to maintain regulation. In PFM, switching frequency is decreased by the control loop when load current reduces to maintain output voltage regulation. Switching loss is further reduced in PFM operation due to less frequent switching actions. The external clock synchronizing is not valid when LMR23625-Q1 enters into PFM mode.

8.4.5 Light Load Operation (FPWM Option)
For FPWM option, LMR23625-Q1 is locked in PWM mode at full load range. This operation is maintained, even at no-load, by allowing the inductor current to reverse its normal direction. This mode trades off reduced light load efficiency for low output voltage ripple, tight output voltage regulation, and constant switching frequency. In this mode, a negative current limit of $I_{L_NEG}$ is imposed to prevent damage to the regulators low side FET. When in FPWM mode the converter synchronizes to any valid clock signal on the EN/SYNC input.
9 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

9.1 Application Information
The LMR23625-Q1 is a step-down DC-to-DC regulator. It is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 2.5 A. The following design procedure can be used to select components for the LMR23625-Q1. Alternately, the WEBENCH software may be used to generate complete designs. When generating a design, the WEBENCH software utilizes iterative design procedure and accesses comprehensive databases of components. See Custom Design With WEBENCH® Tools and ti.com for more details.

9.2 Typical Applications
The LMR23625-Q1 only requires a few external components to convert from a wide voltage-range supply to a fixed-output voltage. Figure 22 shows a basic schematic.

![Application Circuit Diagram](image)

Figure 22. LMR23625-Q1 Application Circuit

The external components have to fulfill the needs of the application, but also the stability criteria of the device control loop. Table 2 can be used to simplify the output filter component selection.

Table 2. L, COUT and CFF Typical Values

<table>
<thead>
<tr>
<th>fSW (kHz)</th>
<th>VOUT (V)</th>
<th>L (µH)</th>
<th>COUT (µF)</th>
<th>CFF (pF)</th>
<th>RFBT (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2100</td>
<td>3.3</td>
<td>2.2</td>
<td>47</td>
<td>33</td>
<td>51</td>
</tr>
<tr>
<td>2100</td>
<td>5</td>
<td>2.2</td>
<td>33</td>
<td>18</td>
<td>88.7</td>
</tr>
</tbody>
</table>

(1) Inductance value is calculated based on $V_{IN} = 20$ V.
(2) All the COUT values are after derating. Add more when using ceramic capacitors.
(3) High ESR COUT will give enough phase boost and CFF not needed.
(4) For designs with RFBT other than recommended value, please adjust CFF such that $(C_{FF} \times R_{FBT})$ is unchanged and adjust RFBB such that $(R_{FBT} / R_{FBB})$ is unchanged.

9.2.1 Design Requirements
Detailed design procedure is described based on a design example. For this design example, use the parameters listed in Table 3 as the input parameters.

Table 3. Design Example Parameters

<table>
<thead>
<tr>
<th>DESIGN PARAMETER</th>
<th>EXAMPLE VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOUT (V)</td>
<td>3.3</td>
</tr>
<tr>
<td>L (µH)</td>
<td>2.2</td>
</tr>
<tr>
<td>COUT (µF)</td>
<td>47</td>
</tr>
<tr>
<td>CFF (pF)</td>
<td>33</td>
</tr>
<tr>
<td>RFBT (kΩ)</td>
<td>51</td>
</tr>
</tbody>
</table>
### Table 3. Design Example Parameters (continued)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage, $V_{IN}$</td>
<td>12 V typical, range from 8 V to 28 V</td>
</tr>
<tr>
<td>Output voltage, $V_{OUT}$</td>
<td>5 V</td>
</tr>
<tr>
<td>Maximum output current $I_{O_MAX}$</td>
<td>2.5 A</td>
</tr>
<tr>
<td>Transient response 0.2 A to 2.5 A</td>
<td>5%</td>
</tr>
<tr>
<td>Output voltage ripple</td>
<td>50 mV</td>
</tr>
<tr>
<td>Input voltage ripple</td>
<td>400 mV</td>
</tr>
<tr>
<td>Switching frequency $f_{SW}$</td>
<td>2100 kHz</td>
</tr>
</tbody>
</table>

### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Custom Design With WEBENCH® Tools

Click [here](#) to create a custom design using the LMR23625-Q1 device with the WEBENCH® Power Designer.

1. Start by entering the input voltage ($V_{IN}$), output voltage ($V_{OUT}$), and output current ($I_{OUT}$) requirements.
2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:
- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH](http://www.ti.com/WEBENCH).

#### 9.2.2.2 Output Voltage Setpoint

The output voltage of LMR23625-Q1 is externally adjustable using a resistor divider network. The divider network is comprised of top feedback resistor $R_{FBT}$ and bottom feedback resistor $R_{FBB}$. Equation 10 is used to determine the output voltage:

$$R_{FBT} = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R_{FBB}$$

Choose the value of $R_{FBB}$ to be $22.1 \, k\Omega$. With the desired output voltage set to 5 V and the $V_{REF} = 1 \, V$, the $R_{FBB}$ value can then be calculated using Equation 10. The formula yields to a value $88.7 \, k\Omega$.

#### 9.2.2.3 Switching Frequency

The default switching frequency of the LMR23625-Q1 is 2100 kHz. For other switching frequencies, the device must be synchronized to an external clock, see [EN/SYNC](#) for more details.

#### 9.2.2.4 Inductor Selection

The most critical parameters for the inductor are the inductance, saturation current, and the rated current. The inductance is based on the desired peak-to-peak ripple current $\Delta i_L$. Since the ripple current increases with the input voltage, the maximum input voltage is always used to calculate the minimum inductance $L_{MIN}$. Use Equation 12 to calculate the minimum value of the output inductor. $K_{IND}$ is a coefficient that represents the amount of inductor ripple current relative to the maximum output current of the device. A reasonable value of $K_{IND}$ is 20% to 40%. During an instantaneous short or over current operation event, the RMS and peak inductor current can be high. The inductor current rating must be higher than the current limit of the device.
In general, it is preferable to choose lower inductance in switching power supplies, because it usually corresponds to faster transient response, smaller DCR, and reduced size for more compact designs. But too low of an inductance can generate too large of an inductor current ripple such that over current protection at the full load could be falsely triggered. It also generates more conduction loss and inductor core loss. Larger inductor current ripple also implies larger output voltage ripple with same output capacitors. With peak current mode control, it is not recommended to have too small of an inductor current ripple. A larger peak current ripple improves the comparator signal to noise ratio.

For this design example, choose $K_{\text{IND}} = 0.4$, the minimum inductor value is calculated to be 1.9 µH. Choose the nearest standard 2.2-µH ferrite inductor with a capability of 3.5-A RMS current, and 6-A saturation current.

### 9.2.2.5 Output Capacitor Selection

Choose the output capacitor(s), $C_{\text{OUT}}$, with care since it directly affects the steady-state output-voltage ripple, loop stability, and the voltage over/undershoot during load current transients.

The output ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the ESR of the output capacitors:

$$\Delta V_{\text{OUT,ESR}} = \Delta I_L \times \text{ESR} = K_{\text{IND}} \times I_{\text{OUT}} \times \text{ESR}$$

(13)

The other is caused by the inductor current ripple charging and discharging the output capacitors:

$$\Delta V_{\text{OUT,C}} = \frac{\Delta I_L}{(8 \times f_{\text{SW}} \times C_{\text{OUT}})} = \frac{K_{\text{IND}} \times I_{\text{OUT}}}{(8 \times f_{\text{SW}} \times C_{\text{OUT}})}$$

(14)

The two components in the voltage ripple are not in phase, so the actual peak-to-peak ripple is smaller than the sum of two peaks.

Output capacitance is usually limited by transient performance specifications if the system requires tight voltage regulation with presence of large current steps and fast slew rate. When a fast large load increase happens, output capacitors provide the required charge before the inductor current can slew up to the appropriate level. The regulator control loop usually needs four or more clock cycles to respond to the output voltage droop. The output capacitance must be large enough to supply the current difference for four clock cycles to maintain the output voltage within the specified range. Equation 15 shows the minimum output capacitance needed for specified output undershoot. When a sudden large load decrease occurs, the output capacitors absorb energy stored in the inductor, which results in an output voltage overshoot. Equation 16 calculates the minimum capacitance required to keep the voltage overshoot within a specified range.

$$C_{\text{OUT}} > \frac{4 \times (I_{\text{OH}} - I_{\text{OL}})}{f_{\text{SW}} \times V_{\text{US}}}$$

(15)

$$C_{\text{OUT}} > \frac{I_{\text{OH}}^2 - I_{\text{OL}}^2}{(V_{\text{OUT}} + V_{\text{OS}})^2 - V_{\text{OUT}}^2}$$

(16)

where

- $K_{\text{IND}} = \text{Ripple ratio of the inductor ripple current} (\Delta I_L / I_{\text{OUT}})$
- $I_{\text{OL}} = \text{Low level output current during load transient}$
- $I_{\text{OH}} = \text{High level output current during load transient}$
- $V_{\text{US}} = \text{Target output voltage undershoot}$
- $V_{\text{OS}} = \text{Target output voltage overshoot}$
For this design example, the target output ripple is 50 mV. Presuppose $\Delta V_{\text{OUT\_ESR}} = \Delta V_{\text{OUT\_C}} = 50$ mV and chose $K_{\text{IND}} = 0.4$. Equation 13 yields ESR no larger than 50 mΩ and Equation 14 yields $C_{\text{OUT}}$ no smaller than 1.2 nF. For the target over/undershoot range of this design, $V_{\text{US}} = V_{\text{OS}} = 5\% \times V_{\text{OUT}} = 250$ mV. The $C_{\text{OUT}}$ can be calculated to be no smaller than 17.5 μF and 5.3 μF by Equation 15 and Equation 16 respectively. Consider of derating, one 33-μF, 16-V ceramic capacitor with 5-mΩ ESR is used.

### 9.2.2.6 Feed-Forward Capacitor

The LMR23625-Q1 is internally compensated. Depending on the $V_{\text{OUT}}$ and frequency $f_{\text{SW}}$, if the output capacitor $C_{\text{OUT}}$ is dominated by low ESR (ceramic types) capacitors, it could result in low phase margin. To improve the phase boost an external feed-forward capacitor $C_{\text{FF}}$ can be added in parallel with $R_{\text{FBT}}$. Choose $C_{\text{FF}}$ is so that phase margin is boosted at the crossover frequency without $C_{\text{FF}}$. A simple estimation for the crossover frequency ($f_X$) without $C_{\text{FF}}$ is shown in Equation 17, assuming $C_{\text{OUT}}$ has very small ESR, and $C_{\text{OUT}}$ value is after derating.

\[
f_X = \frac{8.32}{V_{\text{OUT}} \times C_{\text{OUT}}}
\]

(17)

Equation 18 for $C_{\text{FF}}$ was tested:

\[
C_{\text{FF}} = \frac{1}{4\pi \times f_X \times R_{\text{FBT}}}
\]

(18)

For designs with higher ESR, $C_{\text{FF}}$ is not needed when $C_{\text{OUT}}$ has very high ESR; reduce $C_{\text{FF}}$ calculated from Equation 18 with medium ESR. Table 2 can be used as a quick starting point.

For the application in this design example, a 18-pF, 50-V COG capacitor is selected.

### 9.2.2.7 Input Capacitor Selection

The LMR23625-Q1 device requires high-frequency input decoupling capacitor(s) and a bulk input capacitor, depending on the application. The typical recommended value for the high frequency decoupling capacitor is 4.7 μF to 10 μF. TI recommends a high-quality ceramic capacitor type X5R or X7R with sufficiency voltage rating is recommended. To compensate the derating of ceramic capacitors, a voltage rating of twice the maximum input voltage. Additionally, some bulk capacitance can be required, especially if the LMR23625-Q1 circuit is not located within approximately 5 cm from the input voltage source. This capacitor is used to provide damping to the voltage spike due to the lead inductance of the cable or the trace. For this design, two 4.7-μF, 50-V, X7R ceramic capacitors are used. For high-frequency filtering place a 0.1-μF capacitor as close as possible to the device pins.

### 9.2.2.8 Bootstrap Capacitor Selection

Every LMR23625-Q1 design requires a bootstrap capacitor ($C_{\text{BOOT}}$). The recommended capacitor is 0.1 μF and rated 16 V or higher. The bootstrap capacitor is located between the SW pin and the BOOT pin. The bootstrap capacitor must be a high-quality ceramic type with an X7R or X5R grade dielectric for temperature stability.

### 9.2.2.9 VCC Capacitor Selection

The VCC pin is the output of an internal LDO for LMR23625-Q1. To insure stability of the device, place a minimum of 2.2-μF, 16-V, X7R capacitor from VCC pin to ground.

### 9.2.2.10 Undervoltage Lockout Setpoint

The system UVLO is adjusted using the external voltage divider network of $R_{\text{ENT}}$ and $R_{\text{ENB}}$. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brownouts when the input voltage is falling. Use Equation 19 to determine the $V_{\text{IN\_UVLO}}$ level.

\[
V_{\text{IN\_RISING}} = V_{\text{ENH}} \times \frac{R_{\text{ENT}} + R_{\text{ENB}}}{R_{\text{ENB}}}
\]

(19)

The EN rising threshold ($V_{\text{ENH}}$) for LMR23625-Q1 is set to be 1.55 V (typical). Choose the value of $R_{\text{ENB}}$ to be 287 kΩ to minimize input current from the supply. If the desired $V_{\text{IN\_UVLO}}$ level is at 6 V, the value of $R_{\text{ENT}}$ can be calculated using Equation 20:

\[
R_{\text{ENT}} = \left(\frac{V_{\text{IN\_RISING}}}{V_{\text{ENH}}} - 1\right) \times R_{\text{ENB}}
\]

(20)
Equation 20 yields a value of 820 kΩ. The resulting falling UVLO threshold, equals 4.4 V, can be calculated by Equation 21, where EN hysteresis ($V_{EN\_HYS}$) is 0.4 V (typical).

\[
V_{IN\_FALLING} = (V_{ENH} - V_{EN\_HYS}) \times \frac{R_{ENT} + R_{ENB}}{R_{ENB}}
\]  

(21)
9.2.3 Application Curves

Unless otherwise specified the following conditions apply: $V_{IN} = 12\, V$, $f_{SW} = 2100\, kHz$, $L = 2.2\, \mu H$, $C_{OUT} = 47\, \mu F$, $T_A = 25^\circ C$.

- **Figure 23. CCM Mode**
  - $V_{OUT} = 5\, V$
  - $I_{OUT} = 2.5\, A$
  - $I_{SW} = 2100\, kHz$

- **Figure 24. DCM Mode**
  - $V_{OUT} = 5\, V$
  - $I_{OUT} = 100\, mA$
  - $I_{SW} = 2100\, kHz$

- **Figure 25. PFM Mode**
  - $V_{OUT} = 5\, V$
  - $I_{OUT} = 0\, mA$
  - $I_{SW} = 2100\, kHz$

- **Figure 26. FPWM Mode**
  - $V_{OUT} = 5\, V$
  - $I_{OUT} = 0\, mA$
  - $I_{SW} = 2100\, kHz$

- **Figure 27. Start-Up by $V_{IN}$**
  - $V_{IN} = 12\, V$
  - $V_{OUT} = 5\, V$
  - $I_{OUT} = 2\, A$

- **Figure 28. Start-Up by EN**
  - $V_{EN} = 2\, V$
  - $V_{OUT} = 5\, V$
  - $I_{OUT} = 2\, A$
Unless otherwise specified the following conditions apply: $V_{IN} = 12$ V, $f_{SW} = 2100$ kHz, $L = 2.2$ µH, $C_{OUT} = 47$ µF, $T_A = 25$°C.

![Figure 29. Load Transient](image1)

![Figure 30. Line Transient](image2)

![Figure 31. Short Protection](image3)

![Figure 32. Short Recovery](image4)
10 Power Supply Recommendations

The LMR23625-Q1 is designed to operate from an input voltage supply range between 4 V and 36 V. This input supply must be able to withstand the maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the LMR23625-Q1 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is located more than a few inches from the LMR23625-Q1, additional bulk capacitance may be required in addition to the ceramic input capacitors. The amount of bulk capacitance is not critical, but a 47-μF or 100-μF electrolytic capacitor is a typical choice.

11 Layout

11.1 Layout Guidelines

Layout is a critical portion of good power supply design. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

1. The input bypass capacitor \( C_{IN} \) must be placed as close as possible to the VIN and PGND pins. Grounding for both the input and output capacitors must consist of localized top side planes that connect to the PGND pin and PAD.

2. Place bypass capacitors for \( V_{CC} \) close to the VCC pin and ground the bypass capacitor to device ground.

3. Minimize trace length to the FB pin net. Both feedback resistors, \( R_{FBT} \) and \( R_{FBB} \) must be located close to the FB pin. Place \( C_{FF} \) directly in parallel with \( R_{FBT} \). If \( V_{OUT} \) accuracy at the load is important, make sure \( V_{OUT} \) sense is made at the load. Route \( V_{OUT} \) sense path away from noisy nodes and preferably through a layer on the other side of a shielded layer.

4. Use ground plane in one of the middle layers as noise shielding and heat dissipation path.

5. Have a single point ground connection to the plane. Route he ground connections for the feedback and enable components to the ground plane. This prevents any switched or load currents from flowing in the analog ground traces. If not properly handled, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior.

6. Make \( V_{IN}, V_{OUT} \) and ground bus connections as wide as possible. This reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.

7. Provide adequate device heat sinking. Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has multiple copper layers, these thermal vias can also be connected to inner layer heat-spreading ground planes. Ensure enough copper area is used for heat-sinking to keep the junction temperature below 125°C.

11.1.1 Compact Layout for EMI Reduction

Radiated EMI is generated by the high di/dt components in pulsing currents in switching converters. The larger area covered by the path of a pulsing current, the more EMI is generated. High-frequency ceramic bypass capacitors at the input side provide primary path for the high di/dt components of the pulsing current. Placing ceramic bypass capacitor(s) as close as possible to the VIN and PGND pins is the key to EMI reduction.

The SW pin connecting to the inductor must be as short as possible, just wide enough to carry the load current without excessive heating. Short, thick traces or copper pours (shapes) must be used for high-current conduction path to minimize parasitic resistance. Place the output capacitors close to the \( V_{OUT} \) end of the inductor and closely grounded to PGND pin and exposed PAD.

Place the bypass capacitors on VCC as close as possible to the pin and closely grounded to PGND and the exposed PAD.
Layout Guidelines (continued)

11.1.2 Ground Plane and Thermal Considerations

TI recommends using one of the middle layers as a solid ground plane. Ground plane provides shielding for sensitive circuits and traces. It also provides a quiet reference potential for the control circuitry. The AGND and PGND pins must be connected to the ground plane using vias right next to the bypass capacitors. PGND pin is connected to the source of the internal LS switch. They must be connected directly to the grounds of the input and output capacitors. The PGND net contains noise at switching frequency and may bounce due to load variations. Constrain the PGND trace, as well as VIN and SW traces, to one side of the ground plane. The other side of the ground plane contains much less noise and must be used for sensitive routes.

TI recommends providing adequate device heat sinking by utilizing the PAD of the device as the primary thermal path. Use a minimum 4 by 2 array of 12 mil thermal vias to connect the PAD to the system ground plane heat sink. The vias must be evenly distributed under the PAD. Use as much copper as possible, for system ground plane, on the top and bottom layers for the best heat dissipation. Use a four-layer board with the copper thickness for the four layers, starting from the top of 2 oz / 1 oz / 1 oz / 2 oz. Four-layer boards with enough copper thickness provides low current-conduction impedance, proper shielding and lower thermal resistance.

The thermal characteristics of the LMR23625-Q1 are specified using the parameter $R_{\theta JA}$, which characterize the junction temperature of silicon to the ambient temperature in a specific system. Although the value of $R_{\theta JA}$ is dependent on many variables, it still can be used to approximate the operating junction temperature of the device. To obtain an estimate of the device junction temperature, one may use Equation 22:

$$T_J = P_D \times R_{\theta JA} + T_A$$

where

- $T_J$ = junction temperature in °C
- $P_D = V_{IN} \times I_{IN} \times (1 - \text{efficiency}) - 1.1 \times I_{OUT}^2 \times \text{DCR}$ in Watt
- DCR = Inductor DC parasitic resistance in $\Omega$
- $r_{\theta UA}$ = Junction-to-ambient thermal resistance of the device in °C/W
- $T_A$ = ambient temperature in °C

The maximum operating junction temperature of the LMR23625-Q1 is 125°C. $R_{\theta JA}$ is highly related to PCB size and layout, as well as environmental factors such as heat sinking and air flow.

11.1.3 Feedback Resistors

To reduce noise sensitivity of the output voltage feedback path, it is important to place the resistor divider and $C_{\text{FF}}$ close to the FB pin, rather than close to the load. The FB pin is the input to the EA, so it is a high impedance node and very sensitive to noise. Placing the resistor divider and $C_{\text{FF}}$ closer to the FB pin reduces the trace length of FB signal and reduces noise coupling. The output node is a low impedance node, so the trace from $V_{OUT}$ to the resistor divider can be long if short path is not available.

If voltage accuracy at the load is important, make sure voltage sense is made at the load. Doing so corrects for voltage drops along the traces and provide the best output accuracy. Route the voltage sense trace from the load to the feedback resistor divider away from the SW node path and the inductor to avoid contaminating the feedback signal with switch noise, while also minimizing the trace length. This is most important when high-value resistors are used to set the output voltage. TI recommends routing the voltage sense trace and place the resistor divider on a different layer than the inductor and SW node path, such that there is a ground plane in between the feedback trace and inductor/SW node polygon. This provides further shielding for the voltage feedback path from EMI noises.
11.2 Layout Examples

Figure 33. SOIC Layout

Figure 34. WSON Layout
12  Device and Documentation Support

12.1  Device Support

12.1.1  Development Support

12.1.1.1  Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR23625-Q1 device with the WEBENCH® Power Designer.

1. Start by entering the input voltage ($V_{IN}$), output voltage ($V_{OUT}$), and output current ($I_{OUT}$) requirements.
2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

• Run electrical simulations to see important waveforms and circuit performance
• Run thermal simulations to understand board thermal performance
• Export customized schematic and layout into popular CAD formats
• Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

12.2  Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

12.3  Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

12.4  Trademarks

PowerPAD, E2E are trademarks of Texas Instruments.
WEBENCH, SIMPLE SWITCHER are registered trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.

12.5  Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

12.6  Glossary

SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMR23625CFPQDRRQ1</td>
<td>ACTIVE</td>
<td>SON</td>
<td>DRR</td>
<td>12</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>362PQ</td>
<td>Samples</td>
</tr>
<tr>
<td>LMR23625CFPQDRRTQ1</td>
<td>ACTIVE</td>
<td>SON</td>
<td>DRR</td>
<td>12</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>362PQ</td>
<td>Samples</td>
</tr>
<tr>
<td>LMR23625CFQDDAQ1</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>F25CFQ</td>
<td>Samples</td>
</tr>
<tr>
<td>LMR23625CFQDDARQ1</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>F25CQ</td>
<td>Samples</td>
</tr>
<tr>
<td>LMR23625CQDDAQ1</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>F25CQ</td>
<td>Samples</td>
</tr>
<tr>
<td>LMR23625CQDDARQ1</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>F25CQ</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp. -** The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF LMR23625-Q1:**

- Catalog: LMR23625

**NOTE:** Qualified Version Definitions:

- Catalog - TI's standard catalog product
**TAPE AND REEL INFORMATION**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0  (mm)</th>
<th>B0  (mm)</th>
<th>K0  (mm)</th>
<th>P1  (mm)</th>
<th>W   (mm)</th>
<th>Pin 1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMR23625CFDQDRRQ1</td>
<td>SON</td>
<td>DRR</td>
<td>12</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>LMR23625CFDQDRRTQ1</td>
<td>SON</td>
<td>DRR</td>
<td>12</td>
<td>2500</td>
<td>180.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>LMR23625CFQDARQ1</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.8</td>
<td>6.4</td>
<td>3.3</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LMR23625CQDDARQ1</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.8</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

---

**Notes:**

- **Device**: Identify the specific device for which the tape and reel information is provided.
- **Package Type**: Type of package used in the tape and reel.
- **Package Drawing**: Drawing number for the package.
- **Pins**: Number of pins on the device.
- **SPQ**: Source Part Number.
- **Reel Diameter**: Diameter of the reel in millimeters.
- **Reel Width W1**: Width of the reel in millimeters.
- **A0**: Dimension of the component width in millimeters.
- **B0**: Dimension of the component length in millimeters.
- **K0**: Dimension of the component thickness in millimeters.
- **P1**: Pitch between successive cavity centers in millimeters.
- **W**: Overall width of the carrier tape in millimeters.
- **Pin 1 Quadrant**: Quadrant for the pin 1 orientation in the tape.
**TAPE AND REEL BOX DIMENSIONS**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LMR23625CFPQDRRQ1</td>
<td>SON</td>
<td>DRR</td>
<td>12</td>
<td>3000</td>
<td>370.0</td>
<td>355.0</td>
<td>55.0</td>
</tr>
<tr>
<td>LMR23625CFPQDRTQ1</td>
<td>SON</td>
<td>DRR</td>
<td>12</td>
<td>250</td>
<td>195.0</td>
<td>200.0</td>
<td>45.0</td>
</tr>
<tr>
<td>LMR23625CFQDARQ1</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>366.0</td>
<td>364.0</td>
<td>50.0</td>
</tr>
<tr>
<td>LMR23625CQDARQ1</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>366.0</td>
<td>364.0</td>
<td>50.0</td>
</tr>
</tbody>
</table>
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0.15.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. This package complies to JEDEC MS-012 variation BA.

PowerPAD is a trademark of Texas Instruments.
DDA (R-PDSO-G8)  PowerPAD™ PLASTIC SMALL OUTLINE

THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![Exposed Thermal Pad Dimensions](image)

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Publication IPC-7351 is recommended for alternate designs.  
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.  
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.  
F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.  

PowerPAD is a trademark of Texas Instruments.
Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated