1 Features

- Minimum \( V_{DDQ} \):
  - 1.8 V (LP2996-N)
  - 1.35 V (LP2996A)
- Source and Sink Current
- Low Output Voltage Offset
- No External Resistors Required for Setting Output Voltage
- Linear Topology
- Suspend to Ram (STR) Functionality
- Stable With Ceramic Capacitors With Appropriate ESR
- Low External Component Count
- Thermal Shutdown

2 Applications

- LP2996-N: DDR1 and DDR2 Termination Voltage
- LP2996A: DDR1, DDR2, DDR3, and DDR3L Termination Voltage
- FPGA
- Industrial and Medical PC
- SSTL-2 and SSTL-3 Termination
- HSTL Termination

3 Description

The LP2996-N and LP2996A linear regulators are designed to meet the JEDEC SSTL-2 specifications for termination of DDR-SDRAM. The device also supports DDR2, while LP2996A supports DDR3 and DDR3L VTT bus termination with \( V_{DDQ} \) minimum of 1.35 V. The device contains a high-speed operational amplifier to provide excellent response to load transients. The output stage prevents shoot through while delivering 1.5-A continuous current and transient peaks up to 3 A in the application as required for DDR-SDRAM termination. The LP2996-N and LP2996A also incorporate a VSENSE pin to provide superior load regulation and a VREF output as a reference for the chipset and DIMMs.

An additional feature found on the LP2996-N and LP2996A is an active-low shutdown (SD) pin that provides Suspend To RAM (STR) functionality. When SD is pulled low the VTT output will tri-state providing a high impedance output, but VREF remains active. A power savings advantage can be obtained in this mode through lower quiescent current.

TI recommends the LP2998 and LP2998-Q1 devices for automotive applications and DDR applications that require operating at temperatures below zero.

WEBENCH® design tools can be used by application designers to generate, optimize, and simulate applications using the LP2998 and LP2998-Q1.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP2996-N</td>
<td>SOIC (8)</td>
<td>4.90 mm x 3.90 mm</td>
</tr>
<tr>
<td>LP2996-N, LP2996A</td>
<td>WSON (8)</td>
<td>4.90 mm x 3.90 mm</td>
</tr>
<tr>
<td>LP2996-N</td>
<td>WQFN (16)</td>
<td>4.00 mm x 4.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Simplified Schematic

Copyright © 2016, Texas Instruments Incorporated
Table of Contents

1 Features .................................................................. 1
2 Applications ........................................................... 1
3 Description ............................................................. 1
4 Revision History ..................................................... 2
5 Pin Configuration and Functions ................................. 3
6 Specifications .......................................................... 5
   6.1 Absolute Maximum Ratings ................................... 5
   6.2 ESD Ratings ....................................................... 5
   6.3 Recommended Operating Conditions ....................... 5
   6.4 Thermal Information ............................................. 5
   6.5 Electrical Characteristics ....................................... 6
   6.6 Typical Characteristics ......................................... 7
7 Detailed Description .................................................. 10
   7.1 Overview ........................................................... 10
   7.2 Functional Block Diagram ...................................... 10
   7.3 Feature Description ............................................. 11
   7.4 Device Functional Modes ...................................... 11
8 Applications and Implementation ............................. 12
   8.1 Application Information ........................................ 12
   8.2 Typical Applications .......................................... 12
9 Power Supply Recommendations .............................. 18
10 Layout..................................................................... 19
   10.1 Layout Guidelines ............................................. 19
   10.2 Layout Examples ............................................... 19
   10.3 Thermal Considerations ....................................... 20
11 Device and Documentation Support ......................... 23
   11.1 Documentation Support ...................................... 23
   11.2 Related Links .................................................. 23
   11.3 Receiving Notification of Documentation Updates ....... 23
   11.4 Community Resources ........................................ 23
   11.5 Trademarks .................................................... 23
   11.6 Electrostatic Discharge Caution ............................. 23
   11.7 Glossary ....................................................... 23
12 Mechanical, Packaging, and Orderable Information ....... 23

4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision J (March 2013) to Revision K Page
- Added Device Information table, Specifications section, ESD Ratings table, Thermal Information table, Feature Description section, Device Functional Modes section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ................................................. 1
- Added LP2996A throughout data sheet ........................................................................................................................................... 1
- Added DDR3 support throughout data sheet ................................................................................................................................. 1
- Deleted Lead temperature (260°C maximum) from Absolute Maximum Ratings ................................................................. 5
- Changed Thermal Resistance, $R_{thJA}$, values in Thermal Information From: 151°C/W To: 119.5°C/W (SOIC), From: 151°C/W To: 56.5°C/W (SO), and From: 151°C/W To: 52.7°C/W (WQFN) .................................................. 5

Changes from Revision I (March 2013) to Revision J
- Changed layout of National Semiconductor Data Sheet to TI format ................................................................................................. 1
- Added $V_{DDQ}$ Range ................................................................................................................................. 1

Submit Documentation Feedback  Copyright © 2002–2016, Texas Instruments Incorporated
Product Folder Links: LP2996-N  LP2996A
5 Pin Configuration and Functions

Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>SO</td>
<td>SOIC</td>
</tr>
<tr>
<td>AVIN</td>
<td>6</td>
<td>6</td>
</tr>
<tr>
<td>GND</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>PVIN</td>
<td>7</td>
<td>7</td>
</tr>
</tbody>
</table>
### Pin Functions (continued)

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>SD</td>
<td>2</td>
<td>Shutdown. The LP2996-N and LP2996A contain an active low shutdown pin that can be used to tri-state VTT. During shutdown VTT must not be exposed to voltages that exceed AVIN. With the shutdown pin asserted low the quiescent current of the LP2996-N and LP2996A drops, however, VDDQ always maintains its constant impedance of 100 kΩ for generating the internal reference. Therefore to calculate the total power loss in shutdown, both currents must be considered. See <a href="#">Thermal Considerations</a> for more information. The shutdown pin also has an internal pullup current, therefore to turn the part on, the shutdown pin can either be connected to AVIN or left open.</td>
</tr>
<tr>
<td>VDDG</td>
<td>5</td>
<td>Input for internal reference voltage for regulating VTT. The reference voltage is generated from a resistor divider of two internal 50-kΩ resistors. This ensures that VTT tracks VDDQ / 2 precisely. The optimal implementation of VDDG is as a remote sense. This can be achieved by connecting VDDG directly to the 2.5-V rail at the DIMM instead of AVIN and PVIN. This ensures that the reference voltage tracks the DDR memory rails precisely without a large voltage drop from the power lines. For SSTL-2 applications VDDQ is a 2.5-V signal, which creates a 1.25-V termination voltage at VTT. See <a href="#">Electrical Characteristics</a> for exact values of VTT over temperature.</td>
</tr>
<tr>
<td>VREF</td>
<td>4</td>
<td>Buffered internal reference voltage of VDDQ / 2. VREF provides the buffered output of the internal reference voltage VDDQ / 2. This output must be used to provide the reference voltage for the Northbridge chipset and memory. Because these inputs are typically an extremely high impedance, there must be little current drawn from VREF. For improved performance, an output bypass capacitor can be placed close to the pin to help reduce noise. TI recommends a ceramic capacitor from 0.1 µF to 0.01 µF. This output remains active during the shutdown state and thermal shutdown events for the suspend to RAM functionality.</td>
</tr>
<tr>
<td>VSENSE</td>
<td>3</td>
<td>Feedback pin for regulating VTT. The purpose of the sense pin is to provide improved remote load regulation. In most motherboard applications the termination resistors connect to VTT in a long plane. If the output voltage was regulated only at the output of the device then the long trace causes a significant IR drop resulting in a termination voltage lower at one end of the bus than the other. The VSENSE pin can be used to improve this performance by connecting it to the middle of the bus. This provides a better distribution across the entire termination bus. If remote load regulation is not used then the VSENSE pin must still be connected to VTT. Take care when a long VSENSE trace is implemented in close proximity to the memory. Noise pickup in the VSENSE trace can cause problems with precise regulation of VTT. A small 0.1-µF ceramic capacitor placed next to the VSENSE pin can help filter any high frequency signals and preventing errors.</td>
</tr>
<tr>
<td>VTT</td>
<td>8</td>
<td>Output voltage for connection to termination resistors. VTT is the regulated output that is used to terminate the bus resistors. It is capable of sinking and sourcing current while regulating the output precisely to VDDQ / 2. The LP2996-N and LP2996A are designed to handle peak transient currents of up to ±3 A with a fast transient response. The maximum continuous current is a function of VDDQ and can be seen in <a href="#">Typical Characteristics</a>. If a transient above the maximum continuous current rating is expected to last for a significant amount of time then the output capacitor must be large enough to prevent an excessive voltage drop. Despite the fact that the device is designed to handle large transient output currents it is not capable of handling these for long durations under all conditions. The reason for this is the standard packages are not able to thermally dissipate the heat as a result of the internal power loss. If large currents are required for longer durations, then ensure that the maximum junction temperature is not exceeded. Proper thermal derating must always be used (see <a href="#">Thermal Considerations</a>). If the junction temperature exceeds the thermal shutdown point then VTT tri-states until the part returns below the hysteretic trip-point.</td>
</tr>
<tr>
<td>NC</td>
<td>—</td>
<td>No internal connection</td>
</tr>
<tr>
<td>Thermal Pad</td>
<td>PowerPAD — Thermal Pad —</td>
<td>Exposed pad thermal connection. Connect to Ground.</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) \(^{(1)}{(2)}\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>AVIN to GND</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>PVIN to GND</td>
<td>−0.3</td>
<td>AVIN</td>
<td>V</td>
</tr>
<tr>
<td>Input voltage (VDDQ) (^{(3)})</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>Junction temperature, (T_J)</td>
<td>−65</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature, (T_{stg})</td>
<td>−65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) VDDQ voltage must be less than \(2 \times (AVIN – 1)\) or 6 V, whichever is smaller.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>ELECTROSTATIC DISCHARGE</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{(ESD)}) Electrostatic discharge</td>
<td>±1000</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin.

6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>AVIN to GND</td>
<td>2.2</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>PVIN supply voltage</td>
<td>0</td>
<td>AVIN</td>
<td>V</td>
</tr>
<tr>
<td>SD input voltage</td>
<td>0</td>
<td>AVIN</td>
<td>V</td>
</tr>
<tr>
<td>(T_J) Junction temperature (^{(1)})</td>
<td>0</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) At elevated temperatures, devices must be derated based on thermal resistance.

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC</th>
<th>LP2996-N, LP2996A</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>D (SOIC)</td>
</tr>
<tr>
<td>(R_{JA}) Junction-to-ambient thermal resistance</td>
<td>119.5</td>
</tr>
<tr>
<td>(R_{JC(top)}) Junction-to-case (top) thermal resistance</td>
<td>65.3</td>
</tr>
<tr>
<td>(R_{JB}) Junction-to-board thermal resistance</td>
<td>59.8</td>
</tr>
<tr>
<td>(\psi_{JT}) Junction-to-top characterization parameter</td>
<td>16.7</td>
</tr>
<tr>
<td>(\psi_{JB}) Junction-to-board characterization parameter</td>
<td>59.3</td>
</tr>
<tr>
<td>(R_{JC(bot)}) Junction-to-case (bottom) thermal resistance</td>
<td>—</td>
</tr>
</tbody>
</table>
### 6.5 Electrical Characteristics

Minimum and maximum limits apply over the full operating temperature range (\(T_J = 0^\circ C\) to 125°C) and are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm (\(T_J = 25^\circ C\)), and are provided for reference purposes only. Unless otherwise specified, \(AV_{IN} = PV_{IN} = 2.5\ V\) and \(V_{DDQ} = 2.5\ V\).  

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>V_REF voltage (DDR I)</strong></td>
<td>(V_{DD} = V_{DDQ} = 2.3\ V)</td>
<td>1.135</td>
<td>1.158</td>
<td>1.185</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(V_{DD} = V_{DDQ} = 2.5\ V)</td>
<td>1.235</td>
<td>1.258</td>
<td>1.285</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(V_{DD} = V_{DDQ} = 2.7\ V)</td>
<td>1.335</td>
<td>1.358</td>
<td>1.385</td>
<td>V</td>
</tr>
<tr>
<td><strong>V_REF voltage (DDR II)</strong></td>
<td>(PV_{IN} = V_{DDQ} = 1.7\ V)</td>
<td>0.837</td>
<td>0.86</td>
<td>0.887</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.8\ V)</td>
<td>0.887</td>
<td>0.91</td>
<td>0.937</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.9\ V)</td>
<td>0.936</td>
<td>0.959</td>
<td>0.986</td>
<td>V</td>
</tr>
<tr>
<td><strong>V_REF voltage (DDR III)</strong></td>
<td>(PV_{IN} = V_{DDQ} = 1.35\ V)</td>
<td>0.669</td>
<td>0.684</td>
<td>0.699</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.5\ V)</td>
<td>0.743</td>
<td>0.758</td>
<td>0.773</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.6\ V)</td>
<td>0.793</td>
<td>0.808</td>
<td>0.823</td>
<td>V</td>
</tr>
<tr>
<td><strong>Z_{VREF}</strong></td>
<td>(I_{REF} = -30\ to 30\ \mu A)</td>
<td>2.5</td>
<td>kΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>V_{TT} output voltage (DDR I)</strong></td>
<td>(I_{OUT} = 0\ A)</td>
<td>(V_{DD} = V_{DDQ} = 2.3\ V)</td>
<td>1.12</td>
<td>1.159</td>
<td>1.19</td>
</tr>
<tr>
<td></td>
<td>(V_{DD} = V_{DDQ} = 2.5\ V)</td>
<td>1.21</td>
<td>1.259</td>
<td>1.29</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(V_{DD} = V_{DDQ} = 2.7\ V)</td>
<td>1.32</td>
<td>1.359</td>
<td>1.39</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = \pm 1.5\ A)</td>
<td>(V_{DD} = V_{DDQ} = 2.3\ V)</td>
<td>1.125</td>
<td>1.159</td>
<td>1.19</td>
</tr>
<tr>
<td></td>
<td>(V_{DD} = V_{DDQ} = 2.5\ V)</td>
<td>1.225</td>
<td>1.259</td>
<td>1.29</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(V_{DD} = V_{DDQ} = 2.7\ V)</td>
<td>1.325</td>
<td>1.359</td>
<td>1.39</td>
<td>V</td>
</tr>
<tr>
<td><strong>V_{TT} output voltage (DDR II)</strong></td>
<td>(I_{OUT} = 0\ A, AV_{IN} = 2.5\ V)</td>
<td>(PV_{IN} = V_{DDQ} = 1.7\ V)</td>
<td>0.822</td>
<td>0.856</td>
<td>0.887</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.8\ V)</td>
<td>0.874</td>
<td>0.908</td>
<td>0.939</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.9\ V)</td>
<td>0.923</td>
<td>0.957</td>
<td>0.988</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = \pm 0.5\ A, AV_{IN} = 2.5\ V)</td>
<td>(PV_{IN} = V_{DDQ} = 1.7\ V)</td>
<td>0.82</td>
<td>0.856</td>
<td>0.89</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.8\ V)</td>
<td>0.87</td>
<td>0.908</td>
<td>0.94</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.9\ V)</td>
<td>0.92</td>
<td>0.957</td>
<td>0.99</td>
<td>V</td>
</tr>
<tr>
<td><strong>V_{TT} output voltage (DDR III)</strong></td>
<td>(I_{OUT} = 0\ A, AV_{IN} = 2.5\ V)</td>
<td>(PV_{IN} = V_{DDQ} = 1.35\ V)</td>
<td>0.656</td>
<td>0.677</td>
<td>0.698</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.5\ V)</td>
<td>0.731</td>
<td>0.752</td>
<td>0.773</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(PV_{IN} = V_{DDQ} = 1.6\ V)</td>
<td>0.781</td>
<td>0.802</td>
<td>0.823</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = 0.2\ A, AV_{IN} = 2.5\ V, PV_{IN} = V_{DDQ} = 1.35\ V)</td>
<td>0.667</td>
<td>0.688</td>
<td>0.71</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = -0.2\ A, AV_{IN} = 2.5\ V, PV_{IN} = V_{DDQ} = 1.35\ V)</td>
<td>0.641</td>
<td>0.673</td>
<td>0.694</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = 0.4\ A, AV_{IN} = 2.5\ V, PV_{IN} = V_{DDQ} = 1.5\ V)</td>
<td>0.74</td>
<td>0.763</td>
<td>0.786</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = -0.4\ A, AV_{IN} = 2.5\ V, PV_{IN} = V_{DDQ} = 1.5\ V)</td>
<td>0.731</td>
<td>0.752</td>
<td>0.773</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = 0.5\ A, AV_{IN} = 2.5\ V, PV_{IN} = V_{DDQ} = 1.6\ V)</td>
<td>0.79</td>
<td>0.813</td>
<td>0.836</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = -0.5\ A, AV_{IN} = 2.5\ V, PV_{IN} = V_{DDQ} = 1.6\ V)</td>
<td>0.781</td>
<td>0.802</td>
<td>0.823</td>
<td>V</td>
</tr>
<tr>
<td><strong>V_{TT} output voltage offset (V_{REF} – V_{TT}) for DDR I</strong></td>
<td>(I_{OUT} = 0\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = 1.5\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = -1.5\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td><strong>V_{TT} output voltage offset (V_{REF} – V_{TT}) for DDR II</strong></td>
<td>(I_{OUT} = 0\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = 0.2\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = -0.2\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = 0.4\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = -0.4\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = 0.5\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>(I_{OUT} = -0.5\ A)</td>
<td>30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td><strong>Quiescent current</strong></td>
<td>(I_{QU} = 0\ A)</td>
<td>320</td>
<td>500</td>
<td>μA</td>
<td></td>
</tr>
</tbody>
</table>

(1) \(V_{DD}\) is defined as \(V_{DD} = AV_{IN} = PV_{IN}\).
(2) \(V_{TT}\) load regulation is tested by using a 10-ms current pulse and measuring \(V_{TT}\).
(3) Quiescent current defined as the current flow into \(AV_{IN}\).
Electrical Characteristics (continued)

Minimum and maximum limits apply over the full operating temperature range (T_J = 0°C to 125°C) and are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm (T_J = 25°C), and are provided for reference purposes only. Unless otherwise specified, AV_IN = PV_IN = 2.5 V and V_DDQ = 2.5 V.\(^{(1)}\)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Z_VDDQ</td>
<td>VDDQ input impedance</td>
<td></td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td>I_SD</td>
<td>Quiescent current in shutdown(^{(3)}) SD is low</td>
<td></td>
<td>115</td>
<td>150</td>
<td>µA</td>
</tr>
<tr>
<td>I_Q_SD</td>
<td>Shutdown leakage current SD is low</td>
<td></td>
<td>2</td>
<td>5</td>
<td>µA</td>
</tr>
<tr>
<td>V_INH</td>
<td>Minimum shutdown, high level</td>
<td></td>
<td>1.9</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V_IL</td>
<td>Maximum shutdown, low level</td>
<td></td>
<td></td>
<td>0.8</td>
<td>V</td>
</tr>
<tr>
<td>I_V</td>
<td>V_T leakage current in shutdown SD is low, V_T = 1.25 V</td>
<td></td>
<td>1</td>
<td>10</td>
<td>µA</td>
</tr>
<tr>
<td>I_SENSE</td>
<td>V_SENSE input current</td>
<td></td>
<td>13</td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td>T_SD</td>
<td>Thermal shutdown</td>
<td></td>
<td>165</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>T_SD_HYS</td>
<td>Thermal shutdown hysteresis</td>
<td></td>
<td>10</td>
<td></td>
<td>°C</td>
</tr>
</tbody>
</table>

6.6 Typical Characteristics

Unless otherwise specified, AV_IN = PV_IN = 2.5 V.

![Figure 1. I_Q vs AV_IN in Shutdown](image1)

![Figure 2. I_Q vs AV_IN](image2)

![Figure 3. V_IN and V_IL](image3)

![Figure 4. V_REF vs I_REF](image4)
Typical Characteristics (continued)

Unless otherwise specified, $AV_{IN} = PV_{IN} = 2.5 \text{ V}$.

**Figure 5.** $V_{REF}$ vs $V_{DDQ}$

**Figure 6.** $V_{TT}$ vs $I_{OUT}$

**Figure 7.** $V_{TT}$ vs $V_{DDQ}$

**Figure 8.** $I_{Q}$ vs $AV_{IN}$ in Shutdown Temperature

**Figure 9.** $I_{Q}$ vs $AV_{IN}$ Temperature

$V_{DDQ} = 2.5 \text{ V}$  \hspace{1cm} $PV_{IN} = 1.8 \text{ V}$

**Figure 10.** Maximum Sourcing Current vs $AV_{IN}$
Typical Characteristics (continued)

Unless otherwise specified, $AV_{IN} = PV_{IN} = 2.5$ V.

Figure 11. Maximum Sourcing Current vs $AV_{IN}$

$V_{DDQ} = 2.5$ V $PV_{IN} = 2.5$ V

Figure 12. Maximum Sourcing Current vs $AV_{IN}$

$V_{DDQ} = 2.5$ V $PV_{IN} = 3.3$ V

Figure 13. Maximum Sinking Current vs $AV_{IN}$

$V_{DDQ} = 2.5$ V

Figure 14. Maximum Sourcing Current vs $AV_{IN}$

$V_{DDQ} = 1.8$ V $PV_{IN} = 1.8$ V

Figure 15. Maximum Sinking Current vs $AV_{IN}$

$V_{DDQ} = 1.8$ V

Figure 16. Maximum Sourcing Current vs $AV_{IN}$

$V_{DDQ} = 1.8$ V $PV_{IN} = 3.3$ V
7 Detailed Description

7.1 Overview
The LP2996-N and LP2996A devices can be used to provide a termination voltage for additional logic schemes such as SSTL-3 or HSTL.

Series Stub Termination Logic (SSTL) was created to improve signal integrity of the data transmission across the memory bus. This termination scheme is essential to prevent data error from signal reflections while transmitting at high frequencies encountered with DDR-SDRAM. The most common form of termination is Class II single parallel termination. This involves one $R_S$ series resistor from the chipset to the memory and one $R_T$ termination resistor. Typical values for $R_S$ and $R_T$ are 25 $\Omega$, although these can be changed to scale the current requirements from the LP2996-N or LP2996A. This implementation is shown in Figure 17.

![Figure 17. SSTL-Termination Scheme](image)

7.2 Functional Block Diagram

![Functional Block Diagram](image)

Copyright © 2016, Texas Instruments Incorporated
7.3 Feature Description

The LP2996-N and LP2996A are linear bus termination regulators designed to meet the JEDEC requirements of SSTL-2. The output (VTT) is capable of sinking and sourcing current while regulating the output voltage equal to VDDQ / 2. The output stage is designed to maintain excellent load regulation while preventing shoot through. The LP2996-N and LP2996A also incorporate two distinct power rails that separates the analog circuitry from the power output stage. This allows a split rail approach to be used to decrease internal power dissipation. It also permits the LP2996-N to provide a termination solution for DDR2-SDRAM, while the LP2996A supports DDR3-SDRAM and DDR3L-SDRAM memory. TI recommends the LP2998 and LP2998-Q1 for all DDR applications that require operation at below-zero temperatures.

7.4 Device Functional Modes

7.4.1 Start-Up

During start up when VDDQ is enabled, the error amplifier senses the output voltage is low and drives the pass element hard causing a large inrush current. If this inrush current is too large, the device shuts down and restarts due to the internal current limit. Two solutions to prevent large inrush current during start up:

1. Slow down the slew rate of VDDQ. When the slew rate of VDDQ is fast (approximately 60 µs), the input current can reach over 5 A which exceeds the device’s current limit thus causing a restart. If VDDQ start-up slew rate is ≥300 µs, the inrush current can be reduced by 90% limiting the input rush current to less than 500mA.

2. In some cases the system designers have very little to no control over the VDDQ voltage supply slew rate, whether using linear or switching regulators. Some step down voltage regulators do not have soft-start feature. VDDQ voltage source requires only 18 µA current to enable the DDRII termination voltage. Therefore placing an RC filter at VDDQ pin can conveniently increase the output voltage slew rate, allowing a slow rise in capacitor charge current. To keep the VDDQ voltage losses minimum, the resistor value must be chosen carefully. Using a 100-Ω resistor keeps the VDDQ supply voltage losses down to 1.8 mV, because the current through VDDQ is only 18 µA for DDRIII configuration.

See Limiting DDR Termination Regulators’ Inrush Current (SNVA758) for more information relating to the inrush current during start up.

7.4.2 Normal Operation

The device contains a high-speed operational amplifier to provide excellent response to load transients. The output stage prevents shoot through while delivering 1.5-A continuous current and transient peaks up to 3 A in the application as required for DDR-SDRAM termination. The LP2996-N and LP2996A also incorporate a VSENSE pin to provide superior load regulation and a VREF output as a reference for the chipset and DIMMs. See Electrical Characteristics and Application Information.

7.4.3 Shutdown

The LP2996-N and LP2996A feature an active-low shutdown (SD) pin that provides Suspend To RAM (STR) functionality. When SD is pulled low, the VTT output tri-states providing a high impedance output, but VREF remains active. A power savings advantage can be obtained in this mode through lower quiescent current. During shutdown, VTT must not be exposed to voltages that exceed AVIN. With the shutdown pin asserted low the quiescent current of the LP2996-N and LP2996A drops, however, VDDQ always maintains its constant impedance of 100 kΩ for generating the internal reference. Therefore, to calculate the total power loss in shutdown, both currents must be considered. The shutdown pin also has an internal pullup current, therefore to turn the part on, the shutdown pin can either be connected to AVIN or left open.
8 Applications and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information
The LP2996 has split rails to allow flexibility in powering the device. It has a control circuitry rail (AVIN) and an output power stage rail (PVIN), both separate from the reference voltage input (VDDQ). This allows for different setups which cater to specific requirements such as high current capabilities, lower thermal dissipation, or minimum component count. Because the output is always \( \frac{V_{DDQ}}{2} \) due to two internal 50-k\( \Omega \) resistors, the only necessary external components are bypass capacitors.

8.2 Typical Applications

8.2.1 Typical SSTL-2 Application Circuit
This circuit permits termination in a minimum amount of board space and component count. Capacitor selection can be varied depending on the number of lines terminated and the maximum load transient. However, with motherboards and other applications where \( V_{TT} \) is distributed across a long plane, it is advisable to use multiple bulk capacitors and addition to high frequency decoupling.

Figure 18. Typical SSTL-2 Application Circuit Diagram

8.2.1.1 Design Requirements
For this design example, use the parameters listed in Table 1 as the input parameters.

Table 1. Design Parameters

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{DDQ} )</td>
<td>1.5 V</td>
</tr>
<tr>
<td>Input to AVIN and PVIN, ( V_{DD} )</td>
<td>2.5 V</td>
</tr>
<tr>
<td>( V_{REF} )</td>
<td>0.75 V</td>
</tr>
<tr>
<td>( V_{TT} )</td>
<td>0.75 V</td>
</tr>
<tr>
<td>Input bypass capacitor, ( C_{IN} )</td>
<td>47 ( \mu F )</td>
</tr>
<tr>
<td>Output bypass capacitor, ( C_{OUT} )</td>
<td>220 ( \mu F )</td>
</tr>
</tbody>
</table>
8.2.1.2 Detailed Design Procedure

The LP2996 requires voltage be applied to three pins for proper operation: VDDQ, AVIN, and PVIN. VDDQ sets the internal reference voltage and is divided across two 50-kΩ resistors. Therefore, VDDQ must be set at exactly twice the appropriate DDR termination. AVIN powers the internal control circuitry and must be from 2.2 V to 5.5 V. PVIN is the supply for the power output stage and must be larger than or equal to VDDQ while smaller than or equal to AVIN. When picking PVIN, note that smaller values reduce internal power dissipation but reduce the maximum continuous current as well. It is acceptable to tie PVIN to either VDDQ or AVIN to minimize the number of supplies and bypass capacitors required.

To prevent voltage dips on the output, a bypass capacitor must be placed on the VTT line. The size of this capacitor does not affect stability, but larger values improve the transient response and must be sized according to the design requirements. When using ceramic capacitors on the output, large load steps can cause ringing on VTT. Table 2 shows the range of acceptable equivalent series resistance (ESR) that can be added to dampen and improve the response.

<table>
<thead>
<tr>
<th>VTT CAPACITANCE (µF)</th>
<th>RECOMMENDED ESR (mΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>100</td>
<td>50</td>
</tr>
<tr>
<td>150</td>
<td>42</td>
</tr>
<tr>
<td>220</td>
<td>36</td>
</tr>
<tr>
<td>330</td>
<td>30</td>
</tr>
</tbody>
</table>

Another bypass capacitor on PVIN is recommended to keep current spikes from pulling down the input voltage. This is especially important if PVIN and VDDQ are on the same supply. A small 0.01-µF capacitor can be placed on VREF to reduce noise. VSENSE provides a feedback path necessary for regulating the output voltage; Therefore, it must be connected to VTT. If a long VSENSE trace is necessary, a small ceramic capacitor may be required to filter out any high frequency noise picked up from switching I/O signals.

8.2.1.2.1 Input Capacitor

The LP2996-N and LP2996A do not require a capacitor for input stability, but it is recommended for improved performance during large load transients to prevent the input rail from dropping. The input capacitor must be placed as close as possible to the PVIN pin. Several recommendations exist dependent on the application required. A typical value recommended for aluminum electrolytic capacitors is 50 µF. Ceramic capacitors can also be used, a value approximately 10 µF with X5R or better would be an ideal choice. The input capacitance can be reduced if the LP2996-N or LP2996A is placed close to the bulk capacitance from the output of the 2.5-V DC-DC converter. If the two supply rails (AVIN and PVIN) are separated then the 47-µF capacitor must be placed as close to possible to the PVIN rail. An additional 0.1-µF ceramic capacitor can be placed on the AVIN rail to prevent excessive noise from coupling into the device.

8.2.1.2.2 Output capacitor

The LP2996-N and LP2996A have been designed to be insensitive of output capacitor size or ESR. This allows the flexibility to use any capacitor desired. The choice for output capacitor is determined solely on the application and the requirements for load transient response of V_TT. TI recommends the output capacitor be sized above 100 µF with a low ESR for SSTL applications with DDR-SDRAM. The value of ESR is determined by the maximum current spikes expected and the extent at which the output voltage is allowed to droop. Several capacitor options are available on the market and a few of these are discussed: Aluminum Electrolytics, Ceramic Capacitors, and Hybrid Capacitors.

8.2.1.2.2.1 Aluminum Electrolytics

Aluminum electrolytics often only specify impedance at a frequency of 120 Hz, indicating poor high frequency performance. Only aluminum electrolytics that specified an impedance at higher frequencies, from 20 kHz to 100 kHz, must be used for the LP2996-N and LP2996A. To improve the ESR, many aluminum electrolytics may be combined in parallel for an overall reduction. Be aware of the extent at which the ESR changes over temperature. Aluminum electrolytic capacitors' ESR may rapidly increase at cold temperatures.
8.2.1.2.2.2 Ceramic Capacitors

Ceramic capacitors typically have a low capacitance, from 10 µF to 100 µF, but they have excellent AC performance for bypassing noise due to very low ESR (typically less than 10 mΩ). However, some dielectric types do not have good capacitance characteristics as a function of voltage and temperature. Because of the typically low value of capacitance, TI recommends using ceramic capacitors in parallel with another capacitor such as an aluminum electrolytic. TI recommends dielectric of X5R or better for all ceramic capacitors.

8.2.1.2.2.3 Hybrid Capacitors

Hybrid capacitors offer a large capacitance while maintaining a low ESR. These are the best solution when size and performance are critical, although their cost is typically higher than any other capacitor.

8.2.1.2.2.4 PC Application Considerations

With motherboards and other applications where V_{TT} is distributed across a long plane, it is advisable to use multiple bulk capacitors and addition to high frequency decoupling. Figure 19 shows an example circuit where two bulk output capacitors could be situated at both ends of the V_{TT} plane for optimal placement. Large aluminum electrolytic capacitors are used for their low ESR and low cost.

In most PC applications an extensive amount of decoupling is required because of the long interconnects encountered with the DDR-SDRAM DIMMs mounted on modules. As a result bulk aluminum electrolytic capacitors approximately 1000 µF are typically used.

Copyright © 2016, Texas Instruments Incorporated

Figure 19. Typical SSTL-2 Application Circuit for Motherboards

8.2.1.3 Application Curves

Figure 20. 0.5-A Load Transient With 220-µF V_{TT} Capacitor

Figure 21. 1.5-A Load Transient With 220-µF V_{TT} Capacitor
8.2.2 Other Application Circuits

Several different application circuits are shown to illustrate some of the options that are possible in configuring the LP2996-N or LP2996A.

8.2.2.1 SSTL-2 Applications

For the majority of applications that implement the SSTL-2 termination scheme, TI recommends connecting all the input rails to the 2.5-V rail. This provides an optimal trade-off between power dissipation and component count and selection. An example of this circuit can be seen in Figure 22.

Figure 22. Recommended SSTL-2 Implementation

If power dissipation or efficiency is a major concern, then the LP2996-N or LP2996A has the ability to operate on split power rails. The output stage (PVIN) can be operated on a lower rail such as 1.8 V and the analog circuitry (AVIN) can be connected to a higher rail such as 2.5 V, 3.3 V, or 5 V. This allows the internal power dissipation to be lowered when sourcing current from VTT. The disadvantage of this circuit is that the maximum continuous current is reduced because of the lower rail voltage, although it is adequate for all motherboard SSTL-2 applications. Increasing the output capacitance can also help if periods of large load transients are encountered.

Figure 23. Lower Power Dissipation SSTL-2 Implementation

The third option for SSTL-2 applications in the situation that a 1.8-V rail is not available and it is not desirable to use 2.5 V, is to connect the LP2996-N or LP2996A power rail to 3.3 V. In this situation AVIN is limited to operation on the 3.3-V or 5-V rail as PVIN can never exceed AVIN. This configuration has the ability to provide the maximum continuous output current at the downside of higher thermal dissipation. Prevent the device from experiencing large current levels which cause the junction temperature to exceed the maximum. Because of this risk, TI recommends not supplying the output stage with a voltage higher than a nominal 3.3-V rail.
8.2.2.2 DDR-II Applications

With the separate VDDQ pin and an internal resistor divider it is possible to use the LP2996-N and LP2996A in applications utilizing DDR-II memory. Figure 25 and Figure 26 show implementations of recommended circuit configurations for DDR-II applications. The output stage is connected to the 1.8-V rail and the AVIN pin can be connected to either a 3.3-V or 5-V rail. TI recommends the LP2996A, LP2998, or LP2998-Q1 for DDR-III and DDR-III low power designs.

If it is not desirable to use the 1.8-V rail it is possible to connect the output stage to a 3.3-V rail. Take care not to exceed the maximum junction temperature as the thermal dissipation increases with lower VTT output voltages. For this reason, TI does not recommend powering PVIN from a rail higher than the nominal 3.3 V. The advantage of this configuration is that it has the ability to source and sink a higher maximum continuous current.
8.2.2.3 DDR-III Applications

With the separate VDDQ pin and an internal resistor divider it is possible to use the LP2996A in applications utilizing DDR-III memory. The output stage is connected to the 1.5-V rail and the AVIN pin can be connected to a 2.2-V to 5.5-V rail.

![LP2996A Diagram](image)

Figure 27. Recommended DDR-III Termination Using the LP2996A

If it is not desirable to use the 1.5-V to 2.5-V rail it is possible to connect the output stage to a 3.3-V rail. Do not exceed the maximum junction temperature as the thermal dissipation increases with lower VTT output voltages. For this reason, TI recommends not to power PVIN off a rail higher than the nominal 3.3-V. The advantage of this configuration is that it has the ability to source and sink a higher maximum continuous current.

8.2.3 Level Shifting

If standards other than SSTL-2 are required, such as SSTL-3, it may be necessary to use a different scaling factor than VDDQ / 2 for regulating the output voltage. Several options are available to scale the output to any voltage required. One method is to level shift the output by using feedback resistors from VTT to the VSENSE pin. This is shown in Figure 28 and Figure 29. Figure 28 shows how to use two resistors to level shift VTT above the internal reference voltage of VDDQ / 2. Calculate the exact voltage at VTT with Equation 1.

\[
V_{TT} = \frac{V_{DDQ}}{2} \times \left(1 + \frac{R1}{R2}\right)
\]

(1)

![LP2996 Diagram](image)

Figure 28. Increasing VTT by Level Shifting

Conversely, the R2 resistor can be placed between VSENSE and VDDQ to shift the VTT output lower than the internal reference voltage of VDDQ / 2. Equation 2 shows the relation of VTT to the resistors.

\[
V_{TT} = \frac{V_{DDQ}}{2} \times \left(1 - \frac{R1}{R2}\right)
\]

(2)
8.2.4 HSTL Applications

The LP2996-N and LP2996A can be easily adapted for HSTL applications by connecting VDDQ to the 1.5-V rail. This produces a VTT and VREF voltage of approximately 0.75 V for the termination resistors. AVIN and PVIN must be connected to a 2.5-V rail for optimal performance.

8.2.5 QDR Applications

Quad data rate (QDR) applications use multiple channels for improved memory performance. However, this increase in bus lines increases the current levels required for termination. TI recommends using a dedicated LP2996-N or LP2996A for each channel to terminate multiple channels. This simplifies layout and reduces the internal power dissipation for each regulator. Separate VREF signals can be used for each DIMM bank from the corresponding regulator with the chipset reference provided by a local resistor divider or one of the LP2996-N or LP2996A signals. Because VREF and VTT are expected to track and the part to part variations are minor, there must be little difference between the reference signals of each device.

9 Power Supply Recommendations

There are several recommendations for the LP2996-N and LP2996A input power supply. Although not required, TI recommends an input capacitor for improved performance during large load transients to prevent the input rail from dropping. The input capacitor must be placed as close as possible to the PVIN pin.

A typical value recommended for aluminum electrolytic capacitors is 50 µF. Ceramic capacitors can also be used; a value approximately 10 µF with X5R or better would be an ideal choice. The input capacitance can be reduced if the LP2996-N or LP2996A is placed close to the bulk capacitance from the output of the 2.5-V DC-DC converter. If the two supply rails (AVIN and PVIN) are separated then the 47-µF capacitor must be placed as close to possible to the PVIN rail. An additional 0.1-µF ceramic capacitor can be placed on the AVIN rail to prevent excessive noise from coupling into the device.
10 Layout

10.1 Layout Guidelines

- The input capacitor for the power rail must be placed as close as possible to the PVIN pin.
- VSENSE must be connected to the VTT termination bus at the point where regulation is required. For motherboard applications an ideal location would be at the center of the termination bus.
- VDDQ can be connected remotely to the VDDQ rail input at either the DIMM or the chipset. This provides the most accurate point for creating the reference voltage.
- For improved thermal performance excessive top side copper can be used to dissipate heat from the package. Numerous vias from the ground connection to the internal ground plane helps. Additionally these can be placed underneath the package if manufacturing standards permit.
- Take care when routing the VSENSE trace to avoid noise pickup from switching I/O signals. A 0.1-µF ceramic capacitor placed close to VSENSE can also be used to filter any unwanted high frequency signal. This can be an issue especially if long VSENSE traces are used.
- VREF must be bypassed with a 0.01-µF or 0.1-µF ceramic capacitor for improved performance. This capacitor must be placed as close as possible to the VREF pin.

10.2 Layout Examples

Figure 31. Layout Example of the SO PowerPAD Package (Top Layer)

Figure 32. Layout Example of the WQFN Package (Top Layer)
10.3 Thermal Considerations

Because the LP2996-N and LP2996A are linear regulators, any current flow from VTT results in internal power dissipation generating heat. To prevent damaging the part from exceeding the maximum allowable junction temperature, derate the part according to the maximum expected ambient temperature and power dissipation. The maximum allowable internal temperature rise ($T_{R(MAX)}$) can be calculated with Equation 3 given the maximum ambient temperature ($T_{A(MAX)}$) of the application and the maximum allowable junction temperature ($T_{J(MAX)}$).

$$T_{R(MAX)} = T_{J(MAX)} - T_{A(MAX)}$$  \hspace{1cm} (3)

From this equation, the maximum power dissipation ($P_{D(MAX)}$) of the part can be calculated with Equation 4.

$$P_{D(MAX)} = \frac{T_{R(MAX)}}{R_{\theta JA}}$$  \hspace{1cm} (4)

The $R_{\theta JA}$ of the LP2996-N and LP2996A is dependent on several variables: the package used; the thickness of copper; the number of vias and the airflow. For instance, the $R_{\theta JA}$ of the SOIC is 163°C/W with the package mounted to a standard 8×4 2-layer board with 1-oz copper, no airflow, and 0.5-W dissipation at room temperature. This value can be reduced to 151.2°C/W by changing to a 3×4 board with 2-oz copper that is the JEDEC standard. Figure 33 shows how the $R_{\theta JA}$ varies with airflow for the two boards mentioned.

Additional improvements can be made by the judicious use of vias to connect the part and dissipate heat to an internal ground plane. Using larger traces and more copper on the top side of the board can also help. With careful layout, it is possible to reduce the $R_{\theta JA}$ further than the nominal values shown in Figure 33.

Layout is also extremely critical to maximize the output current with the WQFN package. By simply placing vias under the thermal pad, the $R_{\theta JA}$ can be lowered significantly. Figure 34 shows the WQFN thermal data when placed on a 4-layer JEDEC board with copper thickness of 0.5 oz, 1 oz, 1 oz, and 0.5 oz (respectively). The number of vias with a pitch of 1.27 mm is increased to the maximum of 4, where a $R_{\theta JA}$ of 50.41°C/W can be obtained. Via wall thickness for this calculation is 0.036 mm for 1-oz copper.
Thermal Considerations (continued)

Additional improvements in lowering the $R_{\text{JA}}$ can be achieved with a constant airflow across the package. Maintaining the same conditions as above and utilizing the 2×2 via array, Figure 35 shows how the $R_{\text{JA}}$ varies with airflow.

![Graph showing $R_{\text{JA}}$ vs airflow speed](image)

**Figure 35.** $R_{\text{JA}}$ vs Airflow Speed
Thermal Considerations (continued)

Optimizing the $R_{\text{th}}$JA and placing the device in a section of a board exposed to lower ambient temperature allows the part to operate with higher power dissipation. The internal power dissipation can be calculated by summing the three main sources of loss: output current at VTT, either sinking or sourcing, and quiescent current at AVIN and VDDQ. During the active state, when the shutdown pin (SD) is not held low, the total internal power dissipation can be calculated with Equation 5.

$$P_D = P_{\text{AVIN}} + P_{\text{VDDQ}} + P_{\text{VTT}}$$

where

- $P_{\text{AVIN}} = I_{\text{AVIN}} \times V_{\text{AVIN}}$
- $P_{\text{VDDQ}} = V_{\text{VDDQ}} \times I_{\text{VDDQ}} = V_{\text{VDDQ}}^2 \times R_{\text{VDDQ}}$

Equation 5

To calculate the maximum power dissipation at VTT both conditions (sinking and sourcing current) at VTT must be examined. Although only one equation is added into the total, because VTT cannot source and sink current simultaneously.

Calculate sinking with Equation 6.

$$P_{\text{VTT}} = V_{\text{VTT}} \times I_{\text{LOAD}}$$

Equation 6

Or calculate sourcing with Equation 7.

$$P_{\text{VTT}} = (V_{\text{PVIN}} - V_{\text{VTT}}) \times I_{\text{LOAD}}$$

Equation 7

The power dissipation of the LP2996-N and LP2996A can also be calculated during the shutdown state. During this condition the output (VTT) is tri-stated; Therefore, that term in the power equation disappears as it cannot sink or source any current, and leakage is negligible. The only losses during shutdown are the reduced quiescent current at AVIN and the constant impedance that is seen at the VDDQ pin.

$$P_D = P_{\text{AVIN}} + P_{\text{VDDQ}}$$

where

- $P_{\text{AVIN}} = I_{\text{AVIN}} \times V_{\text{AVIN}}$
- $P_{\text{VDDQ}} = V_{\text{VDDQ}} \times I_{\text{VDDQ}} = V_{\text{VDDQ}}^2 \times R_{\text{VDDQ}}$

Equation 8
11 Device and Documentation Support

11.1 Documentation Support

11.1.1 Related Documentation
For related documentation see the following:

Limiting DDR Termination Regulators’ Inrush Current (SNVA758)

11.2 Related Links
The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 3. Related Links

<table>
<thead>
<tr>
<th>PARTS</th>
<th>PRODUCT FOLDER</th>
<th>SAMPLE &amp; BUY</th>
<th>TECHNICAL DOCUMENTS</th>
<th>TOOLS &amp; SOFTWARE</th>
<th>SUPPORT &amp; COMMUNITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP2996-N</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>LP2996A</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
</tbody>
</table>

11.3 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.4 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI’s views; see TI’s Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.5 Trademarks
E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

11.6 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

11.7 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
### PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP2996AMR/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-3-260C-168 HR</td>
<td>0 to 125</td>
<td>LP2996 AMR</td>
<td></td>
</tr>
<tr>
<td>LP2996AMRE/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-3-260C-168 HR</td>
<td>0 to 125</td>
<td>LP2996 AMR</td>
<td></td>
</tr>
<tr>
<td>LP2996AMRX/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-3-260C-168 HR</td>
<td>0 to 125</td>
<td>LP2996 AMR</td>
<td></td>
</tr>
<tr>
<td>LP2996LQ/NOPB</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>NHP</td>
<td>16</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-3-260C-168 HR</td>
<td>0 to 125</td>
<td>L00006B</td>
<td>Samples</td>
</tr>
<tr>
<td>LP2996LQX/NOPB</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>NHP</td>
<td>16</td>
<td>4500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-3-260C-168 HR</td>
<td>0 to 125</td>
<td>L00006B</td>
<td>Samples</td>
</tr>
<tr>
<td>LP2996M</td>
<td>NRND</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>95</td>
<td>TBD</td>
<td>Call TI</td>
<td>Call TI</td>
<td>0 to 125</td>
<td>2996M</td>
<td>Samples</td>
</tr>
<tr>
<td>LP2996M/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>0 to 125</td>
<td>2996M</td>
<td>Samples</td>
</tr>
<tr>
<td>LP2996MR</td>
<td>NRND</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>95</td>
<td>TBD</td>
<td>Call TI</td>
<td>Call TI</td>
<td>0 to 125</td>
<td>LP2996</td>
<td></td>
</tr>
<tr>
<td>LP2996MRX/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>TBD</td>
<td>Call TI</td>
<td>Call TI</td>
<td>0 to 125</td>
<td>LP2996</td>
<td></td>
</tr>
<tr>
<td>LP2996MX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-1-260C-UNLIM</td>
<td>0 to 125</td>
<td>2996M</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check [http://www.ti.com/productcontent](http://www.ti.com/productcontent) for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
## TAPE AND REEL INFORMATION

### TAPE DIMENSIONS

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- Sprocket Holes
- User Direction of Feed
- Pocket Quadrants

*All dimensions are nominal.

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width (W1) (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP2996AMRE/NOPB</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>250</td>
<td>178.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2996AMRX/NOPB</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2996LQ/NOPB</td>
<td>WQFN</td>
<td>NHP</td>
<td>16</td>
<td>1000</td>
<td>178.0</td>
<td>12.4</td>
<td>4.3</td>
<td>4.3</td>
<td>1.3</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2996LQX/NOPB</td>
<td>WQFN</td>
<td>NHP</td>
<td>16</td>
<td>4500</td>
<td>330.0</td>
<td>12.4</td>
<td>4.3</td>
<td>4.3</td>
<td>1.3</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2996MRX</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2996MRX/NOPB</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2996MX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>
### TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP2996AMRE/NOPB</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2996AMRX/NOPB</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2996LQ/NOPB</td>
<td>WQFN</td>
<td>NHP</td>
<td>16</td>
<td>1000</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2996LQX/NOPB</td>
<td>WQFN</td>
<td>NHP</td>
<td>16</td>
<td>4500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2996MRX</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2996MRX/NOPB</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2996MX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0.15.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. This package complies to JEDEC MS-012 variation BA

PowerPAD is a trademark of Texas Instruments.
THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments
Example Board Layout
Via pattern and copper pad size may vary depending on layout constraints

Example Solder Mask Defined Pad
(See Note C, D)

0.127mm Thick Stencil Design Example
Reference table below for other solder stencil thicknesses
(Note E)

Solder Mask
over copper

4x1,5

1,27

6x0,33

2,28 2,94 5,75

4,89

2,28

3x1,5

Non Solder Mask Defined Pad

Example Solder Mask Opening
(Note F)

0,5

2,2

0,07 All Around

Pad Geometry
(Note C)

Center Power Pad Solder Stencil Opening

<table>
<thead>
<tr>
<th>Stencil Thickness</th>
<th>X</th>
<th>Y</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1mm</td>
<td>2.5</td>
<td>2.5</td>
</tr>
<tr>
<td>0.127mm</td>
<td>2.28</td>
<td>2.28</td>
</tr>
<tr>
<td>0.152mm</td>
<td>2.1</td>
<td>2.1</td>
</tr>
<tr>
<td>0.178mm</td>
<td>2.0</td>
<td>2.0</td>
</tr>
</tbody>
</table>

NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com. Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MS-012.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
9. Size of metal pad may vary due to creepage requirement.
10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
EXAMPLE STENCIL DESIGN

PowerPAD™ SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE

SOLDER PASTE EXAMPLE
EXPOSED PAD
100% PRINTED SOLDER COVERAGE BY AREA
SCALE: 10X

<table>
<thead>
<tr>
<th>STENCIL THICKNESS</th>
<th>SOLDER STENCIL OPENING</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1</td>
<td>2.62 X 2.62</td>
</tr>
<tr>
<td>0.125</td>
<td>2.34 X 2.34 (SHOWN)</td>
</tr>
<tr>
<td>0.150</td>
<td>2.14 X 2.14</td>
</tr>
<tr>
<td>0.175</td>
<td>1.98 X 1.98</td>
</tr>
</tbody>
</table>

NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.

12. Board assembly site may have different recommendations for stencil design.
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated