1 Features

- AEC-Q100 Test Guidance with the following results (SO PowerPAD-8):
  - Device HBM ESD Classification Level H1C
  - Junction Temperature Range –40°C to 125°C
- 1.35 V Minimum \( V_{DDQ} \)
- Source and Sink Current
- Low Output Voltage Offset
- No External Resistors Required
- Linear Topology
- Suspend to Ram (STR) Functionality
- Low External Component Count
- Thermal Shutdown

2 Applications

- DDR1, DDR2, DDR3, and DDR3L Termination Voltage
- Automotive Infotainment
- FPGA
- Industrial/Medical PC
- SSTL-18, SSTL-2, and SSTL-3 Termination
- HSTL Termination

3 Description

The LP2998 linear regulator is designed to meet JEDEC SSTL-2 and JEDEC SSTL-18 specifications for termination of DDR-SDRAM and DDR2 memory. The device also supports DDR3 and DDR3L VTT bus termination with \( V_{DDQ} \) min of 1.35 V. The device contains a high-speed operational amplifier to provide excellent response to load transients. The output stage prevents shoot through while delivering 1.5 A continuous current and transient peaks up to 3 A in the application as required for DDR-SDRAM termination. The LP2998 also incorporates a VSENSE pin to provide superior load regulation and a \( V_{REF} \) output as a reference for the chipset and DIMMs.

An additional feature found on the LP2998 is an active low shutdown (SD) pin that provides Suspend To RAM (STR) functionality. When SD is pulled low the \( V_{TT} \) output will tri-state providing a high impedance output, but, \( V_{REF} \) will remain active. A power savings advantage can be obtained in this mode through lower quiescent current.

4 Simplified Schematic

---

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.
Table of Contents

1 Features ................................................................. 1
2 Applications .......................................................... 1
3 Description ............................................................ 1
4 Simplified Schematic ............................................... 1
5 Revision History .................................................... 2
6 Pin Configuration and Functions .............................. 3
   6.1 Pin Descriptions ................................................. 3
7 Specifications ........................................................ 5
   7.1 Absolute Maximum Ratings ................................. 5
   7.2 Handling Ratings: LP2998 ..................................... 5
   7.3 Handling Ratings: LP2998-Q1 ............................... 5
   7.4 Recommended Operating Conditions ..................... 5
   7.5 Thermal Information .......................................... 5
   7.6 Electrical Characteristics .................................... 6
   7.7 Typical Characteristics ....................................... 8
8 Detailed Description ................................................. 11
   8.1 Overview .......................................................... 11
8.2 Functional Block Diagram ....................................... 11
8.3 Feature Description ............................................. 11
8.4 Device Functional Modes ....................................... 11
9 Application and Implementation ............................. 13
   9.1 Application Information ....................................... 13
   9.2 Typical Application ........................................... 15
10 Power Supply Recommendations ............................ 20
11 Layout ................................................................. 20
   11.1 Layout Guidelines ............................................. 20
   11.2 Layout Examples .............................................. 21
12 Device and Documentation Support ......................... 22
   12.1 Related Links ................................................... 22
   12.2 Trademarks ..................................................... 22
   12.3 Electrostatic Discharge Caution ........................... 22
   12.4 Glossary ....................................................... 22
13 Mechanical, Packaging, and Orderable Information ... 22

5 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision J (December 2013) to Revision K Page

• Added DDR3 support throughout datasheet .......................................................... 1
• Changed formatting to match new TI datasheet guidelines; added Device Information and Handling Ratings tables, Power Supply, Layout Examples, and Device and Documentation Support sections; reformatted Detailed Description and Application and Implementation sections .............................................. 1
• Changed Electrical Char table condition statement ............................................. 6
• Changed Electrical Char table condition statement ............................................. 7

Changes from Revision I (April 2013) to Revision J Page

• Added AEC-Q100 Test Guidance ........................................................................ 1
• Changed layout of National Data Sheet to TI format ........................................... 20
## 6 Pin Configuration and Functions

### Pin Functions

<table>
<thead>
<tr>
<th>PIN NUMBER</th>
<th>TYPE</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>2</td>
<td>SD</td>
<td>Shutdown</td>
</tr>
<tr>
<td>3</td>
<td>VSENSE</td>
<td>Feedback pin for regulating ( V_{TT} ).</td>
</tr>
<tr>
<td>4</td>
<td>VREF</td>
<td>Buffered internal reference voltage of ( V_{DDQ}/2 )</td>
</tr>
<tr>
<td>5</td>
<td>VDDQ</td>
<td>Input for internal reference equal to ( V_{DDQ}/2 )</td>
</tr>
<tr>
<td>6</td>
<td>AVIN</td>
<td>Analog input pin</td>
</tr>
<tr>
<td>7</td>
<td>PVIN</td>
<td>Power input pin</td>
</tr>
<tr>
<td>8</td>
<td>VTT</td>
<td>Output voltage for connection to termination resistors</td>
</tr>
</tbody>
</table>

### 6.1 Pin Descriptions

**AVIN AND PVIN**
AVIN and PVIN are the input supply pins for the LP2998. AVIN is used to supply all the internal control circuitry. PVIN, however, is used exclusively to provide the rail voltage for the output stage used to create VTT. These pins have the capability to work off separate supplies depending on the application. Higher voltages on PVIN will increase the maximum continuous output current because of output RDSON limitations at voltages close to VTT. The disadvantage of high values of PVIN is that the internal power loss will also increase, thermally limiting the design. For SSTL-2 applications, a good compromise would be to connect the AVIN and PVIN directly together at 2.5 V. This eliminates the need for bypassing the two supply pins separately. The only limitation on input voltage selection is that PVIN must be equal to or lower than AVIN. It is recommended to connect PVIN to voltage rails equal to or less than 3.3 V to prevent the thermal limit from tripping because of excessive internal power dissipation. If the junction temperature exceeds the thermal shutdown than the part will enter a shutdown state identical to the manual shutdown where \( V_{TT} \) is tri-stated and \( V_{REF} \) remains active.

**VDDQ**
VDDQ is the input used to create the internal reference voltage for regulating \( V_{TT} \). The reference voltage is generated from a resistor divider of two internal 50 kΩ resistors. This ensures that \( V_{TT} \) will track \( V_{DDQ} / 2 \) precisely. The optimal implementation of VDDQ is as a remote sense. This can be achieved by connecting VDDQ directly to the 2.5 V rail at the DIMM instead of AVIN and PVIN. This ensures that the reference voltage tracks the DDR memory rails precisely without a large voltage drop from the power lines. For SSTL-2 applications VDDQ will be a 2.5 V signal, which will create a 1.25 V termination voltage at \( V_{TT} \) (See Electrical Characteristics Table for exact values of \( V_{TT} \) over temperature).
## Pin Descriptions (continued)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>V&lt;sub&gt;SENSE&lt;/sub&gt;</strong></td>
<td>The purpose of the sense pin is to provide improved remote load regulation. In most motherboard applications the termination resistors will connect to V&lt;sub&gt;TT&lt;/sub&gt; in a long plane. If the output voltage was regulated only at the output of the LP2998 then the long trace will cause a significant IR drop resulting in a termination voltage lower at one end of the bus than the other. The V&lt;sub&gt;SENSE&lt;/sub&gt; pin can be used to improve this performance, by connecting it to the middle of the bus. This will provide a better distribution across the entire termination bus. If remote load regulation is not used then the V&lt;sub&gt;SENSE&lt;/sub&gt; pin must still be connected to V&lt;sub&gt;TT&lt;/sub&gt;. Care should be taken when a long V&lt;sub&gt;SENSE&lt;/sub&gt; trace is implemented in close proximity to the memory. Noise pickup in the V&lt;sub&gt;SENSE&lt;/sub&gt; trace can cause problems with precise regulation of V&lt;sub&gt;TT&lt;/sub&gt;. A small 0.1 µF ceramic capacitor placed next to the V&lt;sub&gt;SENSE&lt;/sub&gt; pin can help filter any high frequency signals and preventing errors.</td>
</tr>
<tr>
<td><strong>SHUTDOWN</strong></td>
<td>The LP2998 contains an active low shutdown pin that can be used to tri-state V&lt;sub&gt;TT&lt;/sub&gt;. During shutdown V&lt;sub&gt;TT&lt;/sub&gt; should not be exposed to voltages that exceed AV&lt;sub&gt;CIN&lt;/sub&gt;. With the shutdown pin asserted low the quiescent current of the LP2998 will drop, however, V&lt;sub&gt;DDQ&lt;/sub&gt; will always maintain its constant impedance of 100 kΩ for generating the internal reference. Therefore, to calculate the total power loss in shutdown both currents need to be considered. For more information refer to the <a href="#">Thermal Dissipation</a> section. The shutdown pin also has an internal pull-up current, therefore to turn the part on the shutdown pin can either be connected to AV&lt;sub&gt;CIN&lt;/sub&gt; or left open.</td>
</tr>
<tr>
<td><strong>V&lt;sub&gt;REF&lt;/sub&gt;</strong></td>
<td>V&lt;sub&gt;REF&lt;/sub&gt; provides the buffered output of the internal reference voltage V&lt;sub&gt;DDQ&lt;/sub&gt; / 2. This output should be used to provide the reference voltage for the Northbridge chipset and memory. Since these inputs are typically an extremely high impedance, there should be little current drawn from V&lt;sub&gt;REF&lt;/sub&gt;. For improved performance, an output bypass capacitor can be used, located close to the pin, to help with noise. A ceramic capacitor in the range of 0.1 µF to 0.01 µF is recommended. This output remains active during the shutdown state and thermal shutdown events for the suspend to RAM functionality.</td>
</tr>
<tr>
<td><strong>V&lt;sub&gt;TT&lt;/sub&gt;</strong></td>
<td>V&lt;sub&gt;TT&lt;/sub&gt; is the regulated output that is used to terminate the bus resistors. It is capable of sinking and sourcing current while regulating the output precisely to V&lt;sub&gt;DDQ&lt;/sub&gt; / 2. The LP2998 is designed to handle peak transient currents of up to ±3 A with a fast transient response. The maximum continuous current is a function of V&lt;sub&gt;IN&lt;/sub&gt; and can be viewed in the <a href="#">Typical Characteristics</a> section. If a transient is expected to last above the maximum continuous current rating for a significant amount of time then the output capacitor should be sized large enough to prevent an excessive voltage drop. Despite the fact that the LP2998 is designed to handle large transient output currents it is not capable of handling these for long durations, under all conditions. The reason for this is the standard packages are not able to thermally dissipate the heat as a result of the internal power loss. If large currents are required for longer durations, then care should be taken to ensure that the maximum junction temperature is not exceeded. Proper thermal derating should always be used (please refer to the <a href="#">Thermal Dissipation</a> section). If the junction temperature exceeds the thermal shutdown point than V&lt;sub&gt;TT&lt;/sub&gt; will tri-state until the part returns below the hysteretic trip-point.</td>
</tr>
</tbody>
</table>
7 Specifications

7.1 Absolute Maximum Ratings (1)(2)
over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>AVIN to GND</td>
<td>−0.3</td>
<td>6</td>
</tr>
<tr>
<td>PVIN to GND</td>
<td>−0.3</td>
<td>AVIN</td>
</tr>
<tr>
<td>VDDQ(3)</td>
<td>−0.3</td>
<td>6</td>
</tr>
<tr>
<td>Junction temperature</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Lead temperature (soldering, 10 sec)</td>
<td>260</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) VDDQ voltage must be less than 2 x (AVIN - 1) or 6V, whichever is smaller.

7.2 Handling Ratings: LP2998

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>T_{stg} Storage temperature range</td>
<td>−65</td>
<td>150</td>
</tr>
<tr>
<td>V_{(ESD)} Electrostatic discharge Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins(1)</td>
<td>−1000</td>
<td>1000</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

7.3 Handling Ratings: LP2998-Q1

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>T_{stg} Storage temperature range</td>
<td>−65</td>
<td>150</td>
</tr>
<tr>
<td>V_{(ESD)} Electrostatic discharge Human body model (HBM), per AEC Q100-002(1)</td>
<td>−1000</td>
<td>1000</td>
</tr>
</tbody>
</table>

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. The LP2998-Q1 is rated at AEC-Q100 ESD HBM Classification Level H1C.

7.4 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction temperature(1)</td>
<td>−40</td>
<td>125</td>
<td>°C</td>
</tr>
<tr>
<td>AVIN to GND</td>
<td>2.2</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>PVIN supply voltage</td>
<td>0</td>
<td>AVIN</td>
<td>V</td>
</tr>
<tr>
<td>SD input voltage</td>
<td>0</td>
<td>AVIN</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) At elevated temperatures, devices must be derated based on thermal resistance.

7.5 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>LP2998/LP2998-Q1</th>
<th>LP2998</th>
</tr>
</thead>
<tbody>
<tr>
<td>R_{JA} Junction-to-ambient thermal resistance</td>
<td>43</td>
<td>151</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
7.6 Electrical Characteristics

Typical limits tested at $T_J = 25^\circ C$. Minimum and maximum limits apply over the full operating junction temperature range ($T_J = -40^\circ C$ to $125^\circ C$). Unless otherwise specified, $AVIN = PVIN = 2.5\,V$, $VDDQ = 2.5\,V$.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{REF}$</td>
<td>$VIN = VDDQ = 2.3,V$</td>
<td>1.135</td>
<td>1.158</td>
<td>1.185</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$VIN = VDDQ = 2.5,V$</td>
<td>1.235</td>
<td>1.258</td>
<td>1.285</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$VIN = VDDQ = 2.7,V$</td>
<td>1.335</td>
<td>1.358</td>
<td>1.385</td>
<td>$V$</td>
</tr>
<tr>
<td>$V_{REF}$</td>
<td>$PVIN = VDDQ = 1.7,V$</td>
<td>0.837</td>
<td>0.860</td>
<td>0.887</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.8,V$</td>
<td>0.887</td>
<td>0.910</td>
<td>0.937</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.9,V$</td>
<td>0.936</td>
<td>0.959</td>
<td>0.986</td>
<td>$V$</td>
</tr>
<tr>
<td>$V_{REF}$</td>
<td>$PVIN = VDDQ = 1.35,V$</td>
<td>0.669</td>
<td>0.684</td>
<td>0.699</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.5,V$</td>
<td>0.743</td>
<td>0.758</td>
<td>0.773</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.6,V$</td>
<td>0.793</td>
<td>0.808</td>
<td>0.823</td>
<td>$V$</td>
</tr>
<tr>
<td>$Z_{VREF}$</td>
<td>$V_{REF}$ Output Impedance</td>
<td>$I_{REF} = -30$ to $30,\mu A$</td>
<td>2.5</td>
<td>$k\Omega$</td>
<td></td>
</tr>
<tr>
<td>$V_{TT}$</td>
<td>$I_{OUT} = 0,A$</td>
<td>$VIN = VDDQ = 2.3,V$</td>
<td>1.120</td>
<td>1.159</td>
<td>1.190</td>
</tr>
<tr>
<td></td>
<td>$VIN = VDDQ = 2.5,V$</td>
<td>1.210</td>
<td>1.259</td>
<td>1.290</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$VIN = VDDQ = 2.7,V$</td>
<td>1.320</td>
<td>1.359</td>
<td>1.390</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$I_{OUT} = \pm 1.5,A$</td>
<td>$VIN = VDDQ = 2.3,V$</td>
<td>1.125</td>
<td>1.159</td>
<td>1.190</td>
</tr>
<tr>
<td></td>
<td>$VIN = VDDQ = 2.5,V$</td>
<td>1.225</td>
<td>1.259</td>
<td>1.290</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$VIN = VDDQ = 2.7,V$</td>
<td>1.325</td>
<td>1.359</td>
<td>1.390</td>
<td>$V$</td>
</tr>
<tr>
<td>$V_{TT}$</td>
<td>$I_{OUT} = 0,A, AVIN = 2.5,V$</td>
<td>$PVIN = VDDQ = 1.7,V$</td>
<td>0.822</td>
<td>0.856</td>
<td>0.887</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.8,V$</td>
<td>0.874</td>
<td>0.908</td>
<td>0.939</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.9,V$</td>
<td>0.923</td>
<td>0.957</td>
<td>0.988</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$I_{OUT} = \pm 0.5A, AVIN = 2.5,V$</td>
<td>$PVIN = VDDQ = 1.7,V$</td>
<td>0.820</td>
<td>0.856</td>
<td>0.890</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.8,V$</td>
<td>0.870</td>
<td>0.908</td>
<td>0.940</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.9,V$</td>
<td>0.920</td>
<td>0.957</td>
<td>0.990</td>
<td>$V$</td>
</tr>
<tr>
<td>$V_{TT}$</td>
<td>$I_{OUT} = 0,A, AVIN = 2.5,V$</td>
<td>$PVIN = VDDQ = 1.35,V$</td>
<td>0.656</td>
<td>0.677</td>
<td>0.698</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.5,V$</td>
<td>0.731</td>
<td>0.752</td>
<td>0.773</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$PVIN = VDDQ = 1.6,V$</td>
<td>0.781</td>
<td>0.802</td>
<td>0.823</td>
<td>$V$</td>
</tr>
<tr>
<td></td>
<td>$I_{OUT} = 0.2,A, AVIN = 2.5,V$</td>
<td>$PVIN = VDDQ = 1.35,V$</td>
<td>0.667</td>
<td>0.688</td>
<td>0.710</td>
</tr>
<tr>
<td></td>
<td>$I_{OUT} = -0.2,A, AVIN = 2.5,V$</td>
<td>$PVIN = VDDQ = 1.35,V$</td>
<td>0.641</td>
<td>0.673</td>
<td>0.694</td>
</tr>
<tr>
<td></td>
<td>$I_{OUT} = 0.4,A, AVIN = 2.5,V$</td>
<td>$PVIN = VDDQ = 1.5,V$</td>
<td>0.740</td>
<td>0.763</td>
<td>0.786</td>
</tr>
<tr>
<td></td>
<td>$I_{OUT} = -0.4,A, AVIN = 2.5,V$</td>
<td>$PVIN = VDDQ = 1.5,V$</td>
<td>0.731</td>
<td>0.752</td>
<td>0.773</td>
</tr>
<tr>
<td></td>
<td>$I_{OUT} = 0.5,A, AVIN = 2.5,V$</td>
<td>$PVIN = VDDQ = 1.6,V$</td>
<td>0.790</td>
<td>0.813</td>
<td>0.836</td>
</tr>
<tr>
<td></td>
<td>$I_{OUT} = -0.5,A, AVIN = 2.5,V$</td>
<td>$PVIN = VDDQ = 1.6,V$</td>
<td>0.781</td>
<td>0.802</td>
<td>0.823</td>
</tr>
</tbody>
</table>

(1) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate Texas Instruments’ Average Outgoing Quality Level (AOQL).

(2) $VIN$ is defined as $VIN = AVIN = PVIN$.

(3) $V_{TT}$ load regulation is tested by using a 10 ms current pulse and measuring $V_{TT}$. 

---

Submit Documentation Feedback

Copyright © 2007–2014, Texas Instruments Incorporated

Product Folder Links: LP2998 LP2998-Q1
Electrical Characteristics (continued)

Typical limits tested at \( T_J = 25°C \). Minimum and maximum limits apply over the full operating junction temperature range (\( T_J = -40°C \) to \( 125°C \)). Unless otherwise specified, \( AVIN = PVIN = 2.5 \) V, \( VDDQ = 2.5 \) V.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{TT} ) Output Voltage Offset (( V_{REF} - V_{TT} )) for DDR I (^{(3)})</td>
<td>( I_{OUT} = 0 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>( I_{OUT} = -1.5 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( I_{OUT} = 1.5 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td>( V_{TT} ) Output Voltage Offset (( V_{REF} - V_{TT} )) for DDR II (^{(3)})</td>
<td>( I_{OUT} = 0 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( I_{OUT} = -0.5 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( I_{OUT} = 0.5 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td>( V_{TT} ) Output Voltage Offset (( V_{REF} - V_{TT} )) for DDR III (^{(3)})</td>
<td>( I_{OUT} = 0 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( I_{OUT} = \pm 0.2 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( I_{OUT} = \pm 0.4 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( I_{OUT} = \pm 0.5 ) A</td>
<td>-30</td>
<td>0</td>
<td>30</td>
<td></td>
</tr>
</tbody>
</table>

| \( I_Q \) | Quiescent Current \(^{(4)}\) | \( I_{OUT} = 0 \) A | 320 | 500 | µA |
| \( Z_{VDDQ} \) | VDDQ Input Impedance | | 100 | | kΩ |
| \( I_{SD} \) | Quiescent current in shutdown \(^{(4)}\) | SD = 0 V | 115 | 150 | µA |
| \( I_{Q,SD} \) | Shutdown leakage current | SD = 0 V | 2 | 5 | |
| \( V_{IH} \) | Minimum Shutdown High Level | | 1.9 | | V |
| \( V_{IL} \) | Maximum Shutdown Low Level | | 0.8 | | |
| \( I_v \) | \( V_{TT} \) leakage current in shutdown | SD = 0 V, \( V_{TT} = 1.25 \) V | 1 | 10 | µA |
| \( I_{SENSE} \) | \( V_{SENSE} \) Input current | | 13 | | nA |
| \( T_{SD} \) | Thermal Shutdown \(^{(5)}\) | | 165 | | °C |
| \( T_{SD, HYS} \) | Thermal Shutdown Hysteresis | | 10 | | |

\(^{(4)}\) Quiescent current defined as the current flow into \( AVIN \).

\(^{(5)}\) The maximum allowable power dissipation is a function of the maximum junction temperature, \( T_{J(\text{MAX})} \), the junction to ambient thermal resistance, \( R_{\theta JA} \), and the ambient temperature, \( T_A \). Exceeding the maximum allowable power dissipation will cause excessive die temperature and the regulator will go into thermal shutdown.
7.7 Typical Characteristics

Unless otherwise specified, AVIN = PVIN = 2.5 V.

**Figure 1.** IQ vs AVIN In SD

**Figure 2.** IQ vs A Vin

**Figure 3.** VTH and VIL

**Figure 4.** VREF vs IREF

**Figure 5.** VREF vs VDDQ

**Figure 6.** VTT vs VDDQ
Typical Characteristics (continued)

Unless otherwise specified AVIN = PVIN = 2.5 V.

Figure 7. $I_{SD}$ vs AVIN Over Temperature

Figure 8. $I_Q$ vs AVIN Over Temperature

$V_{DDQ} = 2.5 \, V \quad PV_{IN} = 1.8 \, V$

$V_{DDQ} = 2.5 \, V \quad PV_{IN} = 2.5 \, V$

Figure 9. Maximum Sourcing Current vs AVIN

Figure 10. Maximum Sourcing Current vs AVIN

$V_{DDQ} = 2.5 \, V \quad PV_{IN} = 3.3 \, V$

$V_{DDQ} = 2.5 \, V$

Figure 11. Maximum Sourcing Current vs AVIN

Figure 12. Maximum Sinking Current vs AVIN
Typical Characteristics (continued)

Unless otherwise specified AVIN = PVIN = 2.5 V.

![Graph 1](image1.png)

**Figure 13. Maximum Sourcing Current vs AVIN**

![Graph 2](image2.png)

**Figure 14. Maximum Sinking Current vs AVIN**

![Graph 3](image3.png)

**Figure 15. Maximum Sourcing Current vs AVIN**

V_{DDQ} = 1.8 V  \quad PV_{IN} = 1.8 V

V_{DDQ} = 1.8 V  \quad PV_{IN} = 3.3 V
8 Detailed Description

8.1 Overview
The LP2998 linear regulator is designed to meet JEDEC SSTL-2 and JEDEC SSTL-18 specifications for termination of DDR-SDRAM and DDR2 memory. The device also supports DDR3 and DDR3L VTT bus termination with \( V_{DDQ} \) min of 1.35 V. The device contains a high-speed operational amplifier to provide excellent response to load transients. The output stage prevents shoot through while delivering 1.5 A continuous current and transient peaks up to 3 A in the application as required for DDR-SDRAM termination.

8.2 Functional Block Diagram

8.3 Feature Description
The LP2998 is a linear bus termination regulator designed to meet the JEDEC requirements of SSTL-2 and SSTL-18. The output, \( V_{TT} \) is capable of sinking and sourcing current while regulating the output voltage equal to \( V_{DDQ} / 2 \). The output stage has been designed to maintain excellent load regulation while preventing shoot through. The LP2998 also incorporates two distinct power rails that separates the analog circuitry from the power output stage. This allows a split rail approach to be utilized to decrease internal power dissipation. It also permits the LP2998 to provide a termination solution for DDR3-SDRAM and DDR3L-SDRAM memory.

8.4 Device Functional Modes
The LP2998 can also be used to provide a termination voltage for other logic schemes such as SSTL-3 or HSTL. Series Stub Termination Logic (SSTL) was created to improve signal integrity of the data transmission across the memory bus. This termination scheme is essential to prevent data error from signal reflections while transmitting at high frequencies encountered with DDR-SDRAM. The most common form of termination is Class II single parallel termination. This involves one \( R_S \) series resistor from the chipset to the memory and one \( R_T \) termination resistor. Typical values for \( R_S \) and \( R_T \) are 25 \( \Omega \), although these can be changed to scale the current requirements from the LP2998. This implementation can be seen below in Figure 16.
Device Functional Modes (continued)

Figure 16. SSTL-Termination Scheme
9 Application and Implementation

9.1 Application Information

9.1.1 Input Capacitor

The LP2998 does not require a capacitor for input stability, but it is recommended for improved performance during large load transients to prevent the input rail from dropping. The input capacitor should be located as close as possible to the PVIN pin. Several recommendations exist dependent on the application required. A typical value recommended for AL electrolytic capacitors is 50 µF. Ceramic capacitors can also be used, a value in the range of 10 µF with X5R or better would be an ideal choice. The input capacitance can be reduced if the LP2998 is placed close to the bulk capacitance from the output of the 2.5 V DC-DC converter. If the two supply rails (AVIN and PVIN) are separated then the 47 uF capacitor should be placed as close to possible to the PVIN rail. An additional 0.1 uF ceramic capacitor can be placed on the AVIN rail to prevent excessive noise from coupling into the device.

9.1.2 Output Capacitor

The LP2998 has been designed to be insensitive of output capacitor size or ESR (Equivalent Series Resistance). This allows the flexibility to use any capacitor desired. The choice for output capacitor will be determined solely on the application and the requirements for load transient response of \( V_{TT} \). As a general recommendation the output capacitor should be sized above 100 µF with a low ESR for SSTL applications with DDR-SDRAM. The value of ESR should be determined by the maximum current spikes expected and the extent at which the output voltage is allowed to droop. Several capacitor options are available on the market and a few of these are highlighted below:

AL - It should be noted that many aluminum electrolytics only specify impedance at a frequency of 120 Hz, which indicates they have poor high frequency performance. Only aluminum electrolytics that have an impedance specified at a higher frequency (between 20 kHz and 100 kHz) should be used for the LP2998. To improve the ESR several AL electrolytics can be combined in parallel for an overall reduction. An important note to be aware of is the extent at which the ESR will change over temperature. Aluminum electrolytic capacitors can have their ESR rapidly increase at cold temperatures.

Ceramic - Ceramic capacitors typically have a low capacitance, in the range of 10 to 100 µF range, but they have excellent AC performance for bypassing noise because of very low ESR (typically less than 10 mΩ). However, some dielectric types do not have good capacitance characteristics as a function of voltage and temperature. Because of the typically low value of capacitance it is recommended to use ceramic capacitors in parallel with another capacitor such as an aluminum electrolytic. A dielectric of X5R or better is recommended for all ceramic capacitors.

Hybrid - Several hybrid capacitors such as OS-CON and SP are available from several manufacturers. These offer a large capacitance while maintaining a low ESR. These are the best solution when size and performance are critical, although their cost is typically higher than any other capacitor.

9.1.3 Thermal Dissipation

Since the LP2998 is a linear regulator any current flow from \( V_{TT} \) will result in internal power dissipation generating heat. To prevent damaging the part from exceeding the maximum allowable junction temperature, care should be taken to derate the part dependent on the maximum expected ambient temperature and power dissipation. The maximum allowable internal temperature rise \( (T_{R_{\text{max}}}) \) can be calculated given the maximum ambient temperature \( (T_{A_{\text{max}}}) \) of the application and the maximum allowable junction temperature \( (T_{J_{\text{max}}}) \).

\[
T_{R_{\text{max}}} = T_{J_{\text{max}}} - T_{A_{\text{max}}}
\]  

(1)

From this equation, the maximum power dissipation \( (P_{D_{\text{max}}}) \) of the part can be calculated:

\[
P_{D_{\text{max}}} = \frac{T}{R_{\theta JA}}
\]  

(2)

The \( R_{\theta JA} \) of the LP2998 will be dependent on several variables: the package used; the thickness of copper; the number of vias and the airflow.
Application Information (continued)

**Figure 17.** $R_{\text{JA}}$ vs Airflow (SOIC-8)

Additional improvements can be made by the judicious use of vias to connect the part and dissipate heat to an internal ground plane. Using larger traces and more copper on the top side of the board can also help. With careful layout it is possible to reduce the $R_{\text{JA}}$ further than the nominal values shown in **Figure 17**.

Layout is also extremely critical to maximize the output current with the SO PowerPAD package. By simply placing vias under the DAP the $R_{\text{JA}}$ can be lowered significantly.

Additional improvements in lowering the $R_{\text{JA}}$ can also be achieved with a constant airflow across the package. Maintaining the same conditions as above and utilizing the 2x2 via array, **Figure 18** shows how the $R_{\text{JA}}$ varies with airflow.

**Figure 18.** $R_{\text{JA}}$ vs Airflow Speed (Jedec Board with 4 Vias)

Optimizing the $R_{\text{JA}}$ and placing the LP2998 in a section of a board exposed to lower ambient temperature allows the part to operate with higher power dissipation. The internal power dissipation can be calculated by summing the three main sources of loss: output current at $V_{TT}$, either sinking or sourcing, and quiescent current at AVIN and VDDQ. During the active state (when shutdown is not held low) the total internal power dissipation can be calculated from the following equations:

\[
P_D = P_{AVIN} + P_{VDDQ} + P_{VTT} \tag{3}
\]

\[
P_{AVIN} = I_{AVIN} \times V_{AVIN} \tag{4}
\]

\[
P_{VDDQ} = V_{VDDQ} \times I_{VDDQ} = V_{VDDQ} \times R_{VDDQ} \tag{5}
\]

To calculate the maximum power dissipation at $V_{TT}$ both conditions at $V_{TT}$ need to be examined, sinking, and sourcing current. Although only one equation will add into the total, $V_{TT}$ cannot source and sink current simultaneously.
Application Information (continued)

\[ P_{VTT} = V_{VTT} \times I_{LOAD} \text{ (Sinking)} \] or
\[ P_{VTT} = (V_{PVIN} - V_{VTT}) \times I_{LOAD} \text{ (Sourcing)} \]  

The power dissipation of the LP2998 can also be calculated during the shutdown state. During this condition the output \( V_{TT} \) will tri-state, therefore that term in the power equation will disappear as it cannot sink or source any current (leakage is negligible). The only losses during shutdown will be the reduced quiescent current at AVIN and the constant impedance that is seen at the VDDQ pin.

\[ P_D = P_{AVIN} + P_{VDDQ} \]  
\[ P_{AVIN} = I_{AVIN} \times V_{AVIN} \]  
\[ P_{VDDQ} = V_{VDDQ} \times I_{VDDQ} + V_{VDDQ} \times R_{VDDQ} \]

9.2 Typical Application

Several different application circuits are shown below to illustrate some of the options that are possible in configuring the LP2998. Graphs of the individual circuit performance can be found in the Typical Characteristics section. These curves illustrate how the maximum output current is affected by changes in AVIN and PVIN.

9.2.1 DDR-III Applications

With the separate VDDQ pin and an internal resistor divider it is possible to use the LP2998 in applications utilizing DDR-III memory. The output stage is connected to the 1.5 V rail and the AVIN pin can be connected to a 2.2 V to 5.5 V rail.

If it is not desirable to use the 1.5 V - 2.5 V rail it is possible to connect the output stage to a 3.3 V rail. Care should be taken to not exceed the maximum junction temperature as the thermal dissipation increases with lower \( V_{TT} \) output voltages. For this reason it is not recommended to power PVIN off a rail higher than the nominal 3.3 V. The advantage of this configuration is that it has the ability to source and sink a higher maximum continuous current.
Typical Application (continued)

9.2.2 DDR-II Applications

With the separate VDDQ pin and an internal resistor divider it is possible to use the LP2998 in applications utilizing DDR-II memory. Figure 21 and Figure 22 show several implementations of recommended circuits with output curves displayed in the Typical Characteristics. Figure 21 shows the recommended circuit configuration for DDR-II applications. The output stage is connected to the 1.8 V rail and the AVIN pin can be connected to either a 3.3 V or 5 V rail.

![Figure 21. Recommended DDR-II Termination](image1)

If it is not desirable to use the 1.8 V rail it is possible to connect the output stage to a 3.3 V rail. Care should be taken to not exceed the maximum junction temperature as the thermal dissipation increases with lower VTT output voltages. For this reason it is not recommended to power PVIN off a rail higher than the nominal 3.3 V. The advantage of this configuration is that it has the ability to source and sink a higher maximum continuous current.

![Figure 22. DDR-II Termination with Higher Voltage Rails](image2)

9.2.3 SSTL-2 Applications

For the majority of applications that implement the SSTL-2 termination scheme it is recommended to connect all the input rails to the 2.5 V rail. This provides an optimal trade-off between power dissipation and component count and selection. An example of this circuit can be seen in Figure 23.
Typical Application (continued)

Figure 23. Recommended SSTL-2 Implementation

If power dissipation or efficiency is a major concern then the LP2998 has the ability to operate on split power rails. The output stage (PVIN) can be operated on a lower rail such as 1.8 V and the analog circuitry (AVIN) can be connected to a higher rail such as 2.5 V, 3.3 V, or 5 V. This allows the internal power dissipation to be lowered when sourcing current from V TT. The disadvantage of this circuit is that the maximum continuous current is reduced because of the lower rail voltage, although it is adequate for all motherboard SSTL-2 applications. Increasing the output capacitance can also help if periods of large load transients will be encountered.

Figure 24. Lower Power Dissipation SSTL-2 Implementation

The third option for SSTL-2 applications in the situation that a 1.8 V rail is not available and it is not desirable to use 2.5 V, is to connect the LP2998 power rail to 3.3 V. In this situation AVIN will be limited to operation on the 3.3 V or 5 V rail as PVIN can never exceed AVIN. This configuration has the ability to provide the maximum continuous output current at the downside of higher thermal dissipation. Care should be taken to prevent the LP2998 from experiencing large current levels which cause the junction temperature to exceed the maximum. Because of this risk it is not recommended to supply the output stage with a voltage higher than a nominal 3.3 V rail.

Figure 25. SSTL-2 Implementation with Higher Voltage Rails
Typical Application (continued)

9.2.4 Level Shifting

If standards other than SSTL-2 are required, such as SSTL-3, it may be necessary to use a different scaling factor than 0.5 times $V_{DDQ}$ for regulating the output voltage. Several options are available to scale the output to any voltage required. One method is to level shift the output by using feedback resistors from $V_{TT}$ to the $V_{SENSE}$ pin. This has been illustrated in Figure 26 and Figure 27. Figure 26 shows how to use two resistors to level shift $V_{TT}$ above the internal reference voltage of $V_{DDQ}/2$. To calculate the exact voltage at $V_{TT}$ the following equation can be used.

$$V_{TT} = V_{DDQ}/2 \times \left(1 + \frac{R_1}{R_2}\right)$$

(11)

![Figure 26. Increasing VTT by Level Shifting](image)

Conversely, the R2 resistor can be placed between $V_{SENSE}$ and $V_{DDQ}$ to shift the $V_{TT}$ output lower than the internal reference voltage of $V_{DDQ}/2$. The equations relating $V_{TT}$ and the resistors can be seen below:

$$V_{TT} = V_{DDQ}/2 \times \left(1 - \frac{R_1}{R_2}\right)$$

(12)

![Figure 27. Decreasing VTT by Level Shifting](image)

9.2.4.1 Output Capacitor Selection

For applications utilizing the LP2998 to terminate SSTL-2 I/O signals the typical application circuit shown in Figure 28 can be implemented.

![Figure 28. Typical SSTL-2 Application Circuit](image)
Typical Application (continued)

This circuit permits termination in a minimum amount of board space and component count. Capacitor selection can be varied depending on the number of lines terminated and the maximum load transient. However, with motherboards and other applications where $V_{TT}$ is distributed across a long plane it is advisable to use multiple bulk capacitors and addition to high frequency decoupling. Figure 29 shown below depicts an example circuit where 2 bulk output capacitors could be situated at both ends of the $V_{TT}$ plane for optimal placement. Large aluminum electrolytic capacitors are used for their low ESR and low cost.

![Typical SSTL-2 Application Circuit for Motherboards](image)

In most PC applications an extensive amount of decoupling is required because of the long interconnects encountered with the DDR-SDRAM DIMMs mounted on modules. As a result bulk aluminum electrolytic capacitors in the range of 1000 µF are typically used.

9.2.5 HSTL Applications

The LP2998 can be easily adapted for HSTL applications by connecting $V_{DDQ}$ to the 1.5 V rail. This will produce a $V_{TT}$ and $V_{REF}$ voltage of approximately 0.75 V for the termination resistors. AVIN and PVIN should be connected to a 2.5 V rail for optimal performance.

![HSTL Application](image)

9.2.6 QDR Applications

Quad data rate (QDR) applications utilize multiple channels for improved memory performance. However, this increase in bus lines has the effect of increasing the current levels required for termination. The recommended approach in terminating multiple channels is to use a dedicated LP2998 for each channel. This simplifies layout and reduces the internal power dissipation for each regulator. Separate $V_{REF}$ signals can be used for each DIMM bank from the corresponding regulator with the chipset reference provided by a local resistor divider or one of the LP2998 signals. Because $V_{REF}$ and $V_{TT}$ are expected to track and the part to part variations are minor, there should be little difference between the reference signals of each LP2998.
10 Power Supply Recommendations

There are several recommendations for the LP2998 input power supply. An input capacitor is not required but is recommended for improved performance during large load transients to prevent the input rail from dropping. The input capacitor should be located as close as possible to the PVIN pin. Several recommendations exist dependent on the application required. A typical value recommended for AL electrolytic capacitors is 50 µF. Ceramic capacitors can also be used, a value in the range of 10 µF with X5R or better would be an ideal choice. The input capacitance can be reduced if the LP2998 is placed close to the bulk capacitance from the output of the 2.5 V DC-DC converter. If the two supply rails (AVIN and PVIN) are separated then the 47 µF capacitor should be placed as close to possible to the PVIN rail. An additional 0.1 µF ceramic capacitor can be placed on the AVIN rail to prevent excessive noise from coupling into the device.

11 Layout

11.1 Layout Guidelines

1. The input capacitor for the power rail should be placed as close as possible to the PVIN pin.
2. \( V_{\text{SENSE}} \) should be connected to the \( V_{\text{TT}} \) termination bus at the point where regulation is required. For motherboard applications an ideal location would be at the center of the termination bus.
3. \( V_{\text{DDQ}} \) can be connected remotely to the \( V_{\text{DDQ}} \) rail input at either the DIMM or the Chipset. This provides the most accurate point for creating the reference voltage.
4. For improved thermal performance excessive top side copper should be used to dissipate heat from the package. Numerous vias from the ground connection to the internal ground plane will help. Additionally these can be located underneath the package if manufacturing standards permit.
5. Care should be taken when routing the \( V_{\text{SENSE}} \) trace to avoid noise pickup from switching I/O signals. A 0.1 µF ceramic capacitor located close to the \( V_{\text{SENSE}} \) can also be used to filter any unwanted high frequency signal. This can be an issue especially if long \( V_{\text{SENSE}} \) traces are used.
6. \( V_{\text{REF}} \) should be bypassed with a 0.01 µF or 0.1 µF ceramic capacitor for improved performance. This capacitor should be located as close as possible to the \( V_{\text{REF}} \) pin.
11.2 Layout Examples

Figure 31 and Figure 32 are layout examples for the LP2998/Q1. These examples are taken from the LP2998EVM.

Figure 31. LP2998EVM SO PowerPAD Layout Example (Front)

Figure 32. LP2998EVM SO PowerPAD Layout Example (Back)
12 Device and Documentation Support

12.1 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

<table>
<thead>
<tr>
<th>PARTS</th>
<th>PRODUCT FOLDER</th>
<th>SAMPLE &amp; BUY</th>
<th>TECHNICAL DOCUMENTS</th>
<th>TOOLS &amp; SOFTWARE</th>
<th>SUPPORT &amp; COMMUNITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP2998</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>LP2998-Q1</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
</tbody>
</table>

12.2 Trademarks

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

12.3 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

12.4 Glossary

SLYZ022 — Ti Glossary.

This glossary lists and explains terms, acronyms, and definitions.

13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## Package Option Addendum

**Packaging Information**

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP2998MA/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LP2998 MA</td>
<td>Has Samples</td>
</tr>
<tr>
<td>LP2998MAE/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>LP2998 MA</td>
<td>Has Samples</td>
</tr>
<tr>
<td>LP2998MAX/NOPB</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>LP2998 MR</td>
<td>Has Samples</td>
</tr>
<tr>
<td>LP2998MR/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>LP2998 MR</td>
<td>Has Samples</td>
</tr>
<tr>
<td>LP2998MRE/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>LP2998 MR</td>
<td>Has Samples</td>
</tr>
<tr>
<td>LP2998MRX/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>LP2998 MRQ1MR</td>
<td>Has Samples</td>
</tr>
<tr>
<td>LP2998QMR/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>95</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>LP2998 Q1MR</td>
<td>Has Samples</td>
</tr>
<tr>
<td>LP2998QMRE/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>LP2998 Q1MR</td>
<td>Has Samples</td>
</tr>
<tr>
<td>LP2998QMREX/NOPB</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 125</td>
<td>LP2998 Q1MR</td>
<td>Has Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
**ACTIVE:** Product device recommended for new designs.
**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.
**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF LP2998, LP2998-Q1:**

- **Catalog:** LP2998
- **Automotive:** LP2998-Q1

**NOTE:** Qualified Version Definitions:

- **Catalog:** TI's standard catalog product
- **Automotive:** Q100 devices qualified for high-reliability automotive applications targeting zero defects
TAPE AND REEL INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP2998MAE/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>250</td>
<td>178.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2998MAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2998MRE/NOPB</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>250</td>
<td>178.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2998MRX/NOPB</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2998QMRE/NOPB</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>250</td>
<td>178.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>LP2998QMRX/NOPB</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.5</td>
<td>5.4</td>
<td>2.0</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

- **K0**: Dimension designed to accommodate the component thickness
- **B0**: Dimension designed to accommodate the component length
- **A0**: Dimension designed to accommodate the component width
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers
<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LP2998MAE/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2998MAX/NOPB</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2998MRE/NOPB</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2998MRX/NOPB</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2998QMRE/NOPB</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>LP2998QMRX/NOPB</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0.15.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http://www.ti.com>.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. This package complies to JEDEC MS-012 variation BA.

PowerPAD is a trademark of Texas Instruments.
THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MS-012.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).

9. Size of metal pad may vary due to creepage requirement.

10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
12. Board assembly site may have different recommendations for stencil design.
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated