1 Features

- Low On-Capacitance
  - MUX36S08: 9.4 pF
  - MUX36D04: 6.7 pF
- Low Input Leakage: 1 pA
- Low Charge Injection: 0.3 pC
- Rail-to-Rail Operation
- Wide Supply Range: ±5 V to ±18 V, 10 V to 36 V
- Low On-Resistance: 125 Ω
- Transition Time: 92 ns
- Break-Before-Make Switching Action
- EN Pin Connectable to Vᵥdd
- Logic Levels: 2 V to Vᵥdd
- Low Supply Current: 45 µA
- ESD Protection HBM: 2000 V
- Industry-Standard TSSOP and smaller WQFN Package
- For Other Configurations, Refer to:
  - TMUX6111/ 12/ 13 (4 ch. SPST)
  - TMUX6121/ 22/ 23 (2 ch. SPST)
  - TMUX6119 (1 ch. SPDT)
  - TMUX6136 (2 ch. SPDT)
  - TMUX6104 (1 ch. 4:1)

2 Applications

- Factory Automation and Industrial Process Controls
- Programmable Logic Controllers (PLC)
- Analog Input Modules
- ATE Test Equipment
- Battery Monitoring Systems

3 Description

The MUX36S08 and MUX36D04 (MUX36xxx) are modern complementary metal-oxide semiconductor (CMOS) analog multiplexers (muxes). The MUX36S08 offers 8:1 single-ended channels, whereas the MUX36D04 offers differential 4:1 or dual 4:1 single-ended channels. The MUX36S08 and MUX36D04 work equally well with either dual supplies (±5 V to ±18 V) or a single supply (10 V to 36 V). They also perform well with symmetric supplies (such as Vᵥdd = 12 V, Vᵥss = –12 V), and unsymmetric supplies (such as Vᵥdd = 12 V, Vᵥss = –5 V). All digital inputs have TTL-logic compatible thresholds, ensuring both TTL and CMOS logic compatibility when operating in the valid supply voltage range.

The MUX36S08 and MUX36D04 have very low on and off leakage currents, allowing these multiplexers to switch signals from high input impedance sources with minimal error. A low supply current of 45 µA enables use in portable applications.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>MUX36S08</td>
<td>TSSOP (16)</td>
<td>5.00 mm x 4.40 mm</td>
</tr>
<tr>
<td>MUX36D04</td>
<td>WQFN (16)</td>
<td>4.00 mm x 4.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the package option addendum at the end of the data sheet.
Table of Contents

1 Features ................................................................. 1
2 Applications ............................................................ 1
3 Description ............................................................... 1
4 Revision History ........................................................ 2
5 Device Comparison Table ............................................ 4
6 Pin Configuration and Functions .................................... 4
7 Specifications ............................................................. 6
   7.1 Absolute Maximum Ratings .................................... 6
   7.2 ESD Ratings ......................................................... 6
   7.3 Recommended Operating Conditions ......................... 6
   7.4 Thermal Information ............................................. 7
   7.5 Electrical Characteristics: Dual Supply ..................... 7
   7.6 Electrical Characteristics: Single Supply .................... 9
   7.7 Typical Characteristics .......................................... 11
8 Parameter Measurement Information .......................... 15
   8.1 Truth Tables ....................................................... 15
   8.2 On-Resistance ..................................................... 16
   8.3 Off-Leakage Current ............................................. 16
   8.4 On-Leakage Current ............................................. 17
   8.5 Differential On-Leakage Current .............................. 17
   8.6 Transition Time ................................................... 18
   8.7 Break-Before-Make Delay ...................................... 18
   8.8 Turn-On and Turn-Off Time ................................... 19
   8.9 Charge Injection .................................................. 20
   8.10 Off Isolation ..................................................... 21
   8.11 Channel-to-Channel Crosstalk ............................... 21
   8.12 Bandwidth ....................................................... 22
   8.13 THD + Noise ..................................................... 22
9 Detailed Description .................................................. 23
   9.1 Overview .......................................................... 23
   9.2 Functional Block Diagram ...................................... 23
   9.3 Feature Description .............................................. 24
   9.4 Device Functional Modes ........................................ 26
10 Application and Implementation .................................... 27
   10.1 Application Information ........................................ 27
   10.2 Typical Application ............................................. 27
11 Power Supply Recommendations .................................... 29
12 Layout ..................................................................... 30
   12.1 Layout Guidelines ................................................. 30
   12.2 Layout Example .................................................... 30
13 Device and Documentation Support .............................. 31
   13.1 Documentation Support .......................................... 31
   13.2 Related Links ..................................................... 31
   13.3 Receiving Notification of Documentation Updates ........ 31
   13.4 Community Resources .......................................... 31
   13.5 Trademarks ....................................................... 31
   13.6 Electrostatic Discharge Caution ............................... 31
   13.7 Glossary .......................................................... 31
14 Mechanical, Packaging, and Orderable Information ............. 32

4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision C (April 2018) to Revision D Page

• Added Feature: For Other Configurations, Refer to ................................. 1
• Added RRJ (WQFN) package option to the MUX36D08 .......................... 4
• Changed the WQFN S6 pin number From: 19 To: 9 ................................. 4
• Added the RRJ package option to the MUX36D04 .................................. 5
• Added WQFN (RRJ) data to Thermal Information ................................. 7
• Changed On-resistance drift unit value From: Ω To: %/°C ....................... 7
• Changed I_{D(OFF)} unit value From: nA To: pA ...................................... 7

Changes from Revision B (July 2016) to Revision C Page

• Added WQFN Package option in Features .............................................. 1
• Added WQFN package option in Device Information .............................. 1
• Changed Description column of MUX36D04 row in Device Comparison Table ..................................................... 4
• Added WQFN (RUM) data to Thermal Information ............................... 7
• Changed On-resistance drift TYP value From: 0.52 To: 0.64 in Electrical Characteristics: Dual Supply ................................. 7
• Changed Analog Switch, I_{D} parameter in Electrical Characteristics: Dual Supply table: split parameter into I_{D(OFF)} and I_{D(ON)} parameters, changed symbols, parameter names, and test conditions ........................................ 7
• Changed Analog Switch, I_{D(ON)} parameter test conditions in Electrical Characteristics: Dual Supply table ......................... 7
• Changed On-resistance drift TYP value From: 0.47 To: 1.13 in Electrical Characteristics: Single Supply ......................... 9
• Changed Analog Switch, I_{D} parameter in Electrical Characteristics: Single Supply table: split parameter into I_{D(OFF)} ................................. 7

Submit Documentation Feedback
and $I_{D(ON)}$ parameters, changed symbols, parameter names, and $I_{D(ON)}$ test conditions ....................................................... 9

- Changed and swapped data between 25°C and 85°C to fix the typo ................................................................. 10
- Changed Figure 30: changed low-voltage level to 0 V............................................................................................... 18
- Changed Figure 33: added 0 V line, flipped $V_S$ supply symbol.............................................................................. 20
- Changed Figure 37: changed 5 $V_{RMS}$ marking in Audio Precision box ................................................................. 22
- Changed description of MUX36D04 in Overview section........................................................................................... 23
- Changed Figure 43: changed OPA140 amplifier and charge kickback filter box.................................................... 27

<table>
<thead>
<tr>
<th>Changes from Revision A (January 2016) to Revision B</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• Added differential on-leakage current parameter to Electrical Characteristics table ................................................. 7</td>
<td></td>
</tr>
<tr>
<td>• Added Differential On-Leakage Current section................................................................................................. 17</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Changes from Original (January 2016) to Revision A</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• Changed from product preview to production data ................................................................. 1</td>
<td></td>
</tr>
</tbody>
</table>
5 Device Comparison Table

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>MUX36S08</td>
<td>8-channel, single-ended analog multiplexer (8:1 mux)</td>
</tr>
<tr>
<td>MUX36D04</td>
<td>4-channel differential or dual 4:1 single-ended analog multiplexer (8:2 mux)</td>
</tr>
</tbody>
</table>

6 Pin Configuration and Functions

Pin Functions: MUX36S08

<table>
<thead>
<tr>
<th>PIN NAME</th>
<th>TSSOP</th>
<th>WQFN</th>
<th>FUNCTION</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A0</td>
<td>1</td>
<td>15</td>
<td>Digital input</td>
<td>Address line 0</td>
</tr>
<tr>
<td>A1</td>
<td>16</td>
<td>14</td>
<td>Digital input</td>
<td>Address line 1</td>
</tr>
<tr>
<td>A2</td>
<td>15</td>
<td>13</td>
<td>Digital input</td>
<td>Address line 2</td>
</tr>
<tr>
<td>D</td>
<td>8</td>
<td>6</td>
<td>Analog input or output</td>
<td>Drain pin. Can be an input or output.</td>
</tr>
<tr>
<td>EN</td>
<td>2</td>
<td>16</td>
<td>Digital input</td>
<td>Active high digital input. When this pin is low, all switches are turned off. When this pin is high, the A[2:0] logic inputs determine which switch is turned on.</td>
</tr>
<tr>
<td>GND</td>
<td>14</td>
<td>12</td>
<td>Power supply</td>
<td>Ground (0 V) reference</td>
</tr>
<tr>
<td>S1</td>
<td>5</td>
<td>3</td>
<td>Analog input or output</td>
<td>Source pin 1. Can be an input or output.</td>
</tr>
<tr>
<td>S2</td>
<td>4</td>
<td>2</td>
<td>Analog input or output</td>
<td>Source pin 2. Can be an input or output.</td>
</tr>
<tr>
<td>S3</td>
<td>6</td>
<td>4</td>
<td>Analog input or output</td>
<td>Source pin 3. Can be an input or output.</td>
</tr>
<tr>
<td>S4</td>
<td>7</td>
<td>5</td>
<td>Analog input or output</td>
<td>Source pin 4. Can be an input or output.</td>
</tr>
<tr>
<td>S5</td>
<td>12</td>
<td>10</td>
<td>Analog input or output</td>
<td>Source pin 5. Can be an input or output.</td>
</tr>
<tr>
<td>S6</td>
<td>11</td>
<td>9</td>
<td>Analog input or output</td>
<td>Source pin 6. Can be an input or output.</td>
</tr>
<tr>
<td>S7</td>
<td>10</td>
<td>8</td>
<td>Analog input or output</td>
<td>Source pin 7. Can be an input or output.</td>
</tr>
<tr>
<td>S8</td>
<td>9</td>
<td>7</td>
<td>Analog input or output</td>
<td>Source pin 8. Can be an input or output.</td>
</tr>
<tr>
<td>VDD</td>
<td>13</td>
<td>11</td>
<td>Power supply</td>
<td>Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VDD and GND.</td>
</tr>
<tr>
<td>VSS</td>
<td>3</td>
<td>1</td>
<td>Power supply</td>
<td>Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VSS and GND.</td>
</tr>
<tr>
<td>Thermal Pad(1)</td>
<td>-</td>
<td>-</td>
<td>Power supply</td>
<td>Exposed Pad. The exposed pad is electrically connected to VSS internally. Connect EP to VSS to achieve rated thermal and ESD performance.</td>
</tr>
</tbody>
</table>

(1) RUM and RRJ have the same package dimension, but different thermal pad dimension and lead finger length.
Pin Functions: MUX36D04

<table>
<thead>
<tr>
<th>PIN</th>
<th>NAME</th>
<th>TSSOP</th>
<th>WQFN</th>
<th>FUNCTION</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A0</td>
<td></td>
<td>1</td>
<td>15</td>
<td>Digital input</td>
<td>Address line 0</td>
</tr>
<tr>
<td>A1</td>
<td></td>
<td>16</td>
<td>14</td>
<td>Digital input</td>
<td>Address line 1</td>
</tr>
<tr>
<td>DA</td>
<td></td>
<td>8</td>
<td>6</td>
<td>Analog input or output</td>
<td>Drain pin A. Can be an input or output.</td>
</tr>
<tr>
<td>DB</td>
<td></td>
<td>9</td>
<td>7</td>
<td>Analog input or output</td>
<td>Drain pin B. Can be an input or output.</td>
</tr>
<tr>
<td>EN</td>
<td></td>
<td>2</td>
<td>16</td>
<td>Digital input</td>
<td>Active high digital input. When this pin is low, all switches are turned off. When this pin is high, the A[1:0] logic inputs determine which pair of switches is turned on.</td>
</tr>
<tr>
<td>GND</td>
<td></td>
<td>15</td>
<td>13</td>
<td>Power supply</td>
<td>Ground (0 V) reference</td>
</tr>
<tr>
<td>S1A</td>
<td></td>
<td>4</td>
<td>2</td>
<td>Analog input or output</td>
<td>Source pin 1A. Can be an input or output.</td>
</tr>
<tr>
<td>S2A</td>
<td></td>
<td>5</td>
<td>3</td>
<td>Analog input or output</td>
<td>Source pin 2A. Can be an input or output.</td>
</tr>
<tr>
<td>S3A</td>
<td></td>
<td>6</td>
<td>4</td>
<td>Analog input or output</td>
<td>Source pin 3A. Can be an input or output.</td>
</tr>
<tr>
<td>S4A</td>
<td></td>
<td>7</td>
<td>5</td>
<td>Analog input or output</td>
<td>Source pin 4A. Can be an input or output.</td>
</tr>
<tr>
<td>S1B</td>
<td></td>
<td>13</td>
<td>11</td>
<td>Analog input or output</td>
<td>Source pin 1B. Can be an input or output.</td>
</tr>
<tr>
<td>S2B</td>
<td></td>
<td>12</td>
<td>10</td>
<td>Analog input or output</td>
<td>Source pin 2B. Can be an input or output.</td>
</tr>
<tr>
<td>S3B</td>
<td></td>
<td>11</td>
<td>9</td>
<td>Analog input or output</td>
<td>Source pin 3B. Can be an input or output.</td>
</tr>
<tr>
<td>S4B</td>
<td></td>
<td>10</td>
<td>8</td>
<td>Analog input or output</td>
<td>Source pin 4B. Can be an input or output.</td>
</tr>
<tr>
<td>VDD</td>
<td></td>
<td>14</td>
<td>12</td>
<td>Power supply</td>
<td>Positive power supply. This pin is the most positive power supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VDD and GND.</td>
</tr>
<tr>
<td>VSS</td>
<td></td>
<td>3</td>
<td>1</td>
<td>Power supply</td>
<td>Negative power supply. This pin is the most negative power supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VSS and GND.</td>
</tr>
<tr>
<td>Thermal Pad(1)</td>
<td></td>
<td>-</td>
<td>-</td>
<td>Power supply</td>
<td>Exposed Pad. The exposed pad is electrically connected to VSS internally. Connect EP to VSS to achieve rated thermal and ESD performance.</td>
</tr>
</tbody>
</table>

(1) RUM and RRJ have the same package dimension, but different thermal pad dimension and lead finger length.
7 Specifications

7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th>Voltage</th>
<th>Supply</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>(V_{DD})</td>
<td>–0.3</td>
<td>40</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(V_{SS})</td>
<td>–40</td>
<td>0.3</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(V_{DD} - V_{SS})</td>
<td>40</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Digital input pins: (^{(2)}) EN, A0, A1, A2</td>
<td>(V_{SS} - 0.3)</td>
<td>(V_{DD} + 0.3)</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Analog input pins: (^{(2)}) Sx, SxA, SxB, D, DA, DB</td>
<td>(V_{SS} - 2)</td>
<td>(V_{DD} + 2)</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Current(^{(3)})</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating, (T_A)</td>
<td>–30</td>
<td>30</td>
<td>mA</td>
</tr>
<tr>
<td>Junction, (T_J)</td>
<td>–55</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage, (T_{stg})</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Only one pin at a time

(3) Voltage limits are valid if current is limited to ±30 mA.

7.2 ESD Ratings

<table>
<thead>
<tr>
<th>(V_{(ESD)}) Electrostatic discharge</th>
<th>VALUE</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(^{(1)})</td>
<td>±2000</td>
<td>V</td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(^{(2)})</td>
<td>±500</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

7.3 Recommended Operating Conditions

<table>
<thead>
<tr>
<th>(V_{DD})(^{(1)}) Positive power-supply voltage</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Dual supply</td>
<td>5</td>
<td>18</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Single supply</td>
<td>10</td>
<td>36</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>(V_{SS}) Negative power-supply voltage (dual supply)</td>
<td>–5</td>
<td>–18</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{DD} - V_{SS}) Supply voltage</td>
<td>10</td>
<td>36</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_S) Source pins voltage(^{(3)})</td>
<td>(V_{SS})</td>
<td>(V_{DD})</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_D) Drain pins voltage</td>
<td>(V_{SS})</td>
<td>(V_{DD})</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{EN}) Enable pin voltage</td>
<td>(V_{SS})</td>
<td>(V_{DD})</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_A) Address pins voltage</td>
<td>(V_{SS})</td>
<td>(V_{DD})</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(I_{CH}) Channel current ((T_A = 25°C))</td>
<td>–25</td>
<td>25</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>(T_A) Operating temperature</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
<td></td>
</tr>
</tbody>
</table>

(1) When \(V_{SS} = 0\) V, \(V_{DD}\) can range from 10 V to 36 V.

(2) \(V_{DD}\) and \(V_{SS}\) can be any value as long as 10 V \(\leq (V_{DD} - V_{SS}) \leq 36\) V.

(3) \(V_S\) is the voltage on all S pins.
## 7.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC&lt;sup&gt;(1)&lt;/sup&gt;</th>
<th>MUX36S08 and MUX36D04</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>PW (TSSOP)</td>
<td>RUM (WQFN)</td>
</tr>
<tr>
<td></td>
<td>16 PINS</td>
<td>16 PINS</td>
</tr>
<tr>
<td>( R_{JA} ) Junction-to-ambient thermal resistance</td>
<td>103.8</td>
<td>37.3</td>
</tr>
<tr>
<td>( R_{JC(top)} ) Junction-to-case (top) thermal resistance</td>
<td>36.8</td>
<td>31.6</td>
</tr>
<tr>
<td>( R_{JB} ) Junction-to-board thermal resistance</td>
<td>49.8</td>
<td>16.2</td>
</tr>
<tr>
<td>( \psi_{JT} ) Junction-to-top characterization parameter</td>
<td>2.7</td>
<td>0.5</td>
</tr>
<tr>
<td>( \psi_{JB} ) Junction-to-board characterization parameter</td>
<td>49.1</td>
<td>16.2</td>
</tr>
<tr>
<td>( R_{JC(bot)} ) Junction-to-case (bottom) thermal resistance</td>
<td>N/A</td>
<td>6.1</td>
</tr>
</tbody>
</table>

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics: Dual Supply

at \( T_A = 25°C \), \( V_{DD} = 15 \text{ V} \), and \( V_{SS} = –15 \text{ V} \) (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANALOG SWITCH</td>
<td>( T_A = –40°C ) to (+125°C)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog signal range</td>
<td>( V_S = 0 \text{ V}, I_{CH} = 1 \text{ mA} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( R_{ON} ) On-resistance</td>
<td>( V_S = \pm 10 \text{ V}, I_{CH} = 1 \text{ mA} )</td>
<td>145</td>
<td>200</td>
<td>230</td>
<td>°Ω</td>
</tr>
<tr>
<td>( \triangle R_{ON} ) On-resistance mismatch between channels</td>
<td>( V_S = \pm 10 \text{ V}, I_{CH} = 1 \text{ mA} )</td>
<td>2.4</td>
<td>6</td>
<td>9</td>
<td>°Ω</td>
</tr>
<tr>
<td>( R_{FLAT} ) On-resistance flatness</td>
<td>( V_S = 10 \text{ V}, V_D = 0 \text{ V}, V_S = –10 \text{ V} )</td>
<td>2.4</td>
<td>6</td>
<td>53</td>
<td>°Ω</td>
</tr>
<tr>
<td>On-resistance drift</td>
<td>( V_S = 0 \text{ V} )</td>
<td>0.64</td>
<td></td>
<td></td>
<td>%/°C</td>
</tr>
<tr>
<td>( I_{S(OFF)} ) Input leakage current</td>
<td>Switch state is off, ( V_S = \pm 10 \text{ V}, V_D = \pm 10 \text{ V} )&lt;sup&gt;(1)&lt;/sup&gt;</td>
<td>–0.04</td>
<td>0.001</td>
<td>0.04</td>
<td>nA</td>
</tr>
<tr>
<td>( I_{D(OFF)} ) Output off leakage current</td>
<td>Switch state is off, ( V_S = \pm 10 \text{ V}, V_D = \pm 10 \text{ V} )&lt;sup&gt;(1)&lt;/sup&gt;</td>
<td>–0.15</td>
<td>0.15</td>
<td>1.9</td>
<td>nA</td>
</tr>
<tr>
<td>( I_{D(ON)} ) Output on leakage current</td>
<td>Switch state is on, ( V_D = \pm 10 \text{ V}, V_S = ) floating</td>
<td>–0.5</td>
<td>0.5</td>
<td>2</td>
<td>nA</td>
</tr>
<tr>
<td>( I_{DL(ON)} ) Differential on-leakage current</td>
<td>Switch state is on, ( V_D = \pm 10 \text{ V}, V_S = ) floating</td>
<td>–0.1</td>
<td>0.008</td>
<td>0.1</td>
<td>nA</td>
</tr>
<tr>
<td>LOGIC INPUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{IH} ) Logic voltage high</td>
<td></td>
<td>2</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{IL} ) Logic voltage low</td>
<td></td>
<td>0.8</td>
<td></td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

<sup>(1)</sup> When \( V_S \) is positive, \( V_D \) is negative, and vice versa.

Copyright © 2016–2019, Texas Instruments Incorporated
Electrical Characteristics: Dual Supply (continued)

at $T_A = 25^\circ\text{C}$, $V_{DD} = 15\text{ V}$, and $V_{SS} = -15\text{ V}$ (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_D$</td>
<td>Input current</td>
<td></td>
<td>0.15</td>
<td></td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$t_{\text{ON}}$</td>
<td>Enable turn-on time</td>
<td>88</td>
<td>136</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{\text{OFF}}$</td>
<td>Enable turn-off time</td>
<td></td>
<td>63</td>
<td>75</td>
<td>ns</td>
</tr>
<tr>
<td>$t_t$</td>
<td>Transition time</td>
<td></td>
<td>92</td>
<td>143</td>
<td>ns</td>
</tr>
<tr>
<td>$t_{\text{BBM}}$</td>
<td>Break-before-make time delay</td>
<td></td>
<td>30</td>
<td>54</td>
<td>ns</td>
</tr>
<tr>
<td>$Q_J$</td>
<td>Charge injection</td>
<td></td>
<td>0.3</td>
<td></td>
<td>pC</td>
</tr>
<tr>
<td>Off-isolation</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$R_L = 50\Omega$, $V_S = 1\text{ V}_{\text{RMS}}$, $f = 1\text{ MHz}$</td>
<td>Nonadjacent channel to D, DA, DB</td>
<td>-96</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Channel-to-channel crosstalk</td>
<td>$R_L = 50\Omega$, $V_S = 1\text{ V}_{\text{RMS}}$, $f = 1\text{ MHz}$</td>
<td>Nonadjacent channels</td>
<td>-96</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$C_{S(\text{OFF})}$</td>
<td>Input off-capacitance</td>
<td></td>
<td>2.4</td>
<td>2.9</td>
<td>pF</td>
</tr>
<tr>
<td>$C_{D(\text{OFF})}$</td>
<td>Output off-capacitance</td>
<td></td>
<td>7.5</td>
<td>8.4</td>
<td>pF</td>
</tr>
<tr>
<td>$C_{S(\text{ON})}$, $C_{D(\text{ON})}$</td>
<td>Output on-capacitance</td>
<td></td>
<td>4.3</td>
<td>5</td>
<td>pF</td>
</tr>
</tbody>
</table>

**POWER SUPPLY**

<table>
<thead>
<tr>
<th></th>
<th>ALL $V_A = 0\text{ V}$ or $3.3\text{ V}$, $V_S = 0\text{ V}$, $V_{EN} = 3.3\text{ V}$</th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD}$ supply current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ\text{C}$ to $+85^\circ\text{C}$</td>
<td>45</td>
<td>59</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{SS}$ supply current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ\text{C}$ to $+85^\circ\text{C}$</td>
<td>25</td>
<td>34</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ\text{C}$ to $+125^\circ\text{C}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(2) Specified by design, not subject to production testing.
7.6 Electrical Characteristics: Single Supply

at \( T_A = 25^\circ C \), \( V_{DD} = 12 \, V \), and \( V_{SS} = 0 \, V \) (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>ANALOG SWITCH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog signal range</td>
<td>( T_A = –40^\circ C ) to +125°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( R_{ON} ) On-resistance</td>
<td>( V_S = 10 , V ), ( I_{CH} = 1 , mA )</td>
<td>235</td>
<td>340</td>
<td>( \Omega )</td>
<td></td>
</tr>
<tr>
<td>( \Delta R_{ON} ) On-resistance match</td>
<td>( V_S = 10 , V ), ( I_{CH} = 1 , mA )</td>
<td>3.1</td>
<td>12</td>
<td></td>
<td>( \Omega )</td>
</tr>
<tr>
<td>On-resistance drift</td>
<td>( V_S = 10 , V )</td>
<td>1.13</td>
<td></td>
<td></td>
<td>%/°C</td>
</tr>
<tr>
<td>( I_{S(OFF)} ) Input leakage current</td>
<td>Switch state is off, ( V_S = 1 , V ) or ( V_S = 10 , V ) and ( V_D = 1 , V )</td>
<td>(-0.04)</td>
<td>0.001</td>
<td>0.04</td>
<td>nA</td>
</tr>
<tr>
<td>( I_{D(OFF)} ) Output off leakage current</td>
<td>Switch state is off, ( V_S = 1 , V ) and ( V_D = 10 , V ) or ( V_S = 10 , V ) and ( V_D = 1 , V )</td>
<td>(-0.1)</td>
<td>0.005</td>
<td>0.1</td>
<td>nA</td>
</tr>
<tr>
<td>( I_{D(ON)} ) Output on leakage current</td>
<td>Switch state is on, ( V_O = 1 , V ) and ( V_S = 10 , V ) or ( V_S = 10 , V ) and ( V_D = 1 , V )</td>
<td>(-0.1)</td>
<td>0.008</td>
<td>0.1</td>
<td>nA</td>
</tr>
<tr>
<td>LOGIC INPUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{IH} ) Logic voltage high</td>
<td></td>
<td>2.0</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_{IL} ) Logic voltage low</td>
<td></td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( I_{O} ) Input current</td>
<td></td>
<td>0.15</td>
<td></td>
<td></td>
<td>( \mu A )</td>
</tr>
<tr>
<td>SWITCH DYNAMIC CHARACTERISTICS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( t_{ON} ) Enable turn-on time</td>
<td>( V_S = 8 , V ), ( R_L = 300 , \Omega ), ( C_L = 35 , pF )</td>
<td>85</td>
<td>140</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{OFF} ) Enable turn-off time</td>
<td>( V_S = 8 , V ), ( R_L = 300 , \Omega ), ( C_L = 35 , pF )</td>
<td>48</td>
<td>83</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{t} ) Transition time</td>
<td>( V_S = 8 , V ), ( C_L = 35 , pF )</td>
<td>87</td>
<td>147</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{BBM} ) Break-before-make time delay</td>
<td>( V_S = 8 , V ), ( R_L = 300 , \Omega ), ( C_L = 35 , pF ), ( T_A = –40^\circ C ) to +125°C</td>
<td>30</td>
<td>54</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( Q_J ) Charge injection</td>
<td>( C_L = 1 , nF ), ( R_S = 0 , \Omega )</td>
<td>( V_S = 6 , V )</td>
<td>0.15</td>
<td></td>
<td>pC</td>
</tr>
<tr>
<td>Off-isolation</td>
<td>( R_L = 50 , \Omega ), ( V_S = 1 , V ), ( f = 1 , MHz )</td>
<td>( V_S = 0 , V ) to 12 , V )</td>
<td>( \pm 0.4 )</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Channel-to-channel crosstalk</td>
<td>( R_L = 50 , \Omega ), ( V_S = 1 , V ), ( f = 1 , MHz )</td>
<td>Nonadjacent channel to D, DA, DB</td>
<td>-96</td>
<td>Adjacent channel to D, DA, DB</td>
<td>-85</td>
</tr>
<tr>
<td>( C_{S(OFF)} ) Input off-capacitance</td>
<td>( f = 1 , MHz ), ( V_S = 6 , V )</td>
<td>2.7</td>
<td>3.2</td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>( C_{D(OFF)} ) Output off-capacitance</td>
<td>( f = 1 , MHz ), ( V_S = 6 , V )</td>
<td>MUX36S08</td>
<td>9.1</td>
<td>10</td>
<td>pF</td>
</tr>
<tr>
<td>( C_{S(ON)}, C_{D(ON)} ) Output on-capacitance</td>
<td>( f = 1 , MHz ), ( V_S = 6 , V )</td>
<td>MUX36S08</td>
<td>10.8</td>
<td>12</td>
<td>pF</td>
</tr>
</tbody>
</table>

(1) When \( V_S \) is 1 \, V \), \( V_D \) is 10 \, V \), and vice versa.
(2) Specified by design; not subject to production testing.
Electrical Characteristics: Single Supply (continued)

at $T_A = 25^\circ C$, $V_{DD} = 12$ V, and $V_{SS} = 0$ V (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD}$ supply current</td>
<td>All $V_A = 0$ V or $3.3$ V, $V_S = 0$ V, $V_{EN} = 3.3$ V</td>
<td>42</td>
<td>53</td>
<td></td>
<td>$\mu A$</td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ C$ to $+85^\circ C$</td>
<td></td>
<td></td>
<td>56</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ C$ to $+125^\circ C$</td>
<td></td>
<td></td>
<td>77</td>
<td></td>
</tr>
<tr>
<td>$V_{SS}$ supply current</td>
<td>All $V_A = 0$ V or $3.3$ V, $V_S = 0$ V, $V_{EN} = 3.3$ V</td>
<td>23</td>
<td>31</td>
<td></td>
<td>$\mu A$</td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ C$ to $+85^\circ C$</td>
<td></td>
<td></td>
<td>38</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_A = -40^\circ C$ to $+125^\circ C$</td>
<td></td>
<td></td>
<td>51</td>
<td></td>
</tr>
</tbody>
</table>
7.7 Typical Characteristics

at $T_A = 25^\circ C$, $V_{DD} = 15\, \text{V}$, and $V_{SS} = -15\, \text{V}$ (unless otherwise noted)

![Figure 1. On-Resistance vs Source or Drain Voltage](image1)

![Figure 2. On-Resistance vs Source or Drain Voltage](image2)

![Figure 3. On-Resistance vs Source or Drain Voltage](image3)

![Figure 4. On-Resistance vs Source or Drain Voltage](image4)

![Figure 5. On-Resistance vs Source or Drain Voltage](image5)

![Figure 6. On-Resistance vs Source or Drain Voltage](image6)
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_{DD} = 15 V$, and $V_{SS} = -15 V$ (unless otherwise noted)

$V_{DD} = 24 V$, $V_{SS} = 0 V$

Figure 7. On-Resistance vs Source or Drain Voltage

$V_{DD} = 12 V$, $V_{SS} = -12 V$

Figure 8. On-Resistance vs Source or Drain Voltage

$V_{DD} = 15 V$, $V_{SS} = -15 V$

Figure 9. Leakage Current vs Temperature

$V_{DD} = 12 V$, $V_{SS} = 0 V$

Figure 10. Leakage Current vs Temperature

$V_{DD} = 15 V$, $V_{SS} = -15 V$

Figure 11. Charge Injection vs Source Voltage

MUX36S08, source-to-drain

Figure 12. Charge Injection vs Source Voltage

MUX36D04, source-to-drain
Typical Characteristics (continued)

at $T_A = 25^\circ\text{C}$, $V_{DD} = 15\,\text{V}$, and $V_{SS} = -15\,\text{V}$ (unless otherwise noted)

---

**Figure 13. Charge Injection vs Source or Drain Voltage**

**Figure 14. Turn-On and Turn-Off Times vs Temperature**

**Figure 15. Off Isolation vs Frequency**

**Figure 16. Crosstalk vs Frequency**

**Figure 17. THD+N vs Frequency**

**Figure 18. On Response vs Frequency**
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_{DD} = 15 \text{ V}$, and $V_{SS} = -15 \text{ V}$ (unless otherwise noted)

![Capacitance vs Source Voltage](image1)

MUX36S08, $V_{DD} = 15 \text{ V}$, $V_{SS} = -15 \text{ V}$

**Figure 19. Capacitance vs Source Voltage**

![Capacitance vs Source Voltage](image2)

MUX36D04, $V_{DD} = 15 \text{ V}$, $V_{SS} = -15 \text{ V}$

**Figure 20. Capacitance vs Source Voltage**

![Capacitance vs Source Voltage](image3)

MUX36S08, $V_{DD} = 30 \text{ V}$, $V_{SS} = 0 \text{ V}$

**Figure 21. Capacitance vs Source Voltage**

![Capacitance vs Source Voltage](image4)

MUX36D04, $V_{DD} = 30 \text{ V}$, $V_{SS} = 0 \text{ V}$

**Figure 22. Capacitance vs Source Voltage**

![Capacitance vs Source Voltage](image5)

MUX36S08, $V_{DD} = 12 \text{ V}$, $V_{SS} = 0 \text{ V}$

**Figure 23. Capacitance vs Source Voltage**

![Capacitance vs Source Voltage](image6)

MUX36D04, $V_{DD} = 12 \text{ V}$, $V_{SS} = 0 \text{ V}$

**Figure 24. Capacitance vs Source Voltage**
Typical Characteristics (continued)

at $T_A = 25^\circ C$, $V_{DD} = 15$ V, and $V_{SS} = -15$ V (unless otherwise noted)

![Figure 25. Source Current vs Drain Current](image)

8 Parameter Measurement Information

8.1 Truth Tables

Table 1 and Table 2 show the truth tables for the MUX36S08 and MUX36D04, respectively.

Table 1. MUX36S08 Truth Table

<table>
<thead>
<tr>
<th>EN</th>
<th>A2</th>
<th>A1</th>
<th>A0</th>
<th>STATE</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X (1)</td>
<td>X (1)</td>
<td>X (1)</td>
<td>All channels are off</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Channel 1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Channel 2</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Channel 3</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Channel 4</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Channel 5</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Channel 6</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Channel 7</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Channel 8</td>
</tr>
</tbody>
</table>

(1) X denotes don’t care.

Table 2. MUX36D04 Truth Table

<table>
<thead>
<tr>
<th>EN</th>
<th>A1</th>
<th>A0</th>
<th>STATE</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X (1)</td>
<td>X (1)</td>
<td>All channels are off</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Channels 1A and 1B</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Channels 2A and 2B</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Channels 3A and 3B</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Channels 4A and 4B</td>
</tr>
</tbody>
</table>

(1) X denotes don’t care.
8.2 On-Resistance

The on-resistance of the MUX36xxx is the ohmic resistance across the source (Sx, SxA, or SxB) and drain (D, DA, or DB) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in Figure 26. Voltage ($V$) and current ($I_{CH}$) are measured using this setup, and $R_{ON}$ is computed as shown in Equation 1:

$$R_{ON} = \frac{V}{I_{CH}}$$

8.3 Off-Leakage Current

There are two types of leakage currents associated with a switch during the off state:

1. Source off-leakage current
2. Drain off-leakage current

Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$.

Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$.

The setup used to measure both off-leakage currents is shown in Figure 27.
8.4 On-Leakage Current

On-leakage current is defined as the leakage current that flows into or out of the drain pin when the switch is in the on state. The source pin is left floating during the measurement. Figure 28 shows the circuit used for measuring the on-leakage current, denoted by $I_{D\,(ON)}$.

![Figure 28. On-Leakage Measurement Setup](image)

8.5 Differential On-Leakage Current

In case of a differential signal, the on-leakage current is defined as the differential leakage current that flows into or out of the drain pins when the switch is in the on state. The source pins are left floating during the measurement. Figure 29 shows the circuit used for measuring the on-leakage current on each signal path, denoted by $I_{DA\,(ON)}$ and $I_{DB\,(ON)}$. The absolute difference between these two current is defined as the differential on-leakage current $I_{DL\,(ON)}$.

![Figure 29. Differential On-Leakage Measurement Setup](image)
8.6 Transition Time

Transition time is defined as the time taken by the output of the MUX36xxx to rise or fall to 90% of the transition after the digital address signal has fallen or risen to 50% of the transition. Figure 30 shows the setup used to measure transition time, denoted by the symbol \( t_t \).

![Figure 30. Transition-Time Measurement Setup](image)

8.7 Break-Before-Make Delay

Break-before-make delay is a safety feature that prevents two inputs from connecting when the MUX36xxx is switching. The MUX36xxx output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the break and the make is known as break-before-make delay. Figure 31 shows the setup used to measure break-before-make delay, denoted by the symbol \( t_{BBM} \).

![Figure 31. Break-Before-Make Delay Measurement Setup](image)
8.8 Turn-On and Turn-Off Time

Turn-on time is defined as the time taken by the output of the MUX36xxx to rise to a 90% final value after the enable signal has risen to a 50% final value. Figure 32 shows the setup used to measure turn-on time. Turn-on time is denoted by the symbol $t_{ON}$.

Turn off time is defined as the time taken by the output of the MUX36xxx to fall to a 10% initial value after the enable signal has fallen to a 50% initial value. Figure 32 shows the setup used to measure turn-off time. Turn-off time is denoted by the symbol $t_{OFF}$.

![Figure 32. Turn-On and Turn-Off Time Measurement Setup](image-url)
8.9 Charge Injection

The MUX36xxx have a simple transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_{\text{INJ}}$. Figure 33 shows the setup used to measure charge injection.

$$Q_{\text{INJ}} = C_L \times \Delta V_{\text{OUT}}$$
8.10 Off Isolation

Off isolation is defined as the voltage at the drain pin (D, DA, or DB) of the MUX36xxx when a 1-V<sub>RMS</sub> signal is applied to the source pin (Sx, SxA, or SxB) of an off-channel. Figure 34 shows the setup used to measure off isolation. Use Equation 2 to compute off isolation.

Figure 34. Off Isolation Measurement Setup

\[
\text{Off Isolation} = 20 \cdot \log \left( \frac{V_{\text{OUT}}}{V_S} \right)
\]  

Equation 2

8.11 Channel-to-Channel Crosstalk

Channel-to-channel crosstalk is defined as the voltage at the source pin (Sx, SxA, or SxB) of an off-channel, when a 1-V<sub>RMS</sub> signal is applied at the source pin of an on-channel. Figure 35 shows the setup used to measure, and Equation 3 is the equation used to compute, channel-to-channel crosstalk.

Figure 35. Channel-to-Channel Crosstalk Measurement Setup

\[
\text{Channel-to-Channel Crosstalk} = 20 \cdot \log \left( \frac{V_{\text{OUT}}}{V_S} \right)
\]  

Equation 3
8.12 Bandwidth

Bandwidth is defined as the range of frequencies that are attenuated by < 3 dB when the input is applied to the source pin of an on-channel, and the output is measured at the drain pin of the MUX36xxx. Figure 36 shows the setup used to measure bandwidth of the mux. Use Equation 4 to compute the attenuation.

\[
\text{Attenuation} = 20 \cdot \log \left( \frac{V_2}{V_1} \right)
\]

8.13 THD + Noise

The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the MUX36xxx varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD+N. Figure 37 shows the setup used to measure THD+N of the MUX36xxx.
9 Detailed Description

9.1 Overview
The MUX36xxx are a family of analog multiplexers. The Functional Block Diagram section provides a top-level block diagram of both the MUX36S08 and MUX36D04. The MUX36S08 is an 8-channel, single-ended, analog mux. The MUX36D04 is a 4-channel, differential or dual 4:1, single-ended, analog mux. Each channel is turned on or turned off based on the state of the address lines and enable pin.

9.2 Functional Block Diagram
9.3 Feature Description

9.3.1 Ultralow Leakage Current

The MUX36xxx provide extremely low on- and off-leakage currents. The MUX36xxx are capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultralow leakage currents. Figure 38 shows typical leakage currents of the MUX36xxx versus temperature.

![Figure 38. Leakage Current vs Temperature](image)

9.3.2 Ultralow Charge Injection

The MUX36xxx have a simple transmission gate topology, as shown in Figure 39. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed.

![Figure 39. Transmission Gate Topology](image)
Feature Description (continued)

The MUX36xxx have special charge-injection cancellation circuitry that reduces the source-to-drain charge injection to as low as 0.3 pC at $V_S = 0$ V, and ±0.6 pC in the full signal range, as shown in Figure 40.

![Figure 40. Source-to-Drain Charge Injection vs Source or Drain Voltage](image1)

The drain-to-source charge injection becomes important when the device is used as a demultiplexer (demux), where D becomes the input and Sx becomes the output. Figure 41 shows the drain-to-source charge injection across the full signal range.

![Figure 41. Drain-to-Source Charge Injection vs Source or Drain Voltage](image2)

9.3.3 Bidirectional Operation

The MUX36xxx are operable as both a mux and demux. The source (Sx, SxA, SxB) and drain (D, DA, DB) pins of the MUX36xxx are used either as input or output. Each MUX36xxx channel has very similar characteristics in both directions.
Feature Description (continued)

9.3.4 Rail-to-Rail Operation

The valid analog signal for the MUX36xxx ranges from $V_{SS}$ to $V_{DD}$. The input signal to the MUX36xxx swings from $V_{SS}$ to $V_{DD}$ without any significant degradation in performance. The on-resistance of the MUX36xxx varies with input signal, as shown in Figure 42.

![Figure 42. On-Resistance vs Source or Drain Voltage](image)

9.4 Device Functional Modes

When the EN pin of the MUX36xxx is pulled high, one of the switches is closed based on the state of the address lines. When the EN pin is pulled low, all the switches are in an open state irrespective of the state of the address lines. The EN pin can be connected to $V_{DD}$ (as high as 36 V).
10 Application and Implementation

**NOTE**
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

10.1 Application Information
The MUX36xxx family offers outstanding input/output leakage currents and ultralow charge injection. These devices operate up to 36 V, and offer true rail-to-rail input and output. The on-capacitance of the MUX36xxx is very low. These features makes the MUX36xxx a family of precision, robust, high-performance analog multiplexer for high-voltage, industrial applications.

10.2 Typical Application
Figure 43 shows a 16-bit, differential, 4-channel, multiplexed, data-acquisition system. This example is typical in industrial applications that require low distortion and a high-voltage differential input. The circuit uses the ADS8864, a 16-bit, 400-kSPS successive-approximation-resistor (SAR) analog-to-digital converter (ADC), along with a precision, high-voltage, signal-conditioning front end, and a 4-channel differential mux. This TI Precision Design details the process for optimizing the precision, high-voltage, front-end drive circuit using the MUX36D04, OPA192 and OPA140 to achieve excellent dynamic performance and linearity with the ADS8864.

![Figure 43. 16-Bit Precision Multiplexed Data-Acquisition System for High-Voltage Inputs With Lowest Distortion](image-url)
Typical Application (continued)

10.2.1 Design Requirements
The primary objective is to design a ±20 V, differential, 4-channel, multiplexed, data-acquisition system with lowest distortion using the 16-bit ADS8864 at a throughput of 400 kSPS for a 10-kHz, full-scale, pure, sine-wave input. The design requirements for this block design are:

- System supply voltage: ±15 V
- ADC supply voltage: 3.3 V
- ADC sampling rate: 400 kSPS
- ADC reference voltage (REFP): 4.096 V
- System input signal: A high-voltage differential input signal with a peak amplitude of 20 V and frequency \( f_{IN} \) of 10 kHz are applied to each differential input of the mux.

10.2.2 Detailed Design Procedure
The purpose of this precision design is to design an optimal, high-voltage, multiplexed, data-acquisition system for highest system linearity and fast settling. The overall system block diagram is illustrated in Figure 43. The circuit is a multichannel, data-acquisition signal chain consisting of an input low-pass filter, mux, mux output buffer, attenuating SAR ADC driver, and the reference driver. The architecture allows fast sampling of multiple channels using a single ADC, providing a low-cost solution. This design systematically approaches each analog circuit block to achieve a 16-bit settling for a full-scale input stage voltage and linearity for a 10-kHz sinusoidal input signal at each input channel.

For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation results, and test results, refer to TI Precision Design TIPD151, 16-Bit, 400-kSPS, 4-Channel Multiplexed Data-Acquisition System for High-Voltage Inputs with Lowest Distortion.

10.2.3 Application Curve

![Figure 44. ADC 16-Bit Linearity Error for the Multiplexed Data-Acquisition Block](image-url)
11 Power Supply Recommendations

The MUX36xxx operates across a wide supply range of ±5 V to ±18 V (10 V to 36 V in single-supply mode). They also perform well with unsymmetric supplies such as $V_{DD} = 12$ V and $V_{SS} = -5$ V. For reliable operation, use a supply decoupling capacitor ranging between 0.1 µF to 10 µF at both the VDD and VSS pins to ground.

The on-resistance of the MUX36xxx varies with supply voltage, as illustrated in Figure 45.

![Figure 45. On-Resistance Variation With Supply and Input Voltage](image-url)
12 Layout

12.1 Layout Guidelines

Figure 46 illustrates an example of a PCB layout with the MUX36S08IPW, and Figure 47 illustrates an example of a PCB layout with MUX36D04IPW.

Some key considerations are:

1. Decouple the VDD and VSS pins with a 0.1-µF capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the VDD and VSS supplies.
2. Keep the input lines as short as possible. In case of the differential signal, make sure the A inputs and B inputs are as symmetric as possible.
3. Use a solid ground plane to help distribute heat and reduce electromagnetic interference (EMI) noise pickup.
4. Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.

12.2 Layout Example

Figure 46. MUX36S08IPW Layout Example

Figure 47. MUX36D04IPW Layout Example
13 Device and Documentation Support

13.1 Documentation Support

13.1.1 Related Documentation

- **ADS8664 12-Bit, 500-kSPS, 4- and 8-Channel, Single-Supply, SAR ADCs with Bipolar Input Ranges** (SBAS492)
- **OPA140 High-Precision, Low-Noise, Rail-to-Rail Output, 11-MHz JFET Op Amp** (SBOS498)
- **OPA192 36-V, Precision, Rail-to-Rail Input/Output, Low Offset Voltage, Low Input Bias Current Op Amp with e-Trim™** (SBOS620)

13.2 Related Links

Table 3 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

<table>
<thead>
<tr>
<th>PARTS</th>
<th>PRODUCT FOLDER</th>
<th>ORDER NOW</th>
<th>TECHNICAL DOCUMENTS</th>
<th>TOOLS &amp; SOFTWARE</th>
<th>SUPPORT &amp; COMMUNITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>MUX36S08</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>MUX36D04</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
</tbody>
</table>

13.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

13.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

13.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

13.6 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

13.7 Glossary

**SLYZ022 — Ti Glossary.**

This glossary lists and explains terms, acronyms, and definitions.
14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## Packaging Information

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status <em>(1)</em></th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Eco Plan <em>(2)</em></th>
<th>MSL Peak Temp <em>(3)</em></th>
<th>Op Temp (°C)</th>
<th>Device Marking <em>(4/5)</em></th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>MUX36D04IPW</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>16</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>MUXD04C</td>
</tr>
<tr>
<td>MUX36D04IPWR</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>2000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>MUXD04C</td>
</tr>
<tr>
<td>MUX36D04IRRJR</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>RRJ</td>
<td>16</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>MUX36D04</td>
</tr>
<tr>
<td>MUX36D04IRUMR</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>RUM</td>
<td>16</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>MUX36D04</td>
</tr>
<tr>
<td>MUX36S08IPW</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>16</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>MUXS08B</td>
</tr>
<tr>
<td>MUX36S08IPWR</td>
<td>ACTIVE</td>
<td>TSSOP</td>
<td>PW</td>
<td>2000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>MUXS08B</td>
</tr>
<tr>
<td>MUX36S08IRRJR</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>RRJ</td>
<td>16</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>MUX36S08</td>
</tr>
<tr>
<td>MUX36S08IRUMR</td>
<td>ACTIVE</td>
<td>WQFN</td>
<td>RUM</td>
<td>16</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>MUX36S08</td>
</tr>
</tbody>
</table>

*(1)* The marketing status values are defined as follows:
- **ACTIVE:** Product device recommended for new designs.
- **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE:** TI has discontinued the production of the device.

*(2)* RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

*(3)* MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

*(4)* There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
### TAPE AND REEL INFORMATION

**REEL DIMENSIONS**

![Reel Diagram](image)

**Tape Dimensions**

![Tape Diagram](image)

<table>
<thead>
<tr>
<th>Quadrant Assignments for Pin 1 Orientation in Tape</th>
</tr>
</thead>
<tbody>
<tr>
<td><img src="image" alt="User Direction of Feed" /></td>
</tr>
</tbody>
</table>

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin 1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>MUX36D04IPWR</td>
<td>TSSOP</td>
<td>PW</td>
<td>16</td>
<td>2000</td>
<td>330.0</td>
<td>12.4</td>
<td>6.9</td>
<td>5.6</td>
<td>1.6</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>MUX36D04IRRJR</td>
<td>WQFN</td>
<td>RRJ</td>
<td>16</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>4.25</td>
<td>4.25</td>
<td>1.15</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>MUX36D04IRUMR</td>
<td>WQFN</td>
<td>RUM</td>
<td>16</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>4.25</td>
<td>4.25</td>
<td>1.15</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>MUX36S08IPWR</td>
<td>TSSOP</td>
<td>PW</td>
<td>16</td>
<td>2000</td>
<td>330.0</td>
<td>12.4</td>
<td>6.9</td>
<td>5.6</td>
<td>1.6</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>MUX36S08IRRJR</td>
<td>WQFN</td>
<td>RRJ</td>
<td>16</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>4.25</td>
<td>4.25</td>
<td>1.15</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>MUX36S08IRUMR</td>
<td>WQFN</td>
<td>RUM</td>
<td>16</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>4.25</td>
<td>4.25</td>
<td>1.15</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>Device</td>
<td>Package Type</td>
<td>Package Drawing</td>
<td>Pins</td>
<td>SPQ</td>
<td>Length (mm)</td>
<td>Width (mm)</td>
<td>Height (mm)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>-----------------</td>
<td>--------------</td>
<td>-----------------</td>
<td>------</td>
<td>-----</td>
<td>-------------</td>
<td>------------</td>
<td>-------------</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MUX36D04IPWR</td>
<td>TSSOP</td>
<td>PW</td>
<td>16</td>
<td>2000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MUX36D04IRRJR</td>
<td>WQFN</td>
<td>RRJ</td>
<td>16</td>
<td>3000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MUX36D04IRUMR</td>
<td>WQFN</td>
<td>RUM</td>
<td>16</td>
<td>3000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MUX36S08IPWR</td>
<td>TSSOP</td>
<td>PW</td>
<td>16</td>
<td>2000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MUX36S08IRRJR</td>
<td>WQFN</td>
<td>RRJ</td>
<td>16</td>
<td>3000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MUX36S08IRUMR</td>
<td>WQFN</td>
<td>RUM</td>
<td>16</td>
<td>3000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M–1994.
B. This drawing is subject to change without notice.
C. QFN (Quad Flatpack No-Lead) package configuration.
⚠️ The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
E. Package complies to JEDEC MO-220 variation WGGC–3.
THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

---

NOTES:

All linear dimensions are in millimeters.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com.<http://www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for solder mask tolerances.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated