# NS486SXF

NS486(TM)SXF Optimized 32-Bit 486-Class Controller with On-Chip Peripherals for Embedded Systems



Literature Number: SNOS774A



### **ADVANCE INFORMATION**

February 1997

# NS486™SXF Optimized 32-Bit 486-Class Controller with On-Chip Peripherals for Embedded Systems

### **General Description**

The NS486SXF is a highly integrated embedded system controller incorporating an Intel486™-class 32-bit processor, all of the necessary System Service Elements, and a set of peripheral I/O controllers tailored for embedded control systems. It is ideally suited for a wide variety of applications running in a segmented protect-mode environment.

### **Key Features**

- 100% compatible with VxWorks®, VRTX®, QNX® Neutrino, pSOS+™, and other popular real-time executives and operating system kernels
- Intel486 instruction set compatible (protected mode only) with optimized performance
- CPU includes a 1 Kbyte Instruction Cache
- Operation at 25 MHz with 5V supply
- Low cost 160-pin PQFP package
- Industry standard interrupt controller, timers, real time clock, UART with IrDA v1.0 (Infrared Data Association) port

- Intel 82365 compatible PCMCIA interface
- Protected WATCHDOG™ timer
- Optimized DRAM Controller (supports two banks, up to 8 Mbytes each)
- Up to nine versatile, programmable chip selects
- Glueless interface to ISA peripherals
- Arbitration support for auxiliary processor
- Four external DMA channels (max. transfer rate of 25 MByte/sec @ 25 MHz) support many transfer modes
- High performance IEEE 1284 (ECP) Bidirectional Parallel Port
- MICROWIRE™/Access.bus synchronous serial interfaces
- LCD Controller for an up to 4 grey scale supertwist Liquid Crystal Displays up to 480 X 320
- Reconfigurable I/O: Up to 29 I/O pins can be used as general purpose bidirectional I/O lines
- Flexible, programmable, multilevel power saving modes maximize power savings

### **NS486SXF Single-Chip Embedded Controller**



TL/EE/12514-1

TRI-STATE® is a registered trademark of National Semiconductor Corporation. NS486™, WATCHDOG™ and MICROWIRE™ are trademarks of National Semiconductor Corporation Intel485™ is a trademark of Intel Corporation. CNX® is a registered trademark of QNX Software Systems, Inc. VRTX® is a registered trademark of Microtec Research, Inc.

VMOYA's is a registered trademark of Wind River Systems, Inc. VXMoYA's is a registered trademark of Wind River Systems, Inc. pSOS+™ is a trademark of Integrated Systems Inc. PowerPack® is a registered trademark of Microtek International.

### **Table of Contents**

### 1.0 SYSTEM OVERVIEW

- 1.1 NS486SXF System Overview
- 1.2 32-bit Processor Core
- 1.3 System Service Elements
  - 1.3.1 DRAM Controller
  - 1.3.2 DMA Controller
  - 1.3.3 Programmable Interval Timer
  - 1.3.4 WATCHDOG Timer
  - 1.3.5 Interrupt Controller
  - 1.3.6 Real Time Clock/Calendar
  - 1.3.7 Power Management Features
- 1.4 NS486SXF System Bus
- 1.5 Other On-board Peripherals
  - 1.5.1 Reconfigurable I/O Lines
  - 1.5.2 IEEE 1284 Bidirectional Port
  - 1.5.3 PCMCIA Interface
  - 1.5.4 MICROWIRE/Access.bus Interface
  - 1.5.5 UART Serial Port
  - 1.5.6 LCD Controller
- 1.6 ICE Support
- 1.7 Other Issues

### 2.0 PIN DESCRIPTION TABLES

### 3.0 DEVICE SPECIFICATIONS

- 3.1 DC Electrical Specifications 5V  $\pm$  5%
  - 3.1.1 Recommended Operating Conditions
  - 3.1.2 Absolute Maximum Ratings (Notes 2 and 3)
  - 3.1.3 Capacitance:  $T_A = 25^{\circ}C$ , f = 1 MHz
  - 3.1.4 DC Characteristics
- 3.2 General AC Specifications
  - 3.2.1 Power Ramp Times
  - 3.2.2 PWRGOOD and Power Rampdown Timing
- 3.3 AC Switching Specifications
  - 3.3.1 DRAM Interface Timing Specification
  - 3.3.2 ISA-like Bus Cycles Timing Specification
  - 3.3.3 Ready Feedback Timing Specifications
  - 3.3.4 OSCX1 AC Specification
  - 3.3.5 Peripheral Timing Specifications
- 3.4 Physical Description

### **List of Figures**

- FIGURE 1-1. NS486SXF Internal Resource to Pins Map
- FIGURE 1-2. NS486SXF Internal Busses
- FIGURE 2-1. NS486SXF Package Pinout Diagram
- FIGURE 3-1. Switching Characteristic Measurement Waveforms
- FIGURE 3-2. More Switching Specifications
- FIGURE 3-3. Power Supply Rise and Fall
- FIGURE 3-4. PWGOOD in relation to V<sub>DD</sub>
- FIGURE 3-5. DRAM Timing Diagram
- FIGURE 3-6. ISA-like Bus Timing Diagram
- FIGURE 3-7. Ready Feedback Timing Diagram
- FIGURE 3-8. TTL Clock Input Timing Diagram
- FIGURE 3-9. DMA Controller Read Timing Diagram
- FIGURE 3-10. DMA Controller Write Timing Diagram
- FIGURE 3-11. PIC Timing Diagram
- FIGURE 3-12. Memory Read Timing
- FIGURE 3-13. Memory Write Timing Diagram
- FIGURE 3-14. I/O Read Timing
- FIGURE 3-15. I/O Write Timing Diagram
- FIGURE 3-16. Access.bus Timing Diagram
- FIGURE 3-17. UART Baud Rate and Infrared Clocks
- FIGURE 3-18. UART IRQ Timing
- FIGURE 3-19. UART Modem Control Timing
- FIGURE 3-20. LCD Controller Timing Diagram
- FIGURE 3-21. Testmode Timing Diagram
- FIGURE 3-22. Plastic Package Specifications

# **List of Tables**

| TABLE 2-1.  | Bus Interface Unit Pins                                  |
|-------------|----------------------------------------------------------|
| TABLE 2-2.  | DMA Control Pins                                         |
| TABLE 2-3.  | DRAM Control Pins                                        |
| TABLE 2-4.  | Power Pins                                               |
| TABLE 2-5.  | Reset Logic Pins                                         |
| TABLE 2-6.  | Auxiliary Processor Interface Pins                       |
| TABLE 2-7.  | Test Pins                                                |
| TABLE 2-8.  | Interrupt Control Pins                                   |
| TABLE 2-9.  | Real Time Clock Pins                                     |
| TABLE 2-10. | LCD Interface Pins                                       |
| TABLE 2-11. | Oscillator Pins                                          |
| TABLE 2-12. | HP-SIR/UART Pins                                         |
| TABLE 2-13. | PCMCIA pins                                              |
| TABLE 2-14. | IEEE-1284 Port (ECP Mode)                                |
| TABLE 2-15. | Timer Pins                                               |
| TABLE 2-16. | 3-Wire Serial I/O Pins                                   |
| TABLE 2-17. | General Purpose Chip Select Pins                         |
| TABLE 2-18. | Summary of Reconfigurable I/O Pins                       |
| TABLE 3-1.  | V <sub>DD</sub> Rise and Fall Times                      |
| TABLE 3-2.  | V <sub>DD</sub> Rampdown vs PWRGOOD                      |
| TABLE 3-3.  | 4 Cycle Page Miss Preliminary Specifications             |
| TABLE 3-4.  | 3 Cycle Miss Preliminary Specifications                  |
| TABLE 3-5.  | No Command Delay ISA-like Bus Specifications             |
| TABLE 3-6.  | One Programmed Command Delay ISA-like Bus Specifications |
| TABLE 3-7.  | Ready Signal Timing Specifications                       |
| TABLE 3-8.  | TTL Clock Input Specification                            |
| TABLE 3-9.  | DMA Controller Specifications                            |
| TABLE 3-10. | PIC Timing Specifications                                |
| TABLE 3-11. | Parallel Port Compatibility Mode Handshake Timing Values |
| TABLE 3-12. | Parallel Port IEEE 1284 Mode Handshake Timing Values     |
| TABLE 3-13. | PCMCIA Memory Read Timing Specifications                 |
| TABLE 3-14. | Memory Write Timing                                      |
| TABLE 3-15. | PCMCIA I/O Read Specifications                           |
| TABLE 3-16. | PCMCIA I/O Write Specifications                          |
| TABLE 3-17. | Access.Bus Timing Specifications                         |
| TABLE 3-18. | LCD Controller Timing Specifications                     |
|             |                                                          |

### 1.0 System Overview

### 1.1 NS486SXF SYSTEM OVERVIEW

The NS486SXF is a highly integrated embedded system controller. It includes an Intel486-class 32-bit processor, all resources required for the System Service Elements of a Real-Time Executive, and a generous set of peripherals. This "system-on-a-chip" is ideal for implementing a wide variety of embedded applications. These include (but are not limited to) fax machines, multifunction peripherals (fax, scanners, printers) mobile companions (both organizer and communicator), television set-top boxes, and telephones (mobile and desktop).

The 32-bit processor core executes all of the Intel486 instructions with a similar number of clocks per instruction. An on-board 1 kbyte instruction cache provides for efficient execution from ROM. Intel486 debug features are supported. The processor has been optimized for operating system kernels such as VRTX, VxWorks, pSOS + and QNX. These environments only need the '486 protected mode operation (no real mode or virtual 8086 support), flat or linear memory addressing (no virtual memory paging), and floating point execution in software only (no co-processor interface).

In fact, the **NS486SXF** includes all of the System Service Elements required by a typical kernel, including an efficient DRAM controller that supports page-mode DRAMs for data

cache-like performance; a six-channel DMA controller with two channels supporting data transfers from on-chip peripherals (the IEEE 1284 ECP or Extended Capabilities Port, and the LCD controller), and four channels supporting external devices such as scanners, and print engines; three timer channels (including one configured as a protected WATCH-DOG Timer); two programmable 8259 interrupt controllers provide 15 on-chip interrupt sources; an industry standard real time clock and calendar (RTC) with battery backup; and support for comprehensive power management schemes.

In addition, the **NS486SXF** also incorporates the key I/O peripherals required for implementing a wide variety of embedded applications: an IEEE 1284 Bidirectional Parallel Port that includes both Host and Slave modes, an Intel 82365-compatible PCMCIA controller for one card slot, an industry standard high-performance NS16550-compatible UART with HP-SIR and IrDA v1.0 infrared option, an LCD panel interface with DMA supported refresh for many of the standard resolutions, an 8254 timer, and a general purpose 2- or 3-wire synchronous serial interface for easy interface to low-cost EEPROMs and other serial peripherals. System expansion is supported with nine programmable Chip Select (CS) signals and a generic ISA-type bus interface for external devices and memory.



### 1.0 System Overview (Continued)

Certain I/O lines not being used by disabled peripherals can be reconfigured for use as general purpose bidirectional I/O lines (up to 29 pins). This gives the designer maximum flexibility in designing various systems using the NS486SXF device. It is expected that an NS486SXF system will minimally include the NS486SXF system controller with on-board processor and I/O devices, boot ROM, and working RAM memory. Many applications will not require any additional I/O support.

Finally, the **NS486SXF** implements a very flexible power management scheme that permits selective control of individual I/O subsystems, with varying levels of power consumption.

**NS486SXF** provides a cost-effective hardware platform for the design and implementation of a wide range of office automation and communication systems. With its powerful embedded '486-class processor, comprehensive set of onchip peripheral controllers, flexible power management structure and reconfigurable I/O lines, NS486SXF makes possible a variety of end-user systems based on the same hardware. Because of its optimized design and on-board resources, a very cost effective system can be achieved.

### 1.2 32-BIT PROCESSOR CORE

The NS486SXF processor core is an implementation of the protected mode '486 instruction set architecture, optimized using a RISC-like design philosophy for embedded applications. Using this approach, the most frequently used instructions are optimized, and on an average execute in a lower number of clock cycles than a '486.

The NS486SXF features a three stage pipeline, efficient instruction prefetching mechanism, and single cycle instruction decoding for most instructions. Additionally, a 1 kbyte instruction cache and single cycle DRAM access provide higher memory performance than a larger unified cache implementation.

The NS486SXF processor provides the same programming model and register set as the standard '486 except that real mode, virtual memory, and floating point support have been eliminated. These features have little or no impact in embedded applications and save significant silicon real estate. At reset, unlike the standard '486, the NS486SXF starts up in protected mode instead of real mode. All '486 instructions appropriate to protected mode and our hardware configuration are supported, including debug instructions.

The NS486SXF is initially available to run 25 MHz at 5V. The processor clock is obtained by dividing the crystal frequency by two. For example, a 25 MHz NS486SXF runs with a 50 MHz crystal oscillator as the master clock.

As a result of our innovative design, the NS486SXF achieves performance equivalent to a standard '486 with less circuitry. This translates into reduced power consumption and a lower overall system cost. It also makes the NS486SXF ideal for "green" systems and battery operated systems.

### 1.3 SYSTEM SERVICE ELEMENTS

The NS486XF controller provides the basic hardware resources required for the O/S-defined System Service Elements. These include a DRAM controller, a DMA controller, programmable interval timer, a protected WATCHDOG timer, a programmable interrupt controller, a real-time clock and calendar, and comprehensive power management features.

### 1.3.1 DRAM Controller

The **NS486SXF** DRAM controller supports one or two adjustable-sized banks of dynamic RAM using a 16-bit data path. Support is provided for byte parity (if desired), requiring the DRAM banks to be 18 bits wide when parity is enabled. Banks can be up to 8 Mbytes in size. The DRAM controller supports page mode read and write operations and can also support both byte and word accesses. All access control signals for read, write and parity checking are generated as well as an automatic and programmable CAS-before-RAS refresh. If self-refresh DRAMs are used, refresh can be disabled, saving power.

NS486SXF provides flexible support for use of a number of different DRAM configurations, using popular DRAM devices. Access is optimized for fast page mode DRAMs, and they will provide the highest performance with contiguous data. When accessing data bytes or words in the same DRAM page, the data access is in one cycle. This performance provides fast data access times without the overhead of a separate data cache. Page sizes can be 512, 1024, 2048 or 4096 bytes. Flexibility for DRAM timing is provided through programming of the DRAM controller registers: 3 or 4 cycle page miss accesses and extended CAS cycles can be selected.

Memory bank 0 starts at address 0h; memory bank 1 can start at any address in the 128 Mbyte address map that is a multiple of its size.

### 1.3.2 DMA Controller

The NS486SXF Direct Memory Access (DMA) controller is a high speed 16-bit controller that improves system performance by off-loading from the processor the task of managing data transfers to and from memory and external devices. Data transfers are done independently from the processor at a maximum data rate of 2 bytes per 2 clock cycles. (A 25 MHz clock yields a 25 megabyte per second transfer rate.)

There are six independent DMA channels. Requestor and target addresses have a maximum addressable memory range of 64 Mbytes. Three standard transfer modes, single, block and demand, are provided giving the designer a wide range of DMA options. A special transfer type, cascade-master, allows an external master to access the NS486SXF ISA-like bus. Normal transfers can be from memory to memory, memory to I/O and I/O to memory. DMA transfers are controlled by DMA control registers in the NS486SXF control register I/O map.

### 1.3.3 Programmable Interval Timer

The NS486SXF programmable interval timer is compatible with the Intel 8254 programmable interval timer and contains three identical timers (CH0–CH2). CH0 and CH1 can be used to generate accurate timing delays under software control. CH2 may be configured to provide a WATCHDOG timer function.

### 1.3.4 WATCHDOG Timer

The **NS486SXF** WATCHDOG timer, CH2, is a protected 16-bit timer that can be used to prevent system "lockups or hangups." It uses a 1 kHz clock generated by the on-chip real-time clock circuit. If the WATCHDOG timer is enabled and times out, a reset or interrupt will be generated allowing graceful recovery from an unexpected system lockup.

### 1.0 System Overview (Continued)

### 1.3.5 Interrupt Controller

The NS486SXF interrupt controller consists of two cascaded programmable interrupt controllers that are compatible with the Intel 8259A Programmable Interrupt Controller. They provide a total of 15 (out of 16) programmable interrupts. Three interrupts are reserved for a real time clock-tick interrupt, a real time clock interrupt request, and a cascade interrupt channel. The remaining 13 interrupts can be used by internal or external sources. Additional external interrupt controllers can be cascaded as well.

### 1.3.6 Real Time Clock/Calendar

The NS486SXF Real Time Clock/Calendar is a low power clock that provides a time-of-day clock and 100-year calendar with alarm features and battery operation. Time is kept in BCD or binary format. It includes 50 bytes of general purpose CMOS RAM and 3 maskable interrupt sources. It is compatible with the DS1287 and MC146818 RTC/Calendar devices, except for the general purpose memory size.

### 1.3.7 Power Management Features

The NS486SXF power management structure includes a number of power saving mechanisms that can be combined to achieve comprehensive power savings under a variety of system conditions. First of all, the core processor power consumption can be controlled by varying the processor/system clock frequency. The internal CPU clock can be divided by 4, 8, 16, 32 or 64. In addition, in idle mode, the internal processor clock will be disabled. Finally, if an external crystal oscillator circuit is being used, it can be disabled. For maximum power savings, all internal clocks can be disabled (except for the real-time clock oscillator).

The clocks of the on-board peripherals can be individually or globally controlled. By setting bits in the power management control registers, the internal clocks to the DMA con-

troller, the ECP port, the three-wire interface, the timer, the LCD controller, the DRAM controller, the PCMCIA controller and the UART can be disabled.

In addition to these internal clocks, the external SYSCLK can be disabled via a bit in the power management control registers.

Using various combinations of these power saving controls with the **NS486SXF** controller will result in excellent programmable power management for any application.

### 1.4 NS486SXF SYSTEM BUS

The NS486SXF system bus provides the interface to offchip peripherals and memory. It offers an ISA-compatible interface and is therefore capable of directly interfacing to many ISA peripheral control devices. The interface is accomplished through the Bus Interface Unit (BIU). The BIU generates all of the access signals for both internal and external peripherals and memory. Depending upon whether the access is to internal peripherals, external peripherals or external memory, the BIU generates the timing and control signals to access those resources. The BIU is designed to support a glueless interface to many ISA-type peripherals.

For debug purposes, the **NS486SXF** can be set to generate external bus cycles at the same time as an internal peripheral access takes place. This gives logic analyzers or other debug tools the ability to track and capture internal peripheral accesses.

Access to internal peripherals is accomplished in three CPU T-states (clock cycles). The fastest access to off-chip I/O is also three T-states. When accessing off-chip memory and I/O, wait state generation is accomplished through a combination of **NS486SXF** chip select logic and off-chip peripheral feedback signals.



FIGURE 1-2. NS486SXF Internal Busses

TL/EE/12514-3

### 1.0 System Overview (Continued)

When the CPU is in idle mode, the BIU is designed to mimic the CPU during DMA interchanges between memory and peripherals. By responding to DRQs and generating DACK, and HOLDA signals as required, the BIU eliminates the need to reactivate the CPU during such transfers as screen updates from memory to the LCD controller. This gives the designer added flexibility in conserving power while maintaining basic system functions.

### 1.5 OTHER ON-BOARD PERIPHERALS

In addition to those peripherals and system control elements needed for System Service Elements, the NS486SXF also includes a number of I/O controllers and resources that make implementing a complete embedded system possible with just a single-chip NS486SXF controller. These include an IEEE 1284 Extended Capabilities Port, a serial UART port, a LCD controller, a PCMCIA interface and a MICROWIRE or Access.bus synchronous serial bus interface. In addition, unused I/O controllers free up their I/O pins for general purpose use.

### 1.5.1 Reconfigurable I/O Lines

The NS486SXF supports reconfigurable I/O. For example, if the UART, ECP Parallel Port, LCD or PCMCIA functions are not being used, the I/O pins associated with them can be reconfigured as general purpose bidirectional I/O pins. Up to 29 pins can be reconfigured for this purpose. This capability makes the NS486SXF extremely versatile and ideal for supporting different end product configurations with a single NS486SXF device

### 1.5.2 IEEE 1284 Bidirectional Port

The NS486SXF parallel port is a multifunction 8-bit parallel port that is compatible with the IEEE 1284 bidirectional parallel port standard. The operation of the parallel port is set by the content of the NS486SXF parallel port I/O control registers. The port can operate in one of two modes: a standard parallel port mode (PC compatible), or a full Extended Capabilities Port (ECP) mode. The NS486SXF ECP port can support both Host and Slave ECP mode. In slave mode, the NS486SXF becomes a versatile microprocessor for parallel I/O peripheral devices.

### 1.5.3 PCMCIA Interface

The **NS486SXF** PCMCIA interface supports the direct connection of a single PCMCIA 2.0 IC card. Exchange Card Architecture (ExCA release 1.50) compatibility and eXecute In Place (XIP) capability is also provided.

Accessing the PCMCIA interface switches the external bus automatically into the PCMCIA mode and permits Memory Window Mapping and Address Offset to be handled inside the NS486SXF device. Power management and "hot" card insertion/removal options can be implemented using external buffering, if required.

### 1.5.4 MICROWIRE/Access.bus Interface

The NS486SXF MICROWIRE/Access.bus interface provides for full support of either the three-wire MICROWIRE or the two-wire Access.bus serial interfaces. MICROWIRE has an alternate clock phasing option that supports the SPI bus protocol as well. These industry standard interfaces permit easy interfacing to a wide range of low-cost specialty memories and I/O devices. These include EEPROMs, SRAMs, timers, clock chips, A/D converters, D/A converters, and peripheral device drivers.

### 1.5.5 UART Serial Port

The NS486SXF UART provides complete NS16550 (PC standard) serial communications port compatibility including the performance enhancing 16-byte deep FIFO. It performs serial-to-parallel conversion from external devices to the NS486SXF and parallel-to-serial conversion from the NS486SXF to external peripherals. Full modem control can be supported.

A serial IrDA v1.0 and HP-SIR (infrared) mode is also supported, making possible low-cost wireless communications between an **NS486SXF**-based system and other wireless infrared systems.

### 1.5.6 LCD Controller

The NS486SXF LCD controller is capable of controlling a variety of monochrome supertwist LCD configurations including 320x240, 320x200 and 480x320 black and white or grayscale graphics LCD modules equipped with self-contained screen drivers. It uses a video frame buffer in system DRAM with either a 1- or 2-bit per pixel grayscale. A 60 Hz to 90 Hz frame refresh rate is supported. Special controls permit the fine tuning of display characteristics to precisely optimize visual display quality.

### 1.6 ICE SUPPORT

National Semiconductor has worked closely with Microtek International to provide hardware in-circuit emulator support for the NS486SXF. The Microtek product (PowerPack® EA-NS486) uses a special bondout version of the NS486SXF to deliver a full-featured hardware emulator that is capable of tracing on chip activity, including peripheral interrupt and I/O activity. The emulator runs at full speed, and supports overlay memory and multiple triggers.

### 1.7 OTHER ISSUES

NS486SXF provides a comprehensive set of on-board peripherals. Also, it is designed to easily interface to external peripherals. In addition to this ISA-like bus which supports ISA-compatible peripherals, the NS486SXF provides an interface to an external master with a shared memory space. The external master or auxiliary processor interface allows low cost interfacing to shared external memory belonging to other external masters (including another NS486SXF controller)

To program the resources of the NS486SXF, a set of internal control registers exists. These registers provide precise control over all internal resources and the setup of external NS486SXF control signals. It is the designer's responsibility to ensure the proper initialization of the registers in this I/O map.

In addition, the **NS486SXF** core processor itself requires several descriptor tables and initialization parameters that must be set by user-written start-up software.

The NS486SXF is designed from the ground up for optimum price/performance in embedded systems. This makes the NS486SXF the logical choice as the base hardware platform for executing an embedded operating system kernel such as those available from Microtec International, Wind River, ISI, QNX, and many others. Any Operating System or Real-Time Executive that will operate in a segmented or flat memory model protect mode environment is a suitable complement to the NS486SXF.

Also, there are many third party tool sets that will allow an executable application to be built to run directly on the target hardware without an O/S environment.



FIGURE 2-1. NS486SXF Package Pinout Diagram

TL/EE/12514-4

The NS486SXF single chip controller is provided in a compact 160-pin, industry standard JEDEC PQFP package. The following tables detail the Symbol, Type, and Description of each pin. The tables divide the pins into functional groups as follows: Bus Interface Unit Pins, DMA Control Pins, DRAM Control Pins, Power Pins, Reset Logic Pins, Auxiliary Processor Interface Pins, Test Pins, Interrupt Control Pins, Real Time Clock Pins, LCD Interface Pins, Oscillator Pins, UART/IrDA Pins, PCMCIA Pins, IEEE-1284 Port (ECP

Mode) Pins, Timer Pins, 3-Wire Serial I/O Pins, General Purpose Chip Select Pins, and Reconfigurable I/O Pins. Twenty-nine I/O pins are multipurpose. In their standard modes, they perform specific I/O controller functions. When those particular I/O functions are not required in the system, however, those pins can be reprogrammed to become general purpose, bidirectional I/O lines.

Note: In the above figure and in the following tables, all active low signals are shown with an overbar.

TABLE 2-1. Bus Interface Unit Pins

| Symbol   | Pins                                                                                                                                                                 | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SA[25:0] | 130, 132,<br>133, 134,<br>135, 136,<br>137, 138,<br>139, 140,<br>141, 142,<br>143, 145,<br>146, 148,<br>149, 150,<br>151, 152,<br>153, 155,<br>156, 158,<br>159, 160 | 0    | System Address bus. These output-only signals carry the latched address for the current access. DRAM accesses multiplex the row and column addresses for the DRAMs on the SA[12:1] pins. During Interrupt Acknowledge cycles, the internal master interrupt controller's cascade line signals, CAS[2:0], are driven onto SA[25:23], respectively. SA[0] is sampled at the end of reset to determine if the part will run normally or enter ICE TRI-STATE mode. |
| SD[15:0] | 2, 3, 5, 6,<br>8, 9, 10,<br>11, 13,<br>15, 16,<br>18, 19,<br>20, 21, 22                                                                                              | I/O  | System Data bus: This bi-directional data bus provides the data path for all memory and I/O accesses. During transfers with 8-bit devices, the upper data byte is not used (SD[15:8]).                                                                                                                                                                                                                                                                         |
| SBHE     | 129                                                                                                                                                                  | 0    | Byte High Enable. This active-low signal indicates that the high byte (odd address byte) is being transferred. External 16-bit devices should use this signal to help them determine that a data byte is to be transferred on the upper byte of the System Data bus (SD[15:8]). 8-bit devices should ignore this signal. SBHE is sampled at the end of power good reset to determine if the boot ROM is 8- or 16-bit wide.                                     |
| ĪOR      | 124                                                                                                                                                                  | 0    | IO Read command. This active-low signal instructs an I/O device to place data onto the system data bus.                                                                                                                                                                                                                                                                                                                                                        |
| ĪOW      | 125                                                                                                                                                                  | 0    | IO Write command. This active-low signal indicates to an I/O device that a write operation is in process on the system bus.                                                                                                                                                                                                                                                                                                                                    |
| MEMR     | 126                                                                                                                                                                  | 0    | <b>MEM</b> ory <b>R</b> ead command. This active-low signal instructs a memory mapped device to place data onto the system data bus.                                                                                                                                                                                                                                                                                                                           |
| MEMW     | 127                                                                                                                                                                  | 0    | <b>MEM</b> ory <b>W</b> rite command. This active-low signal indicates to a memory mapped device that a write operation is in process on the system bus.                                                                                                                                                                                                                                                                                                       |
| CS16     | 122                                                                                                                                                                  | I/O  | Chip Select 16-bit. This active-low feedback signal indicates that the device being accessed is a 16-bit device. This signal should be driven by external devices with an open collector driver. If a chip select is programmed to force 16-bit accesses, this signal will be asserted (low) during the access.                                                                                                                                                |
| RDY      | 123                                                                                                                                                                  | I    | ReaDY. An external device may drive this signal inactive low to insert wait states and extend the external bus cycle. This signal should be driven with an open collector or be TRI-STATE driven.                                                                                                                                                                                                                                                              |

# TABLE 2-2. DMA Control Pins

| Symbol                             | Pins              | Туре | Function                                                                                                                                                                                                                                                                                                                                     |
|------------------------------------|-------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DRQ[4], DRQ[3],<br>DRQ[2], DRQ[0]  | 34, 32,<br>36, 38 | I    | <b>D</b> MA <b>ReQ</b> uest. A DRQn signal requests the internal DMA Controller to transfer data between the Requesting Device and memory.                                                                                                                                                                                                   |
| DACK[4], DACK[3], DACK[2], DACK[0] | 35, 33,<br>37, 39 | 0    | DMA <b>ACK</b> nowledge: When the CPU has relinquished control of the bus to a requesting DMA channel, the appropriate active-low DACKn signal acknowledges the winning DRQn.                                                                                                                                                                |
| TC/EOP                             | 40                | 1/0  | Terminal Count/End Of Process: This signal may operate either as a terminal count output or an active-low End of Process input. As TC, an active-high pulse occurs on this signal when the terminal count for any DMA channel has been reached. As EOP, an external device may terminate the DMA transfer by driving this signal active-low. |

### **TABLE 2-3. DRAM Control Pins**

| Symbol    | Pins   | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RAS[1:0]  | 30, 31 | 0    | Row Address Strobe. On the falling edge of these active-low signals, Bank 1 and Bank 0 respectively, should latch in the row address off of SA[12:1]. If only one bank of DRAMs are supported, RASO will support that bank and RAS1 will be unused.                                                                                                                                                                                               |
| CASH[1:0] | 25, 26 | 0    | Column Address Strobe (High Byte). These active-low signals indicate when the column access is being made to the high byte of DRAM Bank 1 and DRAM Bank 0 respectively. If only one bank of DRAMs are supported, CASHO will support the high byte of that bank and CASHO will be unused.                                                                                                                                                          |
| CASL[1:0] | 28, 29 | 0    | Column Address Strobe (Low Byte). These active-low signals indicate when the column access is being made to the low byte of DRAM Bank 1 and DRAM Bank 0, respectively. If only one bank of DRAMs are supported, CASL0 will support the low byte of that bank and CASL1 will be unused.                                                                                                                                                            |
| WE        | 23     | 0    | Write Enable. Active low signal for writing the data into the DRAM bank.                                                                                                                                                                                                                                                                                                                                                                          |
| DPH, DPL  | 1, 12  | I/O  | DRAM <b>D</b> ata <b>P</b> arity. DRAM data parity may be enabled or disabled; if disabled these two pins will be unused. Otherwise, for DRAM writes the <b>NS486SXF</b> 's DRAM Controller will generate odd parity and drive the odd parity onto these two pins. For DRAM reads the <b>NS486SXF</b> 's DRAM Controller will read the values driven on these two pins and check it for odd parity in association with the appropriate data byte. |

### TABLE 2-4. Power Pins

| Symbol          | Pins                                                  | Туре | Function                   |
|-----------------|-------------------------------------------------------|------|----------------------------|
| V <sub>DD</sub> | 7, 17, 27,<br>47, 63,<br>87, 101,<br>131, 147,<br>157 | I    | +5V power to core and I/O. |
| V <sub>SS</sub> | 4, 14, 24,<br>44, 61,<br>84, 98,<br>128, 144,<br>154  | ı    | Ground to core and I/O.    |

### TABLE 2-5. Reset Logic Pins

| Symbol | Pins | Туре | Function                                                                                                                                                                                                                                                                                                                 |
|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET  | 119  | 0    | <b>RESET</b> system output driver: This active high signal resets or initializes system peripheral logic during power up or during a low line voltage outage.                                                                                                                                                            |
| RESET  | 120  | 0    | Inverse of RESET for peripherals requiring active low reset.                                                                                                                                                                                                                                                             |
| PWGOOD | 60   | _    | <b>PoWer GOOD.</b> This active-high (Schmitt Trigger) input will cause a hardware reset to the <b>NS486SXF</b> whenever this input goes low. This pin will typically be driven by the power supply and PWGOOD will remain low until the power supply determines that stable and valid voltage levels have been achieved. |

### **TABLE 2-6. Auxiliary Processor Interface Pins**

| Symbol       | Pins | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EREQ/CS6/RTS | 102  | 0    | This pin has three programmable options controlled by the Modem Signal Control Register (refer to the UART section):                                                                                                                                                                                                                                                                                                                   |
|              |      |      | External bus REQuest (active-low) to an auxiliary processor.                                                                                                                                                                                                                                                                                                                                                                           |
|              |      |      | 2. Chip Select 6 (active-low) pin.                                                                                                                                                                                                                                                                                                                                                                                                     |
|              |      |      | 3. Request To Send. When low, this signal informs the MODEM or data set that the UART is ready to exchange data. The RTS output signal can be set to an active low by programming bit 2 (RTS) of the MODEM Control Register. A Master Reset operation sets this signal to its inactive (high) state. Loop mode operation holds this signal in its inactive state.                                                                      |
| EACK/CS7/DSR | 103  | 1/0  | This pin has three possible programmable options controlled by the Modem Signal Control Register (refer to the UART section):                                                                                                                                                                                                                                                                                                          |
|              |      | I    | External bus ACKnowledge (active-low) from an auxiliary processor.                                                                                                                                                                                                                                                                                                                                                                     |
|              |      | 0    | 2. Chip Select 7 (active-low) pin.                                                                                                                                                                                                                                                                                                                                                                                                     |
|              |      | ı    | 3. Data Set Ready. When low, it indicates that the MODEM or data set is ready to link with the UART. The DSR signal is a MODEM status input whose condition can be tested by the CPU reading bit 5 (DSR) of the MODEM Status Register. Bit 5 is the complement of the DSR signal. Bit 1 (DDSR) of the MODEM Status Register indicates whether the DSR input has changed state since the previous reading of the MODEM Status Register. |
|              |      |      | Note: Whenever the DSR bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled.                                                                                                                                                                                                                                                                                             |
| DRV/CS8/DTR  | 104  | 0    | This pin has three possible programmable options controlled by the Modem Signal Control Register (refer to the UART section):                                                                                                                                                                                                                                                                                                          |
| -            |      |      | DSP shared memory <b>DRiV</b> e control signal.                                                                                                                                                                                                                                                                                                                                                                                        |
|              |      |      | 2. Chip Select 8 (active-low) pin.                                                                                                                                                                                                                                                                                                                                                                                                     |
|              |      |      | 3. Data Terminal Ready. When low, this signal informs the MODEM or data set that the UART is ready to establish a communications link. The DTR output signal can be set to an active low by programming bit 0 (DTR) of the MODEM Control Register to a high level. A Master Reset operation sets this signal to its inactive (high) state. Loop mode operation holds this signal in its inactive state.                                |

### TABLE 2-7. Test Pins

| Symbol | Pins | Туре | Function                                             |
|--------|------|------|------------------------------------------------------|
| TEST   | 66   | 1/0  | Reserved for testing and development system support. |

### **TABLE 2-8. Interrupt Control Pins**

| Symbol   | Pins                               | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NMI      | 105                                | I    | Non-Maskable Interrupt. This active-high signal will generate a non-maskable interrupt to the CPU when it is active high. Normally this signal is used to indicate a serious system error.                                                                                                                                                                                                                                 |
| ĪNTA     | 106                                | 0    | INTerrupt Acknowledge. During each interrupt acknowledge cycle this signal will strobe low; it should be used by external cascaded interrupt controllers.                                                                                                                                                                                                                                                                  |
| IRQ[5:0] | 107, 108,<br>109, 110,<br>111, 112 | I    | Interrupt ReQuests. These inputs are either rising edge or low-level sensitive interrupt requests, depending on the configuration of the internal interrupt controllers. These interrupt requests may also be programmed to support externally cascaded interrupt controller(s). The IRQ pins are also used to select a particular test in test mode. If the PCMCIA controller is enabled, IRQ[5] becomes the IREQ signal. |

### **TABLE 2-9. Real Time Clock Pins**

| Symbol           | Pins | Туре | Function                                                   |
|------------------|------|------|------------------------------------------------------------|
| RTCX1            | 62   | I    | Real Time Clock crystal oscillator input: 32 kHz crystal.  |
| RTCX2            | 64   | 0    | Real Time Clock crystal oscillator output: 32 kHz crystal. |
| V <sub>bat</sub> | 65   | I    | External + battery input for real time clock.              |

### TABLE 2-10. LCD Interface Pins

| Symbol   | Pins              | Туре | Function                                            |
|----------|-------------------|------|-----------------------------------------------------|
| LCD[3:0] | 51, 52,<br>53, 54 | 0    | Data Output Word to LCD, 1 = White, 0 = Blue/black. |
|          | 30,01             |      |                                                     |
| CL2      | 50                | 0    | Word <b>CL</b> ock to LCD.                          |
| CL1      | 49                | 0    | Row <b>CL</b> ock to LCD.                           |
| CLF      | 48                | 0    | Frame CLock to LCD.                                 |

### TABLE 2-11. Oscillator Pins

| Symbol | Pins | Туре | Function                                                                                                                                                                                                                                                                                                                            |
|--------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYSCLK | 121  | 0    | SYStem CLock. This clock output pin will either be driven with a signal half the frequency of the OSCX1 input clock frequency or the CPU's clock frequency, which is determined in the Power Management Control Register 1. The source selection for this signal is determined by bit 1 of the Power Management Control Register 3. |
| OSCX1  | 45   | I    | OSCillator Crystal 1 input. This pin should either be driven by a TTL oscillator or be connected to an external crystal circuit. This signal is the fundamental clock source for all clocked elements in the NS486SXF, except the Real-Time Clock, which has its own crystal pins.                                                  |
| OSCX2  | 46   | 0    | OSCillator Crystal 2 output. This is the output side of the NS486SXF on-chip circuitry provided to support an external crystal circuit. If a TTL oscillator drives OSCX1, this pin should be a no connect.                                                                                                                          |

### TABLE 2-12. HP-SIR/UART Pins

| Symbol | Pins | Туре | Function                                                                                                                                                    |  |  |  |  |  |
|--------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Tx     | 57   | 0    | UART Transmit data. In HP-SIR mode this pin is the UART output encoded for the serial infrared link. Otherwise it is the transmit output of the 16550 UART. |  |  |  |  |  |
| Rx     | 58   | I    | UART Receive data. In HP-SIR mode this pin is routed through the serial infrared decoder. Otherwise, it is the receive input to the 16550.                  |  |  |  |  |  |
| UCLK   | 59   | 0    | Uart CLocK. Output of programmable rate UART/MODEM clock. Typically used for the Infrared Modulator.                                                        |  |  |  |  |  |

### TABLE 2-13. PCMCIA Pins

| Symbol                                          | Pins   | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CD_RST                                          | 68     | 0    | CarD ReSeT. This active high signal resets the PCMCIA card during a soft-reset.                                                                                                                                                                                                                                                                                                         |
| ĪOIS16/WP                                       | 67     | I    | IO port IS 16 bits/Write Protect: When a PCMCIA card is configured as an IO card, this signal is asserted to indicate the currently addressed IO port is 16 bits wide. When a PCMCIA card is configured as a memory card, an active high signal indicates the card is currently write protected.                                                                                        |
| BVD2/SPKR                                       | 74     | I    | Battery Voltage Detect bit 2/ SPeaKeR output. When a PCMCIA card is configured as a memory card, this input along with BVD[1] will provide status information about the card's onboard battery condition. When a PCMCIA card is configured as an IO card, this pin will act as the audio output of the card to the system.                                                              |
| BVD1/STSCNG                                     | 73     | I    | Battery Voltage Detect bit 1/ STatuS ChaNGe output. When a PCMCIA card is configured as a memory card, this input along with BVD[2] will provide status information about the card's onboard battery state. When a PCMCIA card is configured as an I/O card, the status change signal indicates one or more of the memory status signals (BVD[2:1], WP, RDY or BSY) has changed states. |
| V <sub>CC</sub> —SEL                            | 69     | 0    | PCMCIA $\mathbf{V}_{\mathbf{CC}}$ <b>SEL</b> ect. When this signal is low, the $\mathbf{V}_{\mathbf{CC}}$ power to the PCMCIA card should be enabled.                                                                                                                                                                                                                                   |
| V <sub>PP</sub> —SEL1,<br>V <sub>PP</sub> —SEL2 | 70, 71 | 0    | PCMCIA <b>V<sub>PP</sub> SEL</b> ect 1 and 2. These signals indicate the voltage with which the V <sub>PP</sub> power to the PCMCIA card should be driven.                                                                                                                                                                                                                              |
| GPI                                             | 72     | I    | <b>G</b> eneral <b>P</b> urpose <b>I</b> nput. This signal is a general purpose input signal used with a PCMCIA card to indicate a valid V <sub>PP</sub> state, a pending card eject/insertion, or as an interrupt source.                                                                                                                                                              |
| CD2, CD1                                        | 76, 75 | ı    | Card Detect. Both signals are low when the PCMCIA card is correctly inserted.                                                                                                                                                                                                                                                                                                           |
| DIR                                             | 77     | 0    | <b>DIR</b> ection. Used to control the direction of the data line buffers to the PCMCIA interface.                                                                                                                                                                                                                                                                                      |
| ENABLE                                          | 78     | 0    | <b>ENABLE</b> PCMCIA. Enables the buffer drivers to the PCMCIA interface. Low true signal.                                                                                                                                                                                                                                                                                              |
| REG                                             | 79     | 0    | REG. PCMCIA card support.                                                                                                                                                                                                                                                                                                                                                               |

Note: If PCMCIA is enabled, Chip Selects 1 and 2 become Card Enable 1 and 2. See Table 2-17, "General Purpose Chip Select Pins". Also, IRQ[5] becomes the PCMCIA IREQ signal.

### TABLE 2-14. IEEE-1284 Port (ECP Mode)

| Symbol  | Pins                                    | Туре | Function                                                                                                                                                                                                                                |
|---------|-----------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PD[7:0] | 81, 82,<br>83, 85,<br>86, 88,<br>89, 90 | 0/I  | Parallel Data. Bi-directional data pins transfer data and address information to and from the parallel port.                                                                                                                            |
| SLIN    | 91                                      | 0/I  | SeLect INput: Used in a closed-loop handshake with BUSY to transfer data or address information from the host to the peripheral. Host driven.                                                                                           |
| STB     | 92                                      | 0/I  | data <b>ST</b> ro <b>B</b> e. Driven high by the host while in ECP Mode. Asserted low by host to terminate ECP Mode and return link to Compatibility Mode. Host driven.                                                                 |
| ĀFD     | 93                                      | O/I  | Automatic FeeD. The host asserts this line low for flow control in the reverse direction. It is used in a interlocked handshake with $\overline{ACK}$ . Provides command information in the forward direction. Host driven. Active low. |
| ĪNIT    | 94                                      | 0/I  | INITialize. When this signal is asserted low to place the data channel in the reverse direction, the peripheral is allowed to drive the data bus. Host driven. Active low.                                                              |
| ACK     | 95                                      | I/O  | ACKnowledge. Used in closed-loop handshake with AFD to transfer data to the host. Peripheral device drive. Active low.                                                                                                                  |
| PE      | 96                                      | 1/0  | Peripheral Error. Asserted low to acknowledge INIT, reverse request. Peripheral device drive.                                                                                                                                           |
| SLCT    | 97                                      | 1/0  | SeLeCT. Asserted high when selected or indicating an affirmative response for each respective extensibility byte. Peripheral device drive. Active high.                                                                                 |
| ERR     | 99                                      | I/O  | <b>ERROR</b> . This input is asserted low by the peripheral to request host communications. Valid only in the forward direction. Peripheral device drive. Active low.                                                                   |
| BUSY    | 100                                     | 1/0  | <b>BUSY</b> . This is asserted low by the peripheral for flow control in the forward direction, de-asserted to acknowledge transfer of data or address completion. Peripheral device drive. Active low.                                 |

### **TABLE 2-15. Timer Pins**

| Symbol | Pins | Туре | Function                                                                                                                                                                        |  |  |  |  |
|--------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| ТО     | 55   | I/O  | Programmable <b>T</b> imer pin <b>0</b> . This Bidirectional pin may be selected to control one of the following four functions via bits 1-0 of the Timer I/O Control Register: |  |  |  |  |
|        |      |      | 1. The GATE input into Timer 0.                                                                                                                                                 |  |  |  |  |
|        |      |      | 2. The GATE input into Timer 1.                                                                                                                                                 |  |  |  |  |
|        |      |      | 3. The OUT output from Timer 0.                                                                                                                                                 |  |  |  |  |
|        |      |      | 4. The CLK input into Timer 1.                                                                                                                                                  |  |  |  |  |
| T1     | 56   | I/O  | Programmable <b>T</b> imer pin <b>1</b> . This Bidirectional pin may be selected to control one of the following four functions via bits 3-2 of the Timer I/O Control Register: |  |  |  |  |
|        |      |      | 1. The GATE input into Timer 0.                                                                                                                                                 |  |  |  |  |
|        |      |      | 2. The GATE input into Timer 1.                                                                                                                                                 |  |  |  |  |
|        |      |      | 3. The OUT output from Timer 1.                                                                                                                                                 |  |  |  |  |
|        |      |      | 4. The CLK input into Timer 0.                                                                                                                                                  |  |  |  |  |

### TABLE 2-16. 3-Wire Serial I/O Pins

| Symbol  | Pins | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|---------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| SO/DCD  | 41   | 1/0  | This pin has two possible programmable options controlled by the Modem Signal Control Register (refer to the UART section):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|         |      |      | 1. The <b>S</b> erial data <b>O</b> utput signal for MICROWIRE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|         |      |      | 2. Data Carrier Detect. When low, this input signal indicates that the data carrier has been detected by the MODEM or data set. The DCD signal is a MODEM status input whose condition can be tested by the CPU reading bit 7 (DCD) of the MODEM Status Register. Bit 7 is the complement of the DCD signal. Bit 3 (DDCD) of the MODEM Status Register indicates whether the DCD input has changed state since the previous reading of the MODEM Status Register. DCD has no effect on the receiver.                                                                                                                                                           |  |  |  |  |  |
|         |      |      | Note: Whenever the DCD bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| SI/CTS  | 42   | 1/0  | This pin has two possible programmable options controlled by the Modern Signal Control Register (refer to the UART section):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|         |      |      | 1. The <b>S</b> erial data <b>I</b> nput signal for MICROWIRE or the serial data I/O for Access.bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|         |      |      | 2. Clear To Send. When low, this input signal indicates that the MODEM or data set is ready to exchange data. The CTS signal is a MODEM status input whose conditions can be tested by the CPU reading bit 4 (CTS) of the MODEM Status Register. Bit 4 is the complement of the CTS signal. Bit 0 (DCTS) of the MODEM Status Register indicates whether the CTS input has changed state since the previous reading of the MODEM Status Register. CTS has no effect on the Transmitter.                                                                                                                                                                         |  |  |  |  |  |
|         |      |      | Note: Whenever the CTS bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| SCLK/RI | 43   | 1/0  | This pin has two possible programmable options controlled by the Modern Signal Control Register (refer to the UART section):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|         |      | 0    | 1. The Serial CLocK signal for MICROWIRE and Access.bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|         |      | I    | 2. Ring Indicator. When low, this input signal indicates that a telephone ringing signal has been received by the MODEM or data set. The \overline{Rl} signal is a MODEM status input whose condition can be tested by the CPU reading bit 6 (RI) of the MODEM Status Register. Bit 6 is the complement of the \overline{Rl} signal. Bit 2 (TERI) of the MODEM Status Register indicates whether the \overline{Rl} input signal has changed from a low to high state since the previous reading of the MODEM Status Register.  Note: Whenever the CTS bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt. |  |  |  |  |  |
|         |      |      | is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|         |      |      | Note: Whenever the RI bit of the MODEM Status Register changes from a high to a low state, an interrupt is generated if the MODEM Status Interrupt is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |

Note: For MICROWIRE Slave Mode, a pin must be selected to be the Chip Select Input.

TABLE 2-17. General Purpose Chip Select Pins

| Symbol          | Pins                          | Туре | Function                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------|-------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS[0]           | 118                           | 0    | Chip Select 0: This output is used as the chip-select for the system boot ROM. It defaults to the upper 64 kbytes of memory.                                                                                                                                                                                                                                                  |
| <u>CS</u> [5:1] | 113, 114,<br>115, 116,<br>117 | 1/0  | Chip Select 1-5. These pins can be programmed to be either memory or I/O mapped chip selects, which are used for glue-less connection to external peripherals. When the PCMCIA Controller is enabled $\overline{\text{CS}[1]}$ and $\overline{\text{CS}[2]}$ become PCMCIA Card Enable outputs 1 and 2 ( $\overline{\text{CE1}}$ and $\overline{\text{CE2}}$ , respectively). |

### TABLE 2-18. Summary of Reconfigurable I/O Pins

| Symbol                       | Pins | Туре | Pin #                          | Original Function | Power Up State |
|------------------------------|------|------|--------------------------------|-------------------|----------------|
| REG                          | 1    | 1/0  | 79                             | PCMCIA            | TRI-STATE      |
| ENABLE                       | 1    | 1/0  | 78                             | PCMCIA            | 1              |
| DIR                          | 1    | 1/0  | 77                             | PCMCIA            | 0              |
| GPI                          | 1    | 1/0  | 72                             | PCMCIA            | TRI-STATE      |
| V <sub>PP</sub> _SEL2        | 1    | 1/0  | 71                             | PCMCIA            | 0              |
| V <sub>PP</sub> _SEL1        | 1    | 1/0  | 70                             | PCMCIA            | 0              |
| V <sub>CC</sub> _ <u>SEL</u> | 1    | 1/0  | 69                             | PCMCIA            | 1              |
| CD_RST                       | 1    | 1/0  | 68                             | PCMCIA            | TRI-STATE      |
| CLF                          | 1    | 1/0  | 48                             | LCD               | 0              |
| CL2                          | 1    | 1/0  | 50                             | LCD               | 0              |
| CL1                          | 1    | 1/0  | 49                             | LCD               | 0              |
| LCD [3:0]                    | 4    | 1/0  | 51, 52, 53, 54                 | LCD               | 0, 0, 0, 0     |
| PD [7:0]                     | 8    | 1/0  | 81, 82, 83, 85, 86, 88, 89, 90 | ECP               | TRI-STATE      |
| Rx                           | 1    | 1/0  | 58                             | UART              | TRI-STATE      |
| UCLK                         | 1    | 1/0  | 59                             | UART              | Oscillating    |
| CS [4]                       | 1    | 1/0  | 114                            | CS4               | 1              |
| CS [3]                       | 1    | 1/0  | 115                            | CS3               | 1              |
| CS [2]                       | 1    | 1/0  | 116                            | CS2               | 1              |
| CS [1]                       | 1    | 1/0  | 117                            | CS1               | 1              |

These 29 pins, typically used for various I/O peripheral purposes, as defined in the above tables, can be reconfigured for use as general purpose I/O pins if the normally defined I/O function is not required.

# 3.0 Device Specifications

### 3.1 DC ELECTRICAL SPECIFICATIONS 5V $\pm$ 5%

### 3.1.1 Recommended Operating Conditions

| Symbol          | Parameter             | Condition                                                           | Min  | Тур | Max  | Units |
|-----------------|-----------------------|---------------------------------------------------------------------|------|-----|------|-------|
| V <sub>DD</sub> | Supply Voltage        |                                                                     | 4.75 | 5.0 | 5.25 | V     |
| T <sub>A</sub>  | Operating Temperature |                                                                     | 0    |     | +70  | °C    |
|                 | ESD Tolerance         | $C_{ZAP} = 100 \text{ pF}$ $R_{ZAP} = 1.5 \text{ k}\Omega$ (Note 1) | 2000 |     |      | V     |

### 3.1.2 Absolute Maximum Ratings (Notes 2 and 3)

| Symbol                             | Parameter                            | Condition | Min  | Max                   | Units |
|------------------------------------|--------------------------------------|-----------|------|-----------------------|-------|
| V <sub>DD</sub> , V <sub>DDA</sub> | Supply Voltage                       |           | -0.5 | 7.0                   | V     |
| VI                                 | Input Voltage                        |           | -0.5 | V <sub>DD</sub> + 0.5 | V     |
| Vo                                 | Output Voltage                       |           | -0.5 | V <sub>DD</sub> + 0.5 | V     |
| T <sub>STG</sub>                   | Storage Temperature                  |           | -65  | + 165                 | °C    |
| T <sub>L</sub>                     | Lead Temperature Soldering (10 sec.) |           |      | +260                  | °C    |

### 3.1.3 Capacitance: $T_{\mbox{\scriptsize A}}=25^{\circ}\mbox{\scriptsize C},\, f=1~\mbox{\scriptsize MHz}$

| Symbol           | Parameter               | Condition | Min | Тур | Max | Units |
|------------------|-------------------------|-----------|-----|-----|-----|-------|
| C <sub>IN</sub>  | Input Pin Capacitance   |           |     | 5   | 7   | pF    |
| C <sub>IN1</sub> | Clock Input Capacitance |           |     | 8   | 10  | pF    |
| C <sub>IO</sub>  | I/O Pin Capacitance     |           |     | 10  | 12  | pF    |
| Co               | Output Pin Capacitance  |           |     | 6   | 8   | pF    |

### 3.1.4 DC Characteristics (Under Recommended Operating Conditions)

| Symbol          | Parameter                              | Condition                               | Min  | Тур | Max             | Units |
|-----------------|----------------------------------------|-----------------------------------------|------|-----|-----------------|-------|
| V <sub>IH</sub> | Input High Voltage                     |                                         | 2.0  |     | V <sub>DD</sub> | V     |
| V <sub>IL</sub> | Input Low Voltage                      |                                         | -0.5 |     | 0.8             | V     |
| lcc             | V <sub>DD</sub> Average Supply Current | $V_{IL} = 0.5V$ $V_{IH} = 2.4V$ No Load |      |     |                 | mA    |

Note 1: Value based on test complying with NSC SOP5-028 human body model ESD testing using the ETS-910 tester.

Note 2: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 3: Unless otherwise specified all voltages are referenced to ground.

### 3.1.4.1 EXTERNAL BUS

| Symbol          | Parameter           | Condition                                                                                                                                                       | Min | Max | Units | Notes                                                            |
|-----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------------------------------------------------------------------|
| Vон             | Output High Voltage | $I_{OH}=-6$ mA (Nch Quiet-drive) or $I_{OH}=-24$ mA (High-drive) on: SA12-1, DP1-0, SD15-0 $I_{OH}=-12$ mA on: SA0, SA25-13 [SA0 $-$ min. 10 k $\Omega$ pullup] | 2.4 |     | V     | Max Load<br>on<br>SA12-1 is<br>100 pF, and<br>SD0-15 is<br>50 pF |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 20 mA on:<br>SA12-1, DP1-0, SD15-0<br>I <sub>OL</sub> = 12 mA on:<br>SA0, SA25-13, BHE                                                        |     | 0.4 | V     |                                                                  |

### 3.1.4.2 DMA CONTROL UNIT

| Symbol          | Parameter           | Condition                                                                                                                          | Min | Max | Units | Notes |
|-----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH}=-6$ mA on: $TC/\overline{EOP}$ $I_{OH}=-4$ mA on: $\overline{DACK4},\overline{DACK3},\overline{DACK2},$ $\overline{DACK0}$ | 2.4 |     | V     |       |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 6 mA on:<br>TC/EOP<br>I <sub>OL</sub> = 4 mA on:<br>DACK4, DACK3, DACK2,<br>DACK0                                |     | 0.4 | V     |       |

### 3.1.4.3 DRAM CONTROL UNIT

| Symbol          | Parameter           | Condition                                                                                                                                     | Min | Max | Units | Notes                                              |
|-----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|----------------------------------------------------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -6$ mA(Nch Quiet-drive) or $I_{OH} = -24$ mA (High-drive) on: RAS0-1, $\overline{C}ASH0-1$ , $\overline{C}ASL0-1$ , $\overline{WE}$ | 2.4 |     | V     | Max load on  RAS1-0, CASH1-0, and CASL1-0 is 63 pF |
| V <sub>OL</sub> | Output Low Voltage  | $I_{OL} = 20 \text{ mA on:}$<br>$\overline{RAS}1-0, \overline{CASH}1-0, \overline{CASL}1-0,$<br>$\overline{WE}$                               |     | 0.4 | V     | Max load on<br>WE is<br>100 pF                     |

# 3.1.4.4 AUXILIARY PROCESSOR INTERFACE

| Symbol          | Parameter           | Condition                                                                                                      | Min | Max | Unit | Notes |
|-----------------|---------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -6 \text{ mA on: } \overline{EACK}$<br>$I_{OH} = -4 \text{ mA on: } \overline{DRV}, \overline{EREQ}$ | 2.4 |     | ٧    |       |
| V <sub>OL</sub> | Output Low Voltage  | $I_{OL} = 6 \text{ mA on: } \overline{EACK}$<br>$I_{OL} = 4 \text{ mA on: } \overline{DRV}, \overline{EREQ}$   |     | 0.4 | ٧    |       |

### 3.1.4.5 HP-SIR/UART

| Symbol          | Parameter           | Condition                         | Min              | Max | Unit | Notes |
|-----------------|---------------------|-----------------------------------|------------------|-----|------|-------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -100 \mu A$             | $V_{\rm CC}-0.2$ |     | V    |       |
|                 |                     | $I_{OH} = -6$ mA on: Tx, UCLK, Rx | 2.4              |     | V    |       |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 100 μA          |                  | 0.2 | ٧    |       |
|                 |                     | $I_{OL} = 6$ mA on: Tx, UCLK, Rx  |                  | 0.4 | ٧    |       |

### 3.1.4.6 EXTERNAL BUS CONTROL

| Symbol          | Parameter           | Condition                                                                                                                                                                                                                                   | Min | Max | Unit | Notes |
|-----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -12$ mA on:<br>$\overline{IOR}$ , $\overline{IOW}$ , $\overline{MEMR}$ , $\overline{MEMW}$ ,<br>$\overline{RESET}$ , $\overline{RESET}$ , $\overline{CS16}$ , $\overline{BHE}$<br>$\overline{[CS16}$ - min. 10 k $\Omega$ pullup] | 2.4 |     | ٧    |       |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 12mA on:<br>ĪOR, ĪOW, MEMR, MEMW,<br>RESET, RESET, CS16, BHE                                                                                                                                                              |     | 0.4 | V    |       |

### 3.1.4.7 OSCILLATOR (CPUX1/CLK)

| Symbol          | Parameter                | Condition                          | Min | Max | Unit | Notes               |
|-----------------|--------------------------|------------------------------------|-----|-----|------|---------------------|
| V <sub>OH</sub> | Output High Voltage      | $I_{OH} = -12$ mA on: SYSCLK       | 2.4 |     | ٧    |                     |
| V <sub>OL</sub> | Output Low Voltage       | I <sub>OL</sub> = 12 mA on: SYSCLK |     | 0.4 | ٧    |                     |
| V <sub>IH</sub> | OSCX1 Input High Voltage |                                    | 2.4 |     |      | OSCX2 is the output |
| V <sub>IL</sub> | OSCX2 Input Low Voltage  |                                    |     | 0.4 | V    |                     |

# 3.1.4.8 LCD INTERFACE

| Symbol          | Parameter           | Condition                                         | Min                   | Max | Unit | Notes      |
|-----------------|---------------------|---------------------------------------------------|-----------------------|-----|------|------------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -2.6$ mA on:<br>LCD[3:0], CL1, CL2, CLF | V <sub>CC</sub> - 0.8 |     | V    | CMOS Level |
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -6$ mA on:<br>LCD[3:0], CL1, CL2, CLF   | 2.4                   |     | ٧    | TTI Level  |
| V <sub>OL</sub> | Output Low Voltage  | $I_{OL} = 6$ mA on:<br>LCD[3:0], CL1, CL2, CLF    |                       | 0.4 | ٧    |            |

### 3.1.4.9 REAL TIME CLOCK (RTCX1/CLK)

| Symbol           | Parameter                | Condition         | Min | Max | Unit | Notes               |
|------------------|--------------------------|-------------------|-----|-----|------|---------------------|
| V <sub>IH</sub>  | RTCX1 Input High Voltage |                   | 2.0 |     |      | RTCX2 is the output |
| V <sub>IL</sub>  | RTCX1 Input Low Voltage  |                   |     | 0.4 | V    |                     |
| V <sub>BAT</sub> | Battery Voltage          |                   | 2.4 |     | V    | Lithium<br>Battery  |
| I <sub>BAT</sub> | Battery Current          | $V_{BAT} = 3.0 V$ |     | 3   | μΑ   |                     |

### 3.1.4.10 PCMCIA (RIO8-15)

| Symbol          | Parameter           | Condition                                                                                                                                                                                                                                                                                                             | Min | Max | Unit | Notes                                        |
|-----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|----------------------------------------------|
| V <sub>OH</sub> | Output High Voltage | $\begin{split} &I_{OH} = -12 \text{ mA on:} \\ &V_{CC}\_\text{SEL, V}_{PP}\_\text{SEL1, V}_{PP}\_\text{SEL2} \\ &I_{OH} = -6 \text{ mA on:} \\ &DIR, \text{ENABLE, } \overline{\text{REG}}, \text{CD}\_\text{RST, BUSY}\_\text{LED,} \\ &\overline{\text{GPI}}, \text{RSV (RSV is a reserved usage pin)} \end{split}$ | 2.4 |     | V    | Power<br>Switch<br>1 Card at a<br>50 pF Load |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 12 mA on:<br>V <sub>CC</sub> _SEL, V <sub>PP</sub> _SEL, V <sub>PP</sub> _SEL2<br>I <sub>OL</sub> = 6 mA on:<br>DIR, ENABLE, REG, CD_RST, BUSY_LED,<br>GPI, RSV (RSV is a reserved usage pin)                                                                                                       |     | 0.4 | V    |                                              |

### 3.1.4.11 IEEE-1284 PORT (ECP MODE) AND (RIO16-31)

| Symbol          | Parameter                             | Condition                                                                                                                               | Min | Max | Unit | Notes |
|-----------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| ІСН             | High-Level Output Current<br>(Note 4) | V <sub>OH</sub> = 2.4V on:<br>PD[7:0], <u>SLIN</u> , <u>STB</u> , <u>AFD</u> ,<br>PE, <u>INIT</u> , <u>ACK</u> , SLCT <u>ERR</u> , BUSY | 14  |     | mA   |       |
| I <sub>CL</sub> | Low-Level Output Current              | V <sub>OL</sub> = 0.4V on:<br>PD[7:0], SLIN, STB, AFD,<br>PE, INIT, ACK, SLCT ERR, BUSY                                                 | 14  |     | mA   |       |

Note 4: When ECP mode 0, or ECP mode 2 and bit 1 of PCR is 0 for the parallel port, are selected, pins AFD, INIT, SLIN, and STB are open drain supports. 4.7 k $\Omega$  resistors should be used. The ECP I/Os have over-voltage protection against being backdriven by higher external voltages when the I/Os are at TRI-STATE. The I/Os also isolate the NS486SXF power-rail from external voltages when the chip is powered down. The maximum power-down leakage is 1 mA to ground.

### 3.1.4.12 TIMER

| Symbol          | Parameter           | Condition                         | Min | Max | Unit | Notes |
|-----------------|---------------------|-----------------------------------|-----|-----|------|-------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -6$ mA on: T0, T1       | 2.4 |     | ٧    |       |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 6 mA on: T0, T1 |     | 0.4 | ٧    |       |

### 3.1.4.13 GENERAL PURPOSE CHIP SELECTS

| Symbol          | Parameter           | Condition                                      | Min | Max | Unit | Notes |
|-----------------|---------------------|------------------------------------------------|-----|-----|------|-------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -6 \text{ mA on: } \overline{CS}5-0$ | 2.4 |     | ٧    |       |
| V <sub>OL</sub> | Output Low Voltage  | $I_{OL} = 6 \text{ mA on: } \overline{CS}5-0$  |     | 0.4 | V    |       |

### 3.1.4.14 INTERRUPT CONTROLLER

| Symbol          | Parameter           | Condition                                             | Min | Max | Unit | Notes |
|-----------------|---------------------|-------------------------------------------------------|-----|-----|------|-------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -12 \text{ mA on: } \overline{\text{INTA}}$ | 2.4 |     | ٧    |       |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 12 mA on: <del>INTA</del>           |     | 0.4 | ٧    |       |

### 3.1.4.15 3-WIRE I/O (AND ACCESS.BUS)

| Symbol          | Parameter           | Condition                                | Min | Max | Unit | Notes |
|-----------------|---------------------|------------------------------------------|-----|-----|------|-------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -12$ mA on: SO, SI, SCLK       | 2.4 |     | V    |       |
| V <sub>OL</sub> | Output Low Voltage  | I <sub>OL</sub> = 12 mA on: SO, SI, SCLK |     | 0.4 | ٧    |       |

### 3.2 GENERAL AC SPECIFICATIONS

### **AC TEST CONDITIONS**

Note 1:  $S_1 = V_{CC}$  for  $t_{PZL}$ , and  $t_{PLZ}$  measurements

 $S_1 \,=\, GND$  for  $t_{PZL}$ , and  $t_{PHZ}$  measurements

S<sub>1</sub> = Open for push-pull outputs

Note 2:  $R_L = 1.1k$ 

Note 3:  $C_L$  includes scope and jig capacitance

# Test Circuit for Output Tests S1 (Note 1) Device Under Test TL/H/12514-5





### **Setup and Hold Time Waveforms**



Note: Waveform for negative edge sensitive circuits will be invert.

### Input Pulse Width Waveforms Except for Clock Pins



### **TRI-STATE Output Enable and Disable Waveforms**



FIGURE 3-1. Switching Characteristic Measurement Waveforms

### **LCD Output Specification Standard**



## Hysteresis Input Specification Standard



 ${
m V}_{
m HYS} = 200 \ {
m mV}$  Switching thresholds not specified

### FIGURE 3-2. More Switching Specifications

### 3.2.1 Power Ramp Times



FIGURE 3-3. Power Supply Rise and Fall

TL/H/12514-12

TABLE 3-1. V<sub>DD</sub> Rise and Fall Times

| Symbol          | Parameter                                    | Min | Max | Unit |
|-----------------|----------------------------------------------|-----|-----|------|
| t <sub>PF</sub> | V <sub>DD</sub> Falling Time from 4.5V to 0V | 5   |     | ms   |
| t <sub>PR</sub> | V <sub>DD</sub> Rising Time from 0V to 4.5V  | 5   |     | ms   |

Note: The rising/falling rate is assumed linear.

### 3.2.2 PWRGOOD and Power Rampdown Timing

### TABLE 3-2. V<sub>DD</sub> Rampdown vs PWRGOOD

| Symbol           | Parameter                                | Min | Max | Unit |
|------------------|------------------------------------------|-----|-----|------|
| t <sub>VPG</sub> | V <sub>DD</sub> (4.5V) to PWGOOD High    | 1   |     | μs   |
| t <sub>PGV</sub> | PWGOOD Falling to V <sub>DD</sub> (4.5V) | 1   |     | μs   |



Note: The rising/falling rate is assumed linear.

FIGURE 3-4. PWGOOD in Relation to  $V_{\mbox{\scriptsize DD}}$ 

### 3.3 AC SWITCHING SPECIFICATIONS

The following pages list some of the preliminary AC Specifications for the NS486SXF. All parameters are listed in alphabetical order according to their Symbol.

### The Tables consist of the following:

| Parameter - A short description | of the specification be- |
|---------------------------------|--------------------------|
| ina documented.                 |                          |

# How to calculate the actual specification at a given frequency:

In the formula column, one will see many formulae, which contain the variable T. The T represents one period (or one T-state) of the CPU Clock. So if the CPU is running at 25 MHz, T is equivalent to 40 ns; similarly if the CPU is running at 20 MHz, T is equivalent to 50 ns.

EXAMPLE: Calculate the minimum guaranteed Column Address Setup Time

At 25 MHz: Formula + Min. Spec. = 
$$(0.5T) + (-20 \text{ ns}) = \\ 0.5 (40 \text{ ns}) + (-20 \text{ ns}) = \\ 20 \text{ ns} - 20 \text{ ns} = 0 \text{ ns}$$
 At 20 MHz: Formula + Min. Spec. = 
$$(0.5T) + (-20 \text{ ns}) = \\ 0.5 (50 \text{ ns}) + (-20 \text{ ns}) = \\ 25 \text{ ns} - 20 \text{ ns} = 5 \text{ ns}$$

As the frequency varies, so will many of the specifications. One should always calculate the specification based on the CPU's operating frequency.



# 3.0 Device Specifications (Continued) 3.3.1 DRAM Interface Timing Specification RAS tcas\_1\_tcp\_ CAS ←t<sub>ASR</sub>→ row (n)

\*\*The CLK signal is only included as a reference; no specifications are guaranteed to this signal.

FIGURE 3-5. DRAM Timing Diagram

TABLE 3-3. 4-Cycle Page Miss Preliminary Specifications

|                  | T -                       |         |     | T .          |
|------------------|---------------------------|---------|-----|--------------|
| Symbol           | Parameter                 | Formula | Min | Max          |
| t <sub>ASC</sub> | Column Address Setup Time | 0.5T +  | -20 |              |
| t <sub>ASR</sub> | Row Address Setup Time    | 0.5T +  | -20 |              |
| t <sub>CAC</sub> | Access Time from CAS      | 0.5T +  |     | -5           |
| t <sub>CAH</sub> | Column Address Hold Time  | 0.5T +  | -5  |              |
| t <sub>CAS</sub> | CAS Pulse Width           | 0.5T +  | 0   | 10           |
| t <sub>CP</sub>  | Page Mode CAS Precharge   | 0.5T +  | -10 |              |
| t <sub>DH</sub>  | Write Data Hold Time      | 0.5T +  | -5  |              |
| t <sub>DS</sub>  | Write Data Setup Time     | 0.5T +  | -20 |              |
| toff             | Read Data Valid Hold Time |         | 0   |              |
| t <sub>RAS</sub> | RAS Pulse Width           | 2.5T +  | -15 | Programmable |
| t <sub>RAH</sub> | Row Address Hold Time     | 0.5T +  | -10 |              |
| t <sub>RCD</sub> | RAS to CAS Delay Time     | 1.5T +  | -20 |              |
| t <sub>RCH</sub> | Read Command Hold Time    |         | 0   |              |
| t <sub>RCS</sub> | Read Command Setup Time   | 0.5T +  | -20 |              |
| t <sub>RP</sub>  | RAS Precharge Time        | 1.5T +  | -10 |              |
| t <sub>WCH</sub> | Write Command Hold TIme   | 0.5T +  | -5  |              |
| t <sub>WCS</sub> | Write Command Setup Time  | 0.5T +  | -20 |              |
|                  |                           |         |     |              |

TL/H/12514-14

**TABLE 3-4. 3 Cycle Miss Preliminary Specifications** 

| Symbol           | Parameter                 | Formula | Min | Max  |
|------------------|---------------------------|---------|-----|------|
| t <sub>ASC</sub> | Column Address Setup Time | 0.5T +  | -20 |      |
| t <sub>ASR</sub> | Row Address Setup Time    | 0.5T +  | -20 |      |
| t <sub>CAC</sub> | Access Time From CAS      | 0.5T +  |     | -5   |
| t <sub>CAH</sub> | Column Address Hold Time  | 0.5T +  | -5  |      |
| t <sub>CAS</sub> | CAS Pulse Width           | 0.5T +  | 0   | 10   |
| t <sub>CP</sub>  | Page Mode CAS Precharge   | 0.5T +  | -10 |      |
| t <sub>DH</sub>  | Write Data Hold Time      | 0.5T +  | -5  |      |
| t <sub>DS</sub>  | Write Data Setup Time     | 0.5T +  | -20 |      |
| t <sub>OFF</sub> | Read Data Valid Hold Time |         | 0   |      |
| t <sub>RAS</sub> | RAS Pulse Width           | 2.0T +  | -15 | PROG |
| t <sub>RAH</sub> | Row Address Hold Time     | 0.5T +  | -10 |      |
| t <sub>RCD</sub> | RAS to CAS Delay Time     | 1.0T +  | -20 |      |
| t <sub>RCH</sub> | Read Command Hold Time    |         | 0   |      |
| t <sub>RCS</sub> | Read Command Setup Time   | 0.5T +  | -20 |      |
| t <sub>RP</sub>  | RAS Precharge Time        | 1.0T +  | 0   |      |
| t <sub>WCH</sub> | Write Command Hold Time   | 0.5T +  | -5  |      |
| twcs             | Write Command Setup Time  | 0.5T +  | -20 |      |

### 3.3.2 ISA-like Bus Cycles Timing Specification



 $<sup>^{**}</sup>$ The CLK signal is only included as a reference; no specifications are guaranteed to this signal.

FIGURE 3-6. ISA-like Bus Timing Diagram

TABLE 3-5. No Command Delay ISA-like Bus Specifications

| Symbol            | Parameter                      | Formula          | Min | Max |
|-------------------|--------------------------------|------------------|-----|-----|
| t <sub>AHCD</sub> | Address Hold Time from CMD     | 1.0T +           | -20 |     |
| t <sub>ASCD</sub> | Address Setup TIme to CMD      | 1.0T +           | -20 |     |
| t <sub>CDPW</sub> | Command Pulse Width            | 1.0T + (Wait)T + | -10 |     |
| t <sub>CHCD</sub> | Chip Select Hold Time from CMD | 1.0T +           | -25 |     |
| t <sub>CSCD</sub> | Chip Select Setup Time to CMD  | 1.0T +           | -40 |     |
| t <sub>DOFF</sub> | Read Data TRI-STATE            | 1.0T +           |     | -25 |
| t <sub>RCAT</sub> | Read CMD Data Access Time      | 1.0T + (Wait)T + |     | -30 |
| t <sub>RCDH</sub> | Read CMD Data Hold Time        |                  | 0   |     |
| twcph             | Write CMD Data Hold Time       | 1.0T +           | -25 |     |
| t <sub>WCVD</sub> | Write CMD to Valid Data        |                  |     | 5   |
| twcs              | Write Command Setup Time       | 0.5T +           | -20 |     |

Note: The value of (Wait) in the above formulae, is the number of programmed wait states associated with that access cycle (default value is 7, but may be programmed to 0-7).

TABLE 3-6. One Programmed Command Delay ISA-like Bus Specifications

| Symbol            | Parameter                        | Formula          | Min | Max |
|-------------------|----------------------------------|------------------|-----|-----|
| t <sub>AHCD</sub> | Address Hold Time from CMD       | 1.0T +           | -20 |     |
| t <sub>ASCD</sub> | Address Setup Time to CMD        | 2.0T +           | -20 |     |
| t <sub>CDPW</sub> | Command Pulse Width              | 1.0T + (Wait)T + | -10 |     |
| t <sub>CHCD</sub> | Chip Select Hold Time from CMD   | 1.0T +           | -25 |     |
| t <sub>CSCD</sub> | Chip Select Setup Time to CMD    | 2.0T +           | -40 |     |
| t <sub>DOFF</sub> | Read Data TRI-STATE              | 1.0T +           |     | -25 |
| t <sub>RCAT</sub> | Read CMD Data Access Time        | 1.0T + (Wait)T + |     | -30 |
| t <sub>RCDH</sub> | Read CMD Data Hold Time          |                  | 0   |     |
| twcdh             | Write CMD Data Hold Time         | 1.0T +           | -25 |     |
| twcvd             | Write Valid Data to CMD (Note 2) | 1.0T +           | -5  |     |
| t <sub>WCS</sub>  | Write Command Setup Time         | 0.5T +           | -20 |     |

Note 1: The value of (Wait) in the above formulae, is the number of programmed wait states associated with that access cycle (default value is 7, but may be programmed to 0-7).

Note 2: For this case Valid Write Data Sets-up to the leading edge of the Command Strobe.

### 3.3.3 Ready Feedback Timing Specifications



FIGURE 3-7. Ready Feedback Timing Diagram

TL/H/12514-16

**TABLE 3-7. Ready Signal Timing Specifications** 

| Symbol            | Parameter                    | Formula          | Min | Max |
|-------------------|------------------------------|------------------|-----|-----|
| t <sub>RACD</sub> | RDY Active to CMD Rising     | (E_RDY)T +       | 0   |     |
| t <sub>RDYH</sub> | RDY Hold Time from CMD       |                  | 0   |     |
| t <sub>RDYI</sub> | CMD to RDY Inactive Feedback | 1.0T + (Wait)T + |     | -30 |

Note: The value of (Wait) in the above formulae, is the number of programmed wait states associated with that access cycle (default value is 7, but may be programmed to 0-7). The value of (E\_RDY) in the above formulae, is the number of programmed extended ready states associated with every access cycle (default number is 2, but may be programmed to 0-2).

### 3.3.4 OSCX1 AC Specification



TL/H/12514-17

FIGURE 3-8. TTL Clock Input Timing Diagram
TABLE 3-8. TTL Clock Input Specification

| Symbol           | Parameter             | Min                           | Max | Unit |
|------------------|-----------------------|-------------------------------|-----|------|
| t <sub>CTp</sub> | CTTL Clock Period     | 40                            | 870 | ns   |
| t <sub>CTh</sub> | CTTL High Time (Note) | (0.5 X t <sub>CTp</sub> ) - 4 |     | ns   |
| t <sub>CTI</sub> | CTTL Low Time (Note)  | (0.5 X t <sub>CTp</sub> ) - 4 |     | ns   |
| t <sub>CTr</sub> | CTTL Rise Time        |                               | 4   | ns   |
| t <sub>CTf</sub> | CTTL Fall Time        |                               | 4   | ns   |

 $\textbf{Note:} \ \, \textbf{Except for the cycle in which the core frequency is changed. In this cycle, } \ \, t_{CTh} \ \, \text{and} \ \, t_{CTl} \ \, \text{relate to different }} \ \, t_{CTp} \ \, \text{cycles.}$ 

3.3.5 Peripheral Timing Specifications

### 3.3.5.1 DMA CONTROLLER



FIGURE 3-9. DMA Controller Read Timing Diagram

TL/H/12514-18



FIGURE 3-10. DMA Controller Write Timing Diagram

TL/H/12514-19

**TABLE 3-9. DMA Controller Specifications** 

| Symbol               | Parameter                             | Min         | Тур | Max        |
|----------------------|---------------------------------------|-------------|-----|------------|
| t <sub>rdyl</sub>    | RDY Inactive Low Setup to CMD Active  | -15 ns      |     |            |
| t <sub>rdyh</sub>    | RDY Active High Setup to CMD Inactive |             |     | 2T + 15 ns |
| t <sub>eoprci</sub>  |                                       | 45 ns       |     |            |
| t <sub>eopwci</sub>  |                                       | 2T + 5 ns   |     |            |
| t <sub>drqlwci</sub> |                                       | 2T + 36 ns  |     |            |
| t <sub>drqlrci</sub> |                                       | T + 40 ns   |     |            |
| t <sub>dckrca</sub>  |                                       | 2T + 2.2 ns |     |            |



FIGURE 3-11. PIC Timing Diagram

TL/H/12514-20

**TABLE 3-10. PIC Timing Specifications** 

| Symbol               | Parameter | Min | Тур | Max |
|----------------------|-----------|-----|-----|-----|
| t <sub>picjljh</sub> |           | 100 |     |     |
| t <sub>picahrl</sub> |           | 0   |     |     |
| t <sub>picrlrh</sub> |           | 235 |     |     |
| tpicrhax             |           | 0   |     |     |
| t <sub>picrldv</sub> |           |     |     | 200 |
| tpicrhdz             |           | 10  |     |     |
| tpicrhrl             |           | 100 |     |     |

### 3.3.5.3 PARALLEL PORT

TABLE 3-11. Parallel Port Compatibility Mode Handshake Timing Values

| Symbol                           | Measured<br>At    | Measured<br>From       | Measured<br>to           | Value<br>(min/max)       | Compliance             |
|----------------------------------|-------------------|------------------------|--------------------------|--------------------------|------------------------|
| T <sub>ready</sub>               | Host Output       | Busy V <sub>IL</sub>   | Strobe V <sub>OH</sub>   | 0 min                    | Compatible Hosts       |
| T <sub>setup</sub> (host)        | Host Output       | Data Stable            | Strobe V <sub>OH</sub>   | 750 ns min               | Compatible Hosts       |
| T <sub>setup</sub> (peripheral)  | Peripheral Input  | Data Stable            | Strobe V <sub>IH</sub>   | 500 ns max*              | Compatible Peripherals |
| T <sub>strobe</sub> (host)       | Host Output       | Strobe V <sub>OL</sub> | Strobe > V <sub>OL</sub> | 750 ns min<br>500 μs max | Compatible Hosts       |
| T <sub>strobe</sub> (peripheral) | Peripheral Input  | Strobe V <sub>IL</sub> | Strobe > V <sub>IL</sub> | 500 ns max               | Compatible Peripherals |
| T <sub>hold</sub> (host)         | Host Output       | Strobe V <sub>OH</sub> | Data or AutoFd Change    | 750 ns min               | Compatible Hosts       |
| T <sub>hold</sub> (peripheral)   | Peripheral Input  | Strobe V <sub>IL</sub> | Data or AutoFd Change    | 500 ns max               | Compatible Peripherals |
| T <sub>busy</sub>                | Peripheral Output | Strobe V <sub>IL</sub> | Busy V <sub>OH</sub>     | 500 ns max               | Compliant Peripherals  |
| T <sub>reply</sub>               | Peripheral Output | Strobe V <sub>IL</sub> | Ack V <sub>OH</sub>      | 0 min                    | Compatible Peripherals |
| T <sub>ack</sub>                 | Peripheral Output | Ack V <sub>OL</sub>    | Ack V <sub>OL</sub>      | 500 ns min<br>10 μs max  | Compatible Peripherals |
| T <sub>nbusy</sub>               | Peripheral Output | Ack V <sub>OH</sub>    | Busy V <sub>OH</sub>     | 0 min**                  | Compliant Peripherals  |
| T <sub>next</sub>                | Host Output       | Ack V <sub>IL</sub>    | Strobe V <sub>OH</sub>   | 0 min                    | Compliant Hosts        |

Note 1: For more information on the history of Centronics Standard Parallel and PC-Compatible Parallel Interfaces, see annex Ca and in particular C.6.2 for Busy-to-Ack timing variations.

Note 2:  $V_{\text{IL}}$  is the low-level voltage input

 $V_{\mbox{\scriptsize OL}}$  is the low-level voltage output

VOH is the high-level voltage output

 $\ensuremath{\text{V}_{\text{IH}}}$  is the high-level voltage input

TABLE 3-12. Parallel Port IEEE 1284 Mode Handshake Timing Values

| Symbol          | Parameter                                    | Min    | Max      |
|-----------------|----------------------------------------------|--------|----------|
| T <sub>H</sub>  | Host Response Time                           | 0      | 1.0s     |
| T∞              | Infinite Response Time                       | 0      | Infinite |
| TL              | Peripheral Response Time                     | 0      | 35 ms    |
| T <sub>R</sub>  | Peripheral Response Time (ECP Mode Only)     | 0      |          |
| T <sub>S</sub>  | Host Recovery Time (ECP Mode Only)           | 35 ms  |          |
| T <sub>P</sub>  | Minimum Setup or Pulse Width                 | 0.5 μs |          |
| T <sub>D</sub>  | Minimum Data Setup Time (ECP/EPP Modes Only) | 0      |          |
| T <sub>ES</sub> | Short Response Time (EPP Mode Only)          | 0      | 125 ms   |
| T <sub>EL</sub> | Long Response Time (EPP Mode Only)           | 0      | 10 μs    |
| T <sub>ER</sub> | Termination Pulse Width (EPP Mode Only)      | 50 μs  | Infinite |

<sup>\*</sup>The maximum value stated for peripherals in this table are referenced to the peripheral. For example, the peripheral cannot require more than 500 ns data setup time.

<sup>\*\*</sup>Recognize that complementary signal changes may have overlapping signal transistions. The zero minimum value cannot be guaranteed.

### 3.3.5.4 PCMCIA CONTROLLER



FIGURE 3-12. Memory Read Timing

TL/EE/12514-21

TABLE 3-13. PCMCIA Memory Read Timing Specifications

| Symbol               | Parameter | Condition | Min   | Тур | Max    |
|----------------------|-----------|-----------|-------|-----|--------|
| t <sub>pcavgl</sub>  |           |           | 50 ns |     |        |
| t <sub>pghax</sub>   |           |           | 20 ns |     |        |
| t <sub>pcglwtv</sub> |           |           |       |     | 35 ns  |
| t <sub>pcavqv</sub>  |           |           |       |     | 250 ns |
| t <sub>pcghqz</sub>  |           |           | 0 ns  |     |        |
| t <sub>pcglqv</sub>  |           |           |       |     | 125 ns |



FIGURE 3-13. Memory Write Timing Diagram

TL/EE/12514-22

**TABLE 3-14. Memory Write Timing Diagram** 

| Symbol               | Parameter | Condition | Min                                                     | Тур | Max   |
|----------------------|-----------|-----------|---------------------------------------------------------|-----|-------|
| t <sub>pcavgl</sub>  |           |           | 50 ns                                                   |     |       |
| t <sub>pcax</sub>    |           |           | 20 ns                                                   |     |       |
| tpcwlwh              |           |           | 60 ns + (t <sub>sysclk</sub> ) ● (number of waitstates) |     |       |
| t <sub>pcdvwh</sub>  |           |           | 100 ns                                                  |     |       |
| t <sub>pcwmdx</sub>  |           |           | 30 ns                                                   |     |       |
| t <sub>pcwlwtv</sub> |           |           |                                                         |     | 35 ns |



FIGURE 3-14. I/O Read Timing

TL/EE/12514-23

TABLE 3-15. PCMCIA I/O Read Specifications

| Symbol                | Parameter | Condition | Min    | Тур | Max    |
|-----------------------|-----------|-----------|--------|-----|--------|
| t <sub>pcavigl</sub>  |           |           | 100 ns |     |        |
| t <sub>pcighax</sub>  |           |           | 20 ns  |     |        |
| t <sub>pcigligh</sub> |           |           | 180 ns |     |        |
| t <sub>pcavisl</sub>  |           |           |        |     | 35 ns  |
| t <sub>pcavish</sub>  |           |           |        |     | 35 ns  |
| t <sub>pciglwtl</sub> |           |           |        |     | 35 ns  |
| t <sub>pciglqv</sub>  |           |           |        |     | 120 ns |
| t <sub>pcighqx</sub>  |           |           | 0 ns   |     |        |
| t <sub>pcwthqv</sub>  |           |           |        |     | 35 ns  |



FIGURE 3-15. I/O Write Timing Diagram

### TABLE 3-16. PCMCIA I/O Write Specifications

| Symbol               | Parameter | Condition | Min    | Тур | Max   |
|----------------------|-----------|-----------|--------|-----|-------|
| t <sub>pcaviwl</sub> |           |           | 100 ns |     |       |
| t <sub>pciwhax</sub> |           |           | 20 ns  |     |       |
| t <sub>pcavisl</sub> |           |           |        |     | 35 ns |
| t <sub>pcavish</sub> |           |           |        |     | 35 ns |
| tpciwlwtl            |           |           |        |     | 35 ns |
| tpcdviwl             |           |           | 80 ns  |     |       |
| tpcwthiwh            |           |           | 0 ns   |     |       |
| tpciwhdx             |           |           | 30 ns  |     |       |

3.3.5.5 MICROWIRE (3-WIRE) & ACCESS.BUS



FIGURE 3-16. Access.bus Timing Diagram

TL/EE/12514-25

### TABLE 3-17. Access.Bus Timing Specifications

| Symbol              | Parameter                                      | Formula | Min    | Max     |
|---------------------|------------------------------------------------|---------|--------|---------|
| f <sub>sclk</sub>   | SCLK Clock Frequency                           |         |        | 100 kHz |
| t <sub>buf</sub>    | Bus Free Time between STOP and START Condition |         | 4.7 μs |         |
| t <sub>low</sub>    | Low Period of the SCLK Clock                   |         | 4.7 μs |         |
| t <sub>high</sub>   | High Period of the SCLK Clock                  |         | 4.0 μs |         |
| t <sub>dhold</sub>  | Data Hold Time                                 |         | 250    |         |
| t <sub>dset</sub>   | Data Setup Time                                |         | 250    |         |
| t <sub>su:sto</sub> | Setup Time for STOP Condition                  |         | 4.0 μs |         |
| t <sub>su:sta</sub> | Hold Time for START Condition                  |         | 4.7 μs |         |

### 3.3.5.6 FIFO UART

| Symbol           | Parameter                       | Condition | Min | Max   | Units |
|------------------|---------------------------------|-----------|-----|-------|-------|
| D                | OSC Clock Divider               |           | 1   | 63    | CLKs  |
| D                | Baud Divisor                    |           | 1   | 65535 | CLKs  |
| t <sub>BHD</sub> | Baud Output Positive Edge Delay |           |     | 56    | ns    |
| t <sub>BLD</sub> | Baud Output Negative Edge Delay |           |     | 56    | ns    |



TL/EE/12514-26

| Symbol             | Parameter        | Condition | Min    | Max  | Units           |
|--------------------|------------------|-----------|--------|------|-----------------|
| t <sub>IRTXW</sub> | IRTX Pulse Width |           | 1.6 µs | 3/16 | BAUD OUT Cycles |
| t <sub>IRRXW</sub> | IRRX Pulse Width |           | 1.6 μs | 6/16 | BAUD OUT Cycles |



FIGURE 3-17. UART Baud Rate and Infrared Clocks

TL/EE/12514-27

| Symbol            | Parameter                            | Min | Max | Units          |
|-------------------|--------------------------------------|-----|-----|----------------|
| t <sub>SINT</sub> | Delay from Stop Bit to Set Interrupt |     | 2   | BAUDOUT Cycles |
| t <sub>STI</sub>  | Delay from Start Bit to IRQ          |     | 8   | BAUDOUT Cycles |
| t <sub>SI</sub>   | Delay from Initial Write to IRQ      | 16  | 24  | BAUDOUT Cycles |
| t <sub>IRS</sub>  | Delay from IRQ Reset to Tx Start     | 8   | 24  | BAUDOUT Cycles |
| t <sub>MDO</sub>  | Delay from Write to Output           |     | 40  | ns             |
| t <sub>RIM</sub>  | Delay to Reset IRQA from Read        |     | 78  | ns             |
| t <sub>SIM</sub>  | Delay to Set IRQ from Modem Input    |     | 40  | ns             |

 $BAUDOUT Cycle = \frac{Input Clock Frequency}{16 x Baudrate Divisor}$ 

 $\mbox{Input Clock Frequency} = \frac{\mbox{OSCX1 Frequency}}{\mbox{UART Clock Divisor}}$ 

Registers: Divisor Latch Holds Baudrate Divisor EF70 holds UART Clock Divisor



FIGURE 3-18. UART IRQ Timing



### 3.3.5.7 LCD CONTROLLER



FIGURE 3-20. LCD Controller Timing Diagram

**TABLE 3-18. LCD Controller Timing Specifications** 

| Symbol             | Parameter                  | Condition    | Min                           | Тур     | Max   |
|--------------------|----------------------------|--------------|-------------------------------|---------|-------|
| t <sub>lcclf</sub> | Frame Period               | Programmable |                               | 14.3 ms |       |
| t <sub>lccl2</sub> | Dot Clock Period           | Programmable | Oscx1*6                       |         |       |
| t <sub>lcds</sub>  | LCD Data Situp, CL2 Fall   |              | (t <sub>lccl2</sub> )/2-50 ns |         |       |
| t <sub>lcdh</sub>  | LCD Data Hold, CL2 Fall    |              | (t <sub>lccl2</sub> )/2-50 ns |         |       |
| t <sub>lcdd</sub>  | LCD Data Delay, CL2 Rise   |              | (t <sub>lccl2</sub> )/2-50 ns |         | 50 ns |
| t <sub>Icfp</sub>  | CL2 Falling to CL1 Rising  |              | (t <sub>lccl2</sub> )/2-50 ns |         |       |
| t <sub>lcbp</sub>  | CL1 Falling to CL2 Rising  |              | (t <sub>lccl2</sub> )/2-50 ns |         |       |
| t <sub>lcfs</sub>  | CLF Setup to CL1 Fall      |              | t <sub>lccl2</sub>            |         |       |
| t <sub>lcfh</sub>  | CLF Hold from CL1 Fall     |              | (t <sub>lccl2</sub> )/2-20 ns |         |       |
| t <sub>llsu</sub>  | CL1 Load Setup Time        |              | (t <sub>lccl2</sub> )/2-50 ns |         |       |
| t <sub>IIcl2</sub> | CL1 Falling to CL2 Falling |              | (t <sub>lccl2</sub> )/2-50 ns |         |       |
| t <sub>w</sub>     | Pulse Width                |              | (t <sub>lccl2</sub> )/2-50 ns |         |       |

### 3.3.5.8 SUPPORTED TESTMODES

| Symbol            | Parameter                  | Conditions | Min | Max | Units |
|-------------------|----------------------------|------------|-----|-----|-------|
| t <sub>AND</sub>  | AND Function Result Delay  |            |     | 1   | ms    |
| t <sub>HILO</sub> | HI/LO Function Drive Delay |            |     | 1   | ms    |
| t <sub>TRI</sub>  | TRI-STATE Outputs Delay    |            |     | 1   | ms    |
| tтоg              | Toggle Function Delay      |            |     | 1   | ms    |



FIGURE 3-21. Testmode Timing Diagram



3.4 Physical Dimensions inches (millimeters)

The NS486SXF is provided in a 160-lead, 28mm x 28mm, PQFP package.



FIGURE 3-22. Plastic Package Specifications

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### Products Applications

Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security

Logic Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID <u>www.ti-rfid.com</u>
OMAP Mobile Processors www.ti.com/omap

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

TI E2E Community Home Page <u>e2e.ti.com</u>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated