Dual, Wideband, High Output Current
Operational Amplifier with Active Off-Line Control
Check for Samples: OPA2673

FEATURES
• WIDEBAND +12V OPERATION:
  340MHz (G = +4V/V)
• UNITY-GAIN STABLE: 600MHz (G = +1)
• HIGH OUTPUT CURRENT: 700mA
• OUTPUT VOLTAGE SWING: 9.8V_{PP}
• HIGH SLEW RATE: 3000V/μs
• LOW SUPPLY CURRENT: 16mA/ch
• OVERTEMPERATURE PROTECTION CIRCUIT
• FLEXIBLE POWER CONTROL
• OUTPUT CURRENT LIMIT (±800mA)
• ACTIVE OFF-LINE FOR TDMA

APPLICATIONS
• POWER LINE MODEMS
• MATCHED I/Q CHANNEL AMPLIFIERS
• BROADBAND VIDEO LINE DRIVERS
• ARB LINE DRIVERS
• HIGH CAP LOAD DRIVERS

DESCRIPTION
The OPA2673 provides the high output current and low distortion required in emerging Power Line Modem driver applications. Operating on a single +12V supply, the OPA2673 consumes a low 16mA/ch quiescent current to deliver a very high 700mA output current. This output current supports even the most demanding Power Line Modem requirements with greater than 460mA minimum output current (+25°C minimum value) with low harmonic distortion.

Power control features are included to allow system power consumption to be minimized. Two logic control lines allow four quiescent power settings: full power, 75% bias power in applications that are less demanding, 50% bias power cutback for short loops, and offline with active offline control to present a high impedance even with large signals present at the output pin.

Specified on ±6V supplies (to support +12V operation), the OPA2673 also supports up to +13V single or ±6.5V dual supplies. Video applications benefit from a very high output current to drive up to 10 parallel video loads (15Ω) with < 0.1%/0.1° dG/dΦ nonlinearity.

RELATED PRODUCTS

<table>
<thead>
<tr>
<th>SINGLES</th>
<th>DUALS</th>
<th>TRIPLES</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA691</td>
<td>OPA2691</td>
<td>OPA3691</td>
<td>Single +12V Capable</td>
</tr>
<tr>
<td>—</td>
<td>THS6042</td>
<td>—</td>
<td>±15V Capable</td>
</tr>
<tr>
<td>—</td>
<td>OPA2677</td>
<td>—</td>
<td>Single +12V Capable</td>
</tr>
<tr>
<td>—</td>
<td>OPA2674</td>
<td>—</td>
<td>Single +12V Capable, Output Current Limit</td>
</tr>
</tbody>
</table>

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.
OPA2673

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

PACKAGE/ORDERING INFORMATION (1)

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE-LEAD</th>
<th>PACKAGE DESIGNATOR</th>
<th>SPECIFIED TEMPERATURE RANGE</th>
<th>PACKAGE MARKING</th>
<th>ORDERING NUMBER</th>
<th>TRANSPORT MEDIA, QUANTITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2673</td>
<td>QFN-16</td>
<td>RGV</td>
<td>−40°C to +85°C</td>
<td>OPA2673</td>
<td>OPA2673IRGVT</td>
<td>Tape and Reel, 250</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>OPA2673IRGVR</td>
<td>Tape and Reel, 2500</td>
</tr>
</tbody>
</table>

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

ABSOLUTE MAXIMUM RATINGS (1)

Over operating free-air temperature range (unless otherwise noted).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>OPA2673</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power supply</td>
<td>±6.5</td>
<td>VDC</td>
</tr>
<tr>
<td>Internal power dissipation</td>
<td>See Thermal Characteristics</td>
<td></td>
</tr>
<tr>
<td>Differential input voltage</td>
<td>±2</td>
<td>V</td>
</tr>
<tr>
<td>Input common-mode voltage range</td>
<td>±VS</td>
<td>V</td>
</tr>
<tr>
<td>Storage temperature range: RGV package</td>
<td>−65 to +125</td>
<td>°C</td>
</tr>
<tr>
<td>Junction temperature, TJ</td>
<td>+150</td>
<td>°C</td>
</tr>
<tr>
<td>Continuous operating junction temperature</td>
<td>+139</td>
<td>°C</td>
</tr>
<tr>
<td>ESD rating:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Human body model (HBM)</td>
<td>2000</td>
<td>V</td>
</tr>
<tr>
<td>Charge device model (CDM)</td>
<td>1500</td>
<td>V</td>
</tr>
<tr>
<td>Machine model (MM)</td>
<td>200</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

PIN CONFIGURATION

RGV PACKAGE
QFN-16
(TOP VIEW)
**ELECTRICAL CHARACTERISTICS: V_S = ±6V**

At T_A = +25°C, A0 = A1 = 0 (full power), G = +4V/V, R_F = 402Ω, and R_L = 100Ω, unless otherwise noted. See Figure 76 for ac performance only. Single channel specifications, except where noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>OPA2673IRGV</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>TYP</td>
<td>MIN/ MAX OVER TEMPERATURE</td>
</tr>
<tr>
<td></td>
<td>+25°C</td>
<td>+25°C(2)</td>
</tr>
<tr>
<td>Small-signal bandwidth</td>
<td>600 MHz</td>
<td>MHz typ</td>
</tr>
<tr>
<td>G = +1V/V, R_F = 511Ω, V_O = 500mV_F</td>
<td>450 MHz</td>
<td>MHz typ</td>
</tr>
<tr>
<td>G = +2V/V, R_F = 475Ω, V_O = 500mV_F</td>
<td>340 MHz</td>
<td>MHz min</td>
</tr>
<tr>
<td>G = +4V/V, R_F = 402Ω, V_O = 500mV_F</td>
<td>360 MHz</td>
<td>MHz min</td>
</tr>
<tr>
<td>G = +8V/V, R_F = 250Ω, V_O = 500mV_F</td>
<td>2 MHz</td>
<td>dB typ</td>
</tr>
<tr>
<td>Peaking at a gain of +1V/V</td>
<td>2 dB</td>
<td>dB typ</td>
</tr>
<tr>
<td>Bandwidth for 0.1dB flatness</td>
<td>50 MHz</td>
<td>MHz typ</td>
</tr>
<tr>
<td>Large-signal bandwidth</td>
<td>300 MHz</td>
<td>MHz typ</td>
</tr>
<tr>
<td>Slew rate</td>
<td>3000 V/µs</td>
<td>V/µs min</td>
</tr>
<tr>
<td>Rise-and-fall time</td>
<td>1.2 ns</td>
<td>ns typ</td>
</tr>
<tr>
<td>Harmonic distortion</td>
<td>G = +4V/V, V_O = 2V_pp, 10MHz, R_L = 50Ω</td>
<td></td>
</tr>
<tr>
<td>2nd harmonic</td>
<td>A1 = 0, A0 = 0, full bias</td>
<td>-67 dBc</td>
</tr>
<tr>
<td>A1 = 0, A0 = 1, 75% bias</td>
<td>-70 dBc</td>
<td>max B</td>
</tr>
<tr>
<td>A1 = 1, A0 = 0, 50% bias</td>
<td>-69 dBc</td>
<td>typ C</td>
</tr>
<tr>
<td>3rd harmonic</td>
<td>A1 = 0, A0 = 0, full bias</td>
<td>-80 dBc</td>
</tr>
<tr>
<td>A1 = 0, A0 = 1, 75% bias</td>
<td>-75 dBc</td>
<td>max B</td>
</tr>
<tr>
<td>A1 = 1, A0 = 0, 50% bias</td>
<td>-68 dBc</td>
<td>typ C</td>
</tr>
<tr>
<td>G = +4V/V, V_O = 2V_pp, 20MHz, R_L = 50Ω</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2nd harmonic</td>
<td>A1 = 0, A0 = 0, full bias</td>
<td>-68 dBc</td>
</tr>
<tr>
<td>A1 = 0, A0 = 1, 75% bias</td>
<td>-67 dBc</td>
<td>max B</td>
</tr>
<tr>
<td>A1 = 1, A0 = 0, 50% bias</td>
<td>-65 dBc</td>
<td>typ C</td>
</tr>
<tr>
<td>3rd harmonic</td>
<td>A1 = 0, A0 = 0, full bias</td>
<td>-72 dBc</td>
</tr>
<tr>
<td>A1 = 0, A0 = 1, 75% bias</td>
<td>-66 dBc</td>
<td>max B</td>
</tr>
<tr>
<td>A1 = 1, A0 = 0, 50% bias</td>
<td>-60 dBc</td>
<td>typ C</td>
</tr>
<tr>
<td>Small-signal bandwidth</td>
<td>2.4 mV/°C</td>
<td>nV/°C max</td>
</tr>
<tr>
<td>Input voltage noise</td>
<td>2.8 mV/°C</td>
<td>nV/°C max</td>
</tr>
<tr>
<td>Noninverting input current noise</td>
<td>3.2 mV/°C</td>
<td>nV/°C max</td>
</tr>
<tr>
<td>Inverting input current noise</td>
<td>3.6 mV/°C</td>
<td>nV/°C max</td>
</tr>
<tr>
<td>Differential gain error</td>
<td>2.4 mV/°C</td>
<td>nV/°C max</td>
</tr>
<tr>
<td>Differential phase error</td>
<td>2.8 mV/°C</td>
<td>nV/°C max</td>
</tr>
<tr>
<td>Channel-to-channel crosstalk (QFN-16)</td>
<td>3.2 mV/°C</td>
<td>nV/°C max</td>
</tr>
</tbody>
</table>

(1) Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

(2) Junction temperature = ambient for +25°C tested specifications.

(3) Junction temperature = ambient at low temperature limit; junction temperature = ambient +18°C at high temperature limit for over temperature specifications.

(4) Current is considered positive-out-of node. V_CM is the input common-mode voltage.

---

Copyright © 2008–2010, Texas Instruments Incorporated

Submit Documentation Feedback

Product Folder Link(s): OPA2673
ELECTRICAL CHARACTERISTICS: $V_S = \pm 6V$ (continued)

At $T_A = +25^\circ C$, $A0 = A1 = 0$ (full power), $G = +4V/V$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise noted. See Figure 76 for ac performance only. Single channel specifications, except where noted.

### DC PERFORMANCE (continued)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN/ MAX OVER TEMP (^{\circ} C)</th>
<th>UNIT</th>
<th>TEST LEVEL (^{(1)})</th>
</tr>
</thead>
<tbody>
<tr>
<td>Noninverting input bias current</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm 5$</td>
<td>$\pm 25$</td>
<td>$\pm 27$</td>
</tr>
<tr>
<td>Noninverting input bias current drift</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm 45$</td>
<td>$\pm 47$</td>
<td>$\mu A/^\circ C$</td>
</tr>
<tr>
<td>Noninverting input bias current matching</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm 0.5$</td>
<td>$\pm 5$</td>
<td>$\pm 6$</td>
</tr>
<tr>
<td>Inverting input bias current</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm 6$</td>
<td>$\pm 48$</td>
<td>$\pm 52$</td>
</tr>
<tr>
<td>Inverting input bias current drift</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm 6$</td>
<td>$\pm 25$</td>
<td>$\pm 30$</td>
</tr>
</tbody>
</table>

### INPUT \(^{(5)}\)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN/ MAX OVER TEMP (^{\circ} C)</th>
<th>UNIT</th>
<th>TEST LEVEL (^{(1)})</th>
</tr>
</thead>
<tbody>
<tr>
<td>Common-mode input range (^{(6)})</td>
<td>$V_{CM} = 0V$, Input-referred</td>
<td>$\pm 3.6$</td>
<td>$\pm 3.5$</td>
<td>$\pm 3.3$</td>
</tr>
<tr>
<td>Common-mode rejection ratio</td>
<td>$V_{CM} = 0V$, Input-referred</td>
<td>$56$</td>
<td>$50$</td>
<td>$48$</td>
</tr>
<tr>
<td>Noninverting input impedance</td>
<td>Open-loop</td>
<td>$1.5 \parallel$</td>
<td>$1.5$</td>
<td>$MO \parallel$</td>
</tr>
<tr>
<td>Inverting input resistance</td>
<td>Open-loop</td>
<td>$32$</td>
<td>$16$</td>
<td>$\Omega$</td>
</tr>
<tr>
<td>Shutdown isolation</td>
<td>$G = +4V/V, f = 1MHz, A_1 = A_0 = 1$</td>
<td>$85$</td>
<td>$dB$</td>
<td>typ</td>
</tr>
</tbody>
</table>

### OUTPUT

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN/ MAX OVER TEMP (^{\circ} C)</th>
<th>UNIT</th>
<th>TEST LEVEL (^{(1)})</th>
</tr>
</thead>
<tbody>
<tr>
<td>Voltage output swing</td>
<td>No load</td>
<td>$\pm 4.9$</td>
<td>$\pm 4.8$</td>
<td>$\pm 4.7$</td>
</tr>
<tr>
<td></td>
<td>100\Omega load</td>
<td>$\pm 4.8$</td>
<td>$\pm 4.75$</td>
<td>$\pm 4.7$</td>
</tr>
<tr>
<td></td>
<td>25\Omega load</td>
<td>$\pm 4.7$</td>
<td>$\pm 4.5$</td>
<td>$\pm 4.4$</td>
</tr>
<tr>
<td>Output current at full power (peak)</td>
<td>$R_L = 4\Omega$, $A_1 = 0$, $A_0 = 0$</td>
<td>$\pm 700$</td>
<td>$\pm 660$</td>
<td>$\pm 640$</td>
</tr>
<tr>
<td>Output current at 75% bias (peak)</td>
<td>$R_L = 4\Omega$, $A_1 = 0$, $A_0 = 1$</td>
<td>$\pm 500$</td>
<td>$\pm 350$</td>
<td>$\pm 325$</td>
</tr>
<tr>
<td>Output current at 50% bias (peak)</td>
<td>$R_L = 4\Omega$, $A_1 = 1$, $A_0 = 0$</td>
<td>$\pm 180$</td>
<td>$\pm 120$</td>
<td>$\pm 115$</td>
</tr>
<tr>
<td>Short-circuit current</td>
<td>$V_O = 0V$</td>
<td>$\pm 800$</td>
<td>$mA$</td>
<td>typ</td>
</tr>
<tr>
<td>Closed-loop output impedance at full power</td>
<td>$G = +4V/V, f \leq 100kHz$, $A_1 = 0$, $A_0 = 0$</td>
<td>$0.01$</td>
<td>$\Omega$</td>
<td>typ</td>
</tr>
<tr>
<td>Closed-loop output impedance at 75% bias</td>
<td>$G = +4V/V, f \leq 100kHz$, $A_1 = 0$, $A_0 = 1$</td>
<td>$0.01$</td>
<td>$\Omega$</td>
<td>typ</td>
</tr>
<tr>
<td>Closed-loop output impedance at 50% bias</td>
<td>$G = +4V/V, f \leq 100kHz$, $A_1 = 1$, $A_0 = 0$</td>
<td>$0.01$</td>
<td>$\Omega$</td>
<td>typ</td>
</tr>
<tr>
<td>Output impedance at shutdown</td>
<td>$25 \parallel 4$</td>
<td>$k\Omega \parallel pF$</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Output switching glitch</td>
<td>Inputs at GND</td>
<td>$\pm 20$</td>
<td>$mV$</td>
<td>typ</td>
</tr>
</tbody>
</table>

### POWER CONTROL

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN/ MAX OVER TEMP (^{\circ} C)</th>
<th>UNIT</th>
<th>TEST LEVEL (^{(1)})</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum logic 0</td>
<td>$A_1, A_0, V_S = \pm 6V$</td>
<td>$0.8$</td>
<td>$0.8$</td>
<td>$0.8$</td>
</tr>
<tr>
<td>Minimum logic 1</td>
<td>$A_1, A_0, V_S = \pm 6V$</td>
<td>$2$</td>
<td>$2$</td>
<td>$2$</td>
</tr>
<tr>
<td>Logic input current</td>
<td>$A_0, A_1 = 0$, each line</td>
<td>$6$</td>
<td>$8$</td>
<td>$9$</td>
</tr>
<tr>
<td></td>
<td>$A_0, A_1 = 1$, each line</td>
<td>$-50$</td>
<td>$-110$</td>
<td>$-125$</td>
</tr>
</tbody>
</table>

\(^{(5)}\) Current is considered positive-out-of node. $V_{CM}$ is the input common-mode voltage.

\(^{(6)}\) Tested < 3dB below minimum CMRR specifications at $\pm$CMIR limits.
ELECTRICAL CHARACTERISTICS: $V_S = \pm 6V$ (continued)

At $T_A = +25^\circ C$, $A0 = A1 = 0$ (full power), $G = +4V/V$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise noted. See Figure 76 for ac performance only. Single channel specifications, except where noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>OPA2673IRGV</th>
</tr>
</thead>
<tbody>
<tr>
<td>POWER SUPPLY</td>
<td></td>
<td>TYP</td>
</tr>
<tr>
<td>Specified operating voltage</td>
<td>$+25^\circ C$</td>
<td>$\pm 6$</td>
</tr>
<tr>
<td>Maximum operating voltage</td>
<td>$+25^\circ C$</td>
<td>$\pm 6.5$</td>
</tr>
<tr>
<td>Minimum operating voltage (dual supply)</td>
<td>$+25^\circ C$</td>
<td>$\pm 3.5$</td>
</tr>
<tr>
<td>Minimum operating voltage (single supply)</td>
<td>$+25^\circ C$</td>
<td>$\pm 5.75$</td>
</tr>
<tr>
<td>Maximum quiescent current at full power</td>
<td>$V_S = \pm 6V$, Total both channels, $A1 = 0$, $A0 = 0$</td>
<td>$+25^\circ C$</td>
</tr>
<tr>
<td>Minimum quiescent current at full power</td>
<td>$V_S = \pm 6V$, Total both channels, $A1 = 0$, $A0 = 0$</td>
<td>$+25^\circ C$</td>
</tr>
<tr>
<td>Supply current at 75% bias</td>
<td>$V_S = \pm 6V$, Total both channels, $A1 = 0$, $A0 = 1$</td>
<td>$+25^\circ C$</td>
</tr>
<tr>
<td>Supply current at 50% bias</td>
<td>$V_S = \pm 6V$, Total both channels, $A1 = 1$, $A0 = 0$</td>
<td>$+25^\circ C$</td>
</tr>
<tr>
<td>Supply current (off-line)</td>
<td>$V_S = \pm 6V$, Total both channels, $A1 = 1$, $A0 = 1$</td>
<td>$+25^\circ C$</td>
</tr>
<tr>
<td>Supply current step time</td>
<td></td>
<td>$+25^\circ C$</td>
</tr>
<tr>
<td>Power-supply rejection ratio (–PSRR)</td>
<td>Input-referred</td>
<td>$+25^\circ C$</td>
</tr>
</tbody>
</table>

THERMAL CHARACTERISTICS

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>OPA2673IRGV</th>
</tr>
</thead>
<tbody>
<tr>
<td>Specified operating temperature range</td>
<td>IRGV package</td>
<td>$-40$ to $+85$</td>
</tr>
<tr>
<td>Thermal resistance, $\theta_{JA}$</td>
<td>Junction-to-ambient</td>
<td>45</td>
</tr>
<tr>
<td>RGV</td>
<td>QFN-16</td>
<td>PowerPAD soldered to PCB</td>
</tr>
<tr>
<td>PowerPAD floating(7)</td>
<td>PowerPAD floating(7)</td>
<td>75</td>
</tr>
</tbody>
</table>

(7) PowerPad is physically connected to the negative ($-V_S$) supply for dual-supply configuration or ground (GND) for single-supply configuration.
TYPICAL CHARACTERISTICS: \( V_S = \pm 6V \), Full Bias

At \( T_A = +25°C \), \( G = +4\text{V/V} \), \( R_F = 402\Omega \), and \( R_L = 100\Omega \), unless otherwise specified.

**SMALL-SIGNAL FREQUENCY RESPONSE**

Figure 1.

**LARGE-SIGNAL FREQUENCY RESPONSE**

Figure 3.

**SMALL-SIGNAL AND LARGE-SIGNAL PULSE RESPONSES**

Figure 4.

**CHANNEL-TO-CHANNEL CROSSTALK**

Figure 5.

**OUTPUT VOLTAGE AND CURRENT LIMITATIONS**

Figure 6.

Submit Documentation Feedback  Copyright © 2008–2010, Texas Instruments Incorporated

Product Folder Link(s): OPA2673
TYPICAL CHARACTERISTICS: \( V_S = \pm 6 V \), Full Bias (continued)

At \( T_A = +25^\circ C \), \( G = +4V/V \), \( R_F = 402\Omega \), and \( R_L = 100\Omega \), unless otherwise specified.

- **Figure 7.** Harmonic Distortion vs Frequency
- **Figure 8.** Harmonic Distortion vs Output Voltage
- **Figure 9.** Harmonic Distortion vs Load Resistance
- **Figure 10.** Harmonic Distortion vs Supply Voltage
- **Figure 11.** Harmonic Distortion vs Noninverting Gain
- **Figure 12.** Two-Tone, Third-Order Intermodulation Intercept

---

![Harmonic Distortion vs Frequency Graph](image1)

- **Harmonic Distortion** vs **Frequency**
- **Single Channel**

![Harmonic Distortion vs Output Voltage Graph](image2)

- **Harmonic Distortion** vs **Output Voltage**
- **2nd Harmonic**
- **3rd Harmonic**

![Harmonic Distortion vs Load Resistance Graph](image3)

- **Harmonic Distortion** vs **Load Resistance**
- **2nd Harmonic**
- **3rd Harmonic**

![Harmonic Distortion vs Supply Voltage Graph](image4)

- **Harmonic Distortion** vs **Supply Voltage**
- **2nd Harmonic**
- **3rd Harmonic**

![Harmonic Distortion vs Noninverting Gain Graph](image5)

- **Harmonic Distortion** vs **Noninverting Gain**
- **2nd Harmonic**
- **3rd Harmonic**

![Two-Tone, Third-Order Intermodulation Intercept Graph](image6)

- **Two-Tone, Third-Order Intermodulation Intercept**
- **Power at Matched 50Ω Load**
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$, Full Bias (continued)

At $T_A = +25^\circ C$, $G = +4V/V$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise specified.

**OVERDRIVE RECOVERY**

![Overdrive Recovery Graph]

**CMRR AND PSRR vs FREQUENCY**

![CMRR and PSRR Graph]

**OPEN-LOOP TRANSIMPEDANCE GAIN AND PHASE**

![Open-Loop Transimpedance Graph]

**CLOSED-LOOP OUTPUT IMPEDANCE vs FREQUENCY**

![Closed-Loop Impedance Graph]

**ACTIVE OFF-LINE IMPEDANCE vs FREQUENCY**

![Active Off-line Impedance Graph]

**COMMON-MODE INPUT VOLTAGE RANGE AND OUTPUT SWING vs SUPPLY VOLTAGE**

![Common-Mode Input Voltage Range Graph]
TYPICAL CHARACTERISTICS: $V_S = \pm 6\text{V}$, Full Bias (continued)

At $T_A = +25^\circ\text{C}$, $G = +4\text{V/V}$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise specified.

**COMPOSITE VIDEO (dG/d\(f\))**

- $dG_{\text{Positive Video}}$
- $dG_{\text{Negative Video}}$
- $dG_{\text{Positive Video}}$
- $dG_{\text{Negative Video}}$

**TYPICAL DC DRIFT OVER TEMPERATURE**

- Inverting Bias Current
- Input Offset Voltage
- Noninverting Bias Current

**SUPPLY AND OUTPUT CURRENT vs TEMPERATURE**

- Supply Current
- Sourcing Output Current
- Sinking Output Current

**INPUT VOLTAGE AND CURRENT NOISE DENSITY**

- Inverting Current Noise (35pA/\(\sqrt{\text{Hz}}\))
- Noninverting Current Noise (5.2pA/\(\sqrt{\text{Hz}}\))
- Voltage Noise (2.4nV/\(\sqrt{\text{Hz}}\))
TYPICAL CHARACTERISTICS: $V_S = \pm 6\text{V}$ Differential, Full Bias

At $T_A = +25^\circ\text{C}$, $R_F = 511\Omega$, $R_L = 100\Omega$ Differential, $G_{\text{DIFF}} = +4V/V$, and $G_{\text{CM}} = +1V/V$, unless otherwise specified.

**Small-Signal Frequency Response**

![Figure 23.](image)

**Small-Signal Frequency Response Over Power Setting**

![Figure 24.](image)

**Large-Signal Frequency Response**

![Figure 25.](image)

**Small-Signal and Large-Signal Pulse Responses**

![Figure 26.](image)

**Differential $R_S$ vs Capacitive Load**

![Figure 27.](image)

**Frequency Response vs Capacitive Load**

![Figure 28.](image)
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$ Differential, Full Bias (continued)

At $T_A = +25^\circ C$, $R_F = 511\Omega$, $R_L = 100\Omega$ Differential, $G_{\text{DIFF}} = +4V/V$, and $G_{\text{CM}} = +1V/V$, unless otherwise specified.

**Figure 29.** HARMONIC DISTORTION vs FREQUENCY

**Figure 30.** HARMONIC DISTORTION vs OUTPUT VOLTAGE

**Figure 31.** HARMONIC DISTORTION vs LOAD RESISTANCE

**Figure 32.** HARMONIC DISTORTION vs NONINVERTING GAIN

**Figure 33.** HARMONIC DISTORTION vs SUPPLY VOLTAGE

Copyright © 2008–2010, Texas Instruments Incorporated

Submit Documentation Feedback

Product Folder Link(s): OPA2673
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$, 75% Bias

At $T_A = +25°C$, $G = +4V/V$, $R_F = 402Ω$, and $R_L = 100Ω$, unless otherwise specified.

**SMALL-SIGNAL FREQUENCY RESPONSE**

![Frequency Response Diagram](image)

**LARGE-SIGNAL FREQUENCY RESPONSE**

![Frequency Response Diagram](image)

**SMALL-SIGNAL AND LARGE-SIGNAL PULSE RESPONSES**

![Pulse Response Diagram](image)

**OVERDRIVE RECOVERY**

![Overdrive Recovery Diagram](image)

**COMPOSITE VIDEO ($dG/df$)**

![Composite Video Diagram](image)

**SUPPLY AND OUTPUT CURRENT vs TEMPERATURE**

![Supply and Output Current Diagram](image)
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$, 75% Bias (continued)

At $T_A = +25^\circ C$, $G = +4V/V$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise specified.

**Harmonic Distortion vs Frequency**

![Harmonic Distortion vs Frequency](image1)

**Harmonic Distortion vs Output Voltage**

![Harmonic Distortion vs Output Voltage](image2)

**Harmonic Distortion vs Load Resistance**

![Harmonic Distortion vs Load Resistance](image3)

**Harmonic Distortion vs Supply Voltage**

![Harmonic Distortion vs Supply Voltage](image4)

**Harmonic Distortion vs Noninverting Gain**

![Harmonic Distortion vs Noninverting Gain](image5)

**Two-Tone, Third-Order Intermodulation Intercept**

![Two-Tone, Third-Order Intermodulation Intercept](image6)
TYPICAL CHARACTERISTICS: \( V_s = \pm 6V, 75\% \) Bias (continued)

At \( T_A = +25^\circ C, G = +4V/V, R_E = 402\Omega, \) and \( R_L = 100\Omega, \) unless otherwise specified.

CLOSED-LOOP OUTPUT IMPEDANCE vs FREQUENCY

Figure 46.
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$ Differential, 75% Bias

At $T_A = +25^\circ C$, $R_F = 511\, \Omega$, $R_L = 100\, \Omega$ Differential, $G_{\text{DIFF}} = +4V/V$, and $G_{\text{CM}} = +1V/V$, unless otherwise specified.

**SMALL-SIGNAL FREQUENCY RESPONSE**

![Small-Signal Frequency Response Graph](image)

**LARGE-SIGNAL FREQUENCY RESPONSE**

![Large-Signal Frequency Response Graph](image)

**SMALL-SIGNAL AND LARGE-SIGNAL PULSE RESPONSES**

![Pulse Response Graph](image)

**HARMONIC DISTORTION vs FREQUENCY**

![Harmonic Distortion vs Frequency Graph](image)

**HARMONIC DISTORTION vs OUTPUT VOLTAGE**

![Harmonic Distortion vs Output Voltage Graph](image)

**HARMONIC DISTORTION vs LOAD RESISTANCE**

![Harmonic Distortion vs Load Resistance Graph](image)
TYPICAL CHARACTERISTICS: $V_S = \pm 6\text{V}$ Differential, 75% Bias (continued)

At $T_A = +25^\circ\text{C}$, $R_F = 511\Omega$, $R_L = 100\Omega$ Differential, $G_{\text{DIFF}} = +4\text{V/V}$, and $G_{\text{CM}} = +1\text{V/V}$, unless otherwise specified.

**HARMONIC DISTORTION vs NONINVERTING GAIN**

![Graph of Harmonic Distortion vs Noninverting Gain](image)

**HARMONIC DISTORTION vs SUPPLY VOLTAGE**

![Graph of Harmonic Distortion vs Supply Voltage](image)

Figure 53.

Figure 54.
TYPICAL CHARACTERISTICS: $V_s = \pm 6V$, 50% Bias

At $T_A = +25^\circ C$, $G = +4V/V$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise specified.

**SMALL-SIGNAL FREQUENCY RESPONSE**

![Small-Signal Frequency Response Graph](image1)

**LARGE-SIGNAL FREQUENCY RESPONSE**

![Large-Signal Frequency Response Graph](image2)

**SMALL-SIGNAL AND LARGE-SIGNAL PULSE RESPONSES**

![Small-Signal and Large-Signal Pulse Graph](image3)

**OVERDRIVE RECOVERY**

![Overdrive Recovery Graph](image4)

**COMPOSITE VIDEO ($dG/d\delta$)**

![Composite Video Graph](image5)

**SUPPLY AND OUTPUT CURRENT vs TEMPERATURE**

![Supply and Output Current Graph](image6)
TYPICAL CHARACTERISTICS: $V_S = \pm 6\text{V}, 50\%$ Bias (continued)

At $T_A = +25^\circ\text{C}, \ G = +4\text{V/V}, \ R_F = 402\Omega, \ \text{and} \ R_L = 100\Omega, \ \text{unless otherwise specified.}$

**HARMONIC DISTORTION vs FREQUENCY**

![Graph](image_url1)

**HARMONIC DISTORTION vs OUTPUT VOLTAGE**

![Graph](image_url2)

**HARMONIC DISTORTION vs LOAD RESISTANCE**

![Graph](image_url3)

**HARMONIC DISTORTION vs SUPPLY VOLTAGE**

![Graph](image_url4)

**HARMONIC DISTORTION vs NONINVERTING GAIN**

![Graph](image_url5)

**TWO-TONE, THIRD-ORDER INTERMODULATION INTERCEPT**

![Graph](image_url6)
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$, 50% Bias (continued)

At $T_A = +25^\circ C$, $G = +4V/V$, $R_F = 402\, \Omega$, and $R_L = 100\, \Omega$, unless otherwise specified.

CLOSED-LOOP OUTPUT IMPEDANCE vs FREQUENCY

![Graph showing impedance vs frequency](image-url)

Figure 67.
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$ Differential, 50% Bias

At $T_A = 25^\circ C$, $R_F = 511\Omega$, $R_L = 100\Omega$ Differential, $G_{DIFF} = +4V/V$, and $G_{CM} = +1V/V$, unless otherwise specified.

**SMALL-SIGNAL FREQUENCY RESPONSE**

![Small-Signal Frequency Response Graph]

**LARGE-SIGNAL FREQUENCY RESPONSE**

![Large-Signal Frequency Response Graph]

**SMALL-SIGNAL AND LARGE-SIGNAL PULSE RESPONSES**

![Small-Signal and Large-Signal Pulse Responses Graph]

**HARMONIC DISTORTION vs FREQUENCY**

![Harmonic Distortion vs Frequency Graph]

**HARMONIC DISTORTION vs OUTPUT VOLTAGE**

![Harmonic Distortion vs Output Voltage Graph]

**HARMONIC DISTORTION vs LOAD RESISTANCE**

![Harmonic Distortion vs Load Resistance Graph]
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$ Differential, 50% Bias (continued)

At $T_A = +25^\circ C$, $R_F = 511\Omega$, $R_L = 100\Omega$ Differential, $G_{\text{DIFF}} = +4V/V$, and $G_{\text{CM}} = +1V/V$, unless otherwise specified.

**HARMONIC DISTORTION vs NONINVERTING GAIN**

<table>
<thead>
<tr>
<th>Gain (V/V)</th>
<th>Harmonic Distortion (dBc)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>-60</td>
</tr>
<tr>
<td>2</td>
<td>-65</td>
</tr>
<tr>
<td>3</td>
<td>-70</td>
</tr>
<tr>
<td>4</td>
<td>-75</td>
</tr>
<tr>
<td>5</td>
<td>-80</td>
</tr>
<tr>
<td>6</td>
<td>-85</td>
</tr>
<tr>
<td>7</td>
<td>-90</td>
</tr>
<tr>
<td>8</td>
<td>-95</td>
</tr>
</tbody>
</table>

R = 100 Differential, $V = 2V$, $f = 10MHz$

**Figure 74.**

**HARMONIC DISTORTION vs SUPPLY VOLTAGE**

<table>
<thead>
<tr>
<th>Supply Voltage ($\pm V_D$)</th>
<th>Harmonic Distortion (dBc)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.5</td>
<td>-65</td>
</tr>
<tr>
<td>3.0</td>
<td>-70</td>
</tr>
<tr>
<td>3.5</td>
<td>-75</td>
</tr>
<tr>
<td>4.0</td>
<td>-80</td>
</tr>
<tr>
<td>4.5</td>
<td>-85</td>
</tr>
<tr>
<td>5.0</td>
<td>-90</td>
</tr>
<tr>
<td>5.5</td>
<td>-95</td>
</tr>
<tr>
<td>6.0</td>
<td>-100</td>
</tr>
</tbody>
</table>

$G_{\text{DIFF}} = +4V/V$, $G_{\text{CM}} = +1V/V$, $R_L = 100\Omega$ Differential, $f = 10MHz$, $V_D = 2V_{pp}$

**Figure 75.**
WIDEBAND CURRENT-FEEDBACK OPERATION

The OPA2673 gives the exceptional ac performance of a wideband current-feedback op amp with a highly linear, high-power output stage. Requiring 16mA/ch quiescent current, the OPA2673 swings to within 1.1V of either supply rail and delivers in excess of 460mA at room temperature. This low output headroom requirement, along with supply voltage independent biasing, gives remarkable dual (±6V) supply operation. The OPA2673 delivers greater than 450MHz bandwidth driving a 2Vpp output into 100Ω on a single +12V supply. Previous boosted output stage amplifiers typically suffer from very poor crossover distortion as the output current goes through zero. The OPA2673 achieves a comparable power gain with much better linearity. The primary advantage of a current-feedback op amp over a voltage-feedback op amp is that ac performance (bandwidth and distortion) is relatively independent of signal gain. Figure 76 shows the dc-coupled, gain of +4V/V, dual power-supply circuit configuration used as the basis of the ±6V Electrical Characteristics and Typical Characteristics. For test purposes, the input impedance is set to 50Ω with a resistor to ground and the output impedance is set to 50Ω with a series output resistor. Voltage swings reported in the Electrical Characteristics are taken directly at the input and output pins, while load powers (dBm) are defined at a matched 50Ω load. For the circuit of Figure 76, the total effective load is 100Ω || 402Ω = 80Ω.

Figure 76. DC-Coupled, G = +4V/V, Bipolar Supply, Specification and Test Circuit

WIDEBAND VIDEO MULTIPLEXING

One common application for video speed amplifiers that include a disable pin is to wire multiple amplifier outputs together, then select one of several possible video inputs to source onto a single line. This simple wired-OR video multiplexer can be easily implemented using the OPA2673, as Figure 77 illustrates.

Typically, channel switching is performed either on sync or retrace time in the video signal. The two inputs are approximately equal at this time. The make-before-break disable characteristic of the OPA2673 ensures that there is always one amplifier controlling the line when using a wired-OR circuit similar to that shown in Figure 77. Because both inputs may be on for a short period during the transition between channels, the outputs are combined through the output impedance matching resistors (82.5Ω in this case). When one channel is disabled, its feedback network forms part of the output impedance and slightly attenuates the signal in getting out onto the cable. The gain and output matching resistors have been slightly increased to get a signal gain of +1V/V at the matched load and provide a 75Ω output impedance to the cable. The video multiplexer connection (as shown in Figure 77) also ensures that the maximum differential voltage across the inputs of the unselected channel do not exceed the rated ±1.2V maximum for standard video signal levels. The active-off line circuitry integrated within the OPA2673 ensures that the off-channel will stay off independently of the signal amplitude present at the output.

Figure 77. Two-Channel Video Multiplexer
Where two outputs are switched (see Figure 77), the output line is always under the control of one amplifier or the other as a result of the make-before-break disable timing. In this case, the switching glitches for two 0V inputs drop to less than 20mV.

HIGH-SPEED ACTIVE FILTERS

Wideband current-feedback op amps make ideal elements for implementing high-speed active filters where the amplifier is used as a fixed gain block inside a passive RC circuit network. The relatively constant bandwidth versus gain provides low interaction between the actual filter poles and the required gain for the amplifier. Figure 78 shows an example single-supply buffered filter application. In this case, one of the OPA2673 channels is used to set up the dc operating point and provide impedance isolation from the signal source into the second-stage filter. That stage is set up to implement a 20MHz, maximally flat Butterworth frequency response and provide an ac gain of +4V/V.

The 51Ω input matching resistor is optional in this case. The input signal is ac-coupled to the 5V dc reference voltage developed through the resistor divider from the +10V power supply. This first stage acts as a gain of +1V/V voltage buffer for the signal where the 600Ω feedback resistor is required for stability. This first stage easily drives the low input resistors required at the input of this high-frequency filter. The second stage is set for a dc gain of +1V/V, carrying the 5V operating point through to the output pin, and an ac gain of +4V/V. The feedback resistor has been adjusted to optimize bandwidth for the amplifier itself. As the single-supply frequency response plots show, the OPA2673 in this configuration gives greater than 400MHz small-signal bandwidth. The capacitor values were chosen as low as possible but adequate to override the parasitic input capacitance of the amplifier. The resistor values were slightly adjusted to give the desired filter frequency response while accounting for the approximate 1ns propagation delay through each channel of the OPA2673.

HIGH-POWER TWISTED-PAIR DRIVER

A very demanding application for a high-speed amplifier is to drive a low load impedance while maintaining a high output voltage swing to high frequencies. Using the dual current-feedback op amp OPA2673, an 8Vpp output signal swing into a twisted-pair line with a typical impedance of 50Ω can be realized. Configured as shown on the front page, the two amplifiers of the OPA2673 drive the output transformer in a push-pull configuration, thus doubling the peak-to-peak signal swing at each op amp output to 8Vpp. The transformer has a turns ratio of 1.4. The total load seen by the amplifier is 35Ω.

Line driver applications usually have a high demand for transmitting the signal with low distortion. Current-feedback amplifiers such as the OPA2673 are ideal for delivering low-distortion performance to higher gains. The example shown is set for a differential gain of 4V/V. This circuit can deliver the maximum 8Vpp signal with over 200MHz bandwidth.

Figure 78. Buffered Single-Supply Active Filter
LINE DRIVER HEADROOM MODEL

The first step in a driver design is to compute the peak-to-peak output voltage from the target specifications. This calculation is done using the following equations:

\[
P_L = 10 \times \log \left( \frac{V_{RMS}^2}{(1mW) \times R_L} \right)
\]

(1)

With \( P_L \) power and \( V_{RMS} \) voltage at the load, and \( R_L \) load impedance, this calculation gives:

\[
V_{RMS} = \sqrt{(1mW) \times R_L \times 10^{\frac{P_L}{10}}}
\]

(2)

\[
V_P = \text{CrestFactor} \times V_{RMS} = \text{CF} \times V_{RMS}
\]

(3)

With \( V_P \) peak voltage at the load and the crest factor, \( \text{CF} \):

\[
V_{LPP} = 2 \times \text{CF} \times V_{RMS}
\]

(4)

with \( V_{LPP} \): peak-to-peak voltage at the load.

Consolidating Equation 1 through Equation 4 allows the required peak-to-peak voltage at the load function of the crest factor, the load impedance, and the power in the load to be expressed. Thus:

\[
V_{LPP} = 2 \times \text{CF} \times \sqrt{(1mW) \times R_L \times 10^{\frac{P_L}{10}}}
\]

(5)

This \( V_{LPP} \) is usually computed for a nominal line impedance and may be taken as a fixed design target.

The next step for the driver is to compute the individual amplifier output voltage and currents as a function of \( V_{PP} \) on the line and transformer turns ratio. As the turns ratio changes, the minimum allowed supply voltage also changes. The peak current in the amplifier is given by:

\[
\pm I_p = \frac{1}{2} \times \frac{2 \times V_{LPP}}{n} \times \frac{1}{4R_M}
\]

(6)

With \( V_{LPP} \) defined in Equation 5 and \( R_M \) defined in Equation 7.

\[
R_M = \frac{Z_{LINE}}{2n^2}
\]

(7)

The peak current is computed in Figure 79 by noting that the total load is \( 4R_M \) and that the peak current is half of the peak-to-peak calculated using \( V_{LPP} \).

With the required output voltage and current versus turns ratio set, an output stage headroom model allows the required supply voltage versus turns ratio to be developed.

The headroom model (see Figure 80) can be described with the following set of equations:

First, as available output voltage for each amplifier:

\[
V_{OPP} = V_{CC} - (V_1 + V_2) - I_p \times (R_1 + R_2)
\]

(8)

Or, second, as required single-supply voltage:

\[
V_{CC} = V_{OPP} + (V_1 + V_2) + I_p \times (R_1 + R_2)
\]

(9)

The minimum supply voltage for a set of power and load requirements is given by Equation 9.

Table 1 gives \( V_1, V_2, R_1, \) and \( R_2 \) for +12V operation of the OPA2673.

---

Table 1. Line Driver Headroom Model Values

<table>
<thead>
<tr>
<th></th>
<th>( V_1 )</th>
<th>( R_1 )</th>
<th>( V_2 )</th>
<th>( R_2 )</th>
</tr>
</thead>
<tbody>
<tr>
<td>+12V</td>
<td>0.9V</td>
<td>2Ω</td>
<td>0.9V</td>
<td>2Ω</td>
</tr>
</tbody>
</table>

---

Figure 79. Driver Peak Output Model

Figure 80. Line Driver Headroom Model
TOTAL DRIVER POWER FOR LINE DRIVER APPLICATIONS

The total internal power dissipation for the OPA2673 in a line driver application is the sum of the quiescent power and the output stage power. The OPA2673 holds a relatively constant quiescent current versus supply voltage—giving a power contribution that is simply the quiescent current times the supply voltage used (the supply voltage is greater than the solution given in Equation 9). The total output stage power may be computed with reference to Figure 81.

![Figure 81. Output Stage Power Model](image)

The two output stages used to drive the load of Figure 79 can be seen as an H-Bridge in Figure 81. The average current drawn from the supply into this H-Bridge and load is the peak current in the load given by Equation 6 divided by the crest factor (CF). This total power from the supply is then reduced by the power in $R_T$ to leave the power dissipated internal to the drivers in the four output stage transistors. That power is simply the target line power used in Equation 7 plus the power lost in the matching elements ($R_M$). In the examples here, a perfect match is targeted giving the same power in the matching elements as in the load. The output stage power is then set by Equation 10.

$$P_{OUT} = \frac{I_p L}{C_F} \times V_{CC} - 2P_L$$

The total amplifier power is then:

$$P_{TOT} = I_0 \times V_{CC} + \frac{I_p L}{C_F} \times V_{CC} - 2P_L$$

(10)

(11)

DESIGN-IN TOOLS

Demonstration Fixture

A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the OPA2673 in its QFN package option. This demo board is offered free of charge as an unpopulated PCB, delivered with a user’s guide. The summary information for this fixture is shown in Table 2.

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE</th>
<th>ORDERING NUMBER</th>
<th>LITERATURE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2673IRGV</td>
<td>QFN-16</td>
<td>DEM-OPA-QFN-2A</td>
<td>SBOU067</td>
</tr>
</tbody>
</table>

This demonstration fixture can be requested through the Texas Instruments web site (www.ti.com).

Macromodels and Applications Support

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This technique is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA2673 is available through the TI web site (www.ti.com). This model does a good job of predicting small-signal ac and transient performance under a wide variety of operating conditions, but does not do as well in predicting the harmonic distortion or $dG/d\Phi$ characteristics. This model does not attempt to distinguish between the package types in small-signal ac performance, nor does it attempt to simulate channel-to-channel coupling.

OPERATING SUGGESTIONS

Setting Resistor Values to Optimize Bandwidth

A current-feedback op amp such as the OPA2673 can hold an almost constant bandwidth over signal gain settings with the proper adjustment of the external resistor values, which are shown in the Typical Characteristics; the small-signal bandwidth decreases only slightly with increasing gain. These characteristic curves also show that the feedback resistor is changed for each gain setting. The resistor values on the inverting side of the circuit for a current-feedback op amp can be treated as frequency response compensation elements, whereas the ratios set the signal gain.
Figure 82 shows the small-signal frequency response analysis circuit for the OPA2673.

![Figure 82. Current-Feedback Transfer Function Analysis Circuit](image)

The key elements of this current-feedback op amp model are:

- $\alpha$ = buffer gain from the noninverting input to the inverting input
- $R_I$ = buffer output impedance
- $I_{ERR}$ = feedback error current signal
- $Z(s)$ = frequency-dependent open-loop transimpedance gain from $I_{ERR}$ to $V_O$

$$NG = \text{Noise Gain} = 1 + \frac{R_F}{R_G}$$ \hspace{1cm} (12)

The buffer gain is typically very close to 1.00V/V and is normally neglected from signal gain considerations. This gain, however, sets the CMRR for a single op amp differential amplifier configuration. For a buffer gain of $\alpha < 1.0$, the CMRR = $-20 \times \log(1 - \alpha)$dB.

$R_I$, the buffer output impedance, is a critical portion of the bandwidth control equation. The OPA2673 inverting output impedance is typically 32Ω.

A current-feedback op amp senses an error current in the inverting node (as opposed to a differential input error voltage for a voltage-feedback op amp) and passes this on to the output through an internal frequency-dependent transimpedance gain. The Typical Characteristics show this open-loop transimpedance response, which is analogous to the open-loop voltage gain curve for a voltage-feedback op amp.

Developing the transfer function for the circuit of Figure 82 gives Equation 13:

$$\frac{V_O}{V_I} = \frac{\alpha \left(1 + \frac{R_P}{R_G}\right)}{R_F + R_I \left(1 + \frac{R_F}{R_G}\right) + \frac{\alpha \times NG}{1 + \frac{R_F + R_I \times NG}{Z(s)}}}$$ \hspace{1cm} (13)

This formula is written in a loop-gain analysis format, where the errors arising from a non-infinite open-loop gain are shown in the denominator. If $Z(s)$ is infinite over all frequencies, the denominator of Equation 13 reduces to 1 and the ideal desired signal gain shown in the numerator is achieved. The fraction in the denominator of Equation 13 determines the frequency response. Equation 14 shows this as the loop-gain equation:

$$\frac{Z(s)}{R_F + R_I \times NG} = \text{Loop Gain}$$ \hspace{1cm} (14)

If $20\log(R_F + NG \times R_I)$ is drawn on top of the open-loop transimpedance plot, the difference between the two would be the loop gain at a given frequency. Eventually, $Z(s)$ rolls off to equal the denominator of Equation 14, at which point the loop gain has reduced to 1 (and the curves have intersected). This point of equality is where the amplifier closed-loop frequency response given by Equation 13 starts to roll off, and is exactly analogous to the frequency at which the noise gain equals the open-loop voltage gain for a voltage-feedback op amp. The difference here is that the total impedance in the denominator of Equation 14 may be controlled somewhat separately from the desired signal gain (or NG). The OPA2673 is internally compensated to give a maximally flat frequency response, which is analogous to the open-loop voltage gain curve for a voltage-feedback op amp. The Typical Characteristics show this open-loop transimpedance response, which is analogous to the open-loop voltage gain curve for a voltage-feedback op amp.

As the desired signal gain increases, this equation eventually suggests a negative $R_F$. A somewhat subjective limit to this adjustment can also be set by holding $R_G$ to a minimum value of 20Ω. Lower values load both the buffer stage at the input and the output stage if $R_F$ gets too low—actually decreasing the bandwidth. Figure 83 shows the recommended $R_F$ versus $NG$ for ±6V operation. The values for $R_F$ versus gain shown here are approximately equal to the values used to generate the Typical Characteristics.
Characteristics. They differ in that the optimized values used in the Typical Characteristics are also correcting for board parasitic not considered in the simplified analysis leading to Equation 15. The values shown in Figure 83 give a good starting point for designs where bandwidth optimization is desired.

![Figure 83. Feedback Resistor vs Noise Gain](image)

The total impedance going into the inverting input may be used to adjust the closed-loop signal bandwidth. Inserting a series resistor between the inverting input and the summing junction increases the feedback impedance (the denominator of Equation 14), decreasing the bandwidth. The internal buffer output impedance for the OPA2673 is slightly influenced by the source impedance coming from of the noninverting input terminal. High-source resistors also have the effect of increasing \( R_i \), decreasing the bandwidth. For those single-supply applications that develop a midpoint bias at the noninverting input through high valued resistors, the decoupling capacitor is essential for power-supply ripple rejection, noninverting input noise current shunting, and to minimize the high-frequency value for \( R_i \) in Figure 82.

**Output Current and Voltage**

The OPA2673 provides output voltage and current capabilities that are unsurpassed in a low-cost dual monolithic op amp. Under no-load conditions at +25°C, the output voltage typically swings closer than 1.1V to either supply rail; the tested (+25°C) swing limit is within 1.2V of either rail. Into a 4Ω load (the minimum tested load), it delivers more than ±460mA.

The specifications described previously, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage times current (or V-I product) that is more relevant to circuit operation. Refer to the **Output Voltage and Current Limitations** plot in the Typical Characteristics (Figure 6). The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA2673 output drive capabilities, noting that the graph is bounded by a safe operating area of 2W maximum internal power dissipation (in this case, for one channel only). Superimposing resistor load lines onto the plot shows that the OPA2673 can drive ±4V into 10Ω or ±4.5V into 25Ω without exceeding the output capabilities or the 2W dissipation limit. A 100Ω load line (the standard test circuit load) shows the full ±4.8V output swing capability, as stated in the **Electrical Characteristics** table. The minimum specified output voltage and current over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup do the output current and voltage decrease to the numbers shown in the Electrical Characteristics table. As the output transistors deliver power, the junction temperatures increase, decreasing the \( V_{BE} \) (increasing the available output voltage swing), and increasing the current gains (increasing the available output current). In steady-state operation, the available output voltage and current is always greater than that shown in the over-temperature specifications because the output stage junction temperatures is higher than the minimum specified operating ambient.

**Driving Capacitive Loads**

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an analog-to-digital converter (ADC)—including additional external capacitance that may be recommended to improve the ADC linearity. A high-speed, high open-loop gain amplifier such as the OPA2673 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested.

When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This approach does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability. The Typical Characteristics show the **Differential \( R_S \) vs Capacitive Load** (Figure 27) and the resulting

---

**Figure 83. Feedback Resistor vs Noise Gain**

The noise floor increases with feedback resistor. Higher feedback resistors have lower noise amplitude. The noise gain decreases with increasing feedback resistor. Higher feedback resistors result in decreasing noise gain.
frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA2673. Long PCB traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA2673 output pin (see the Board Layout Guidelines section).

Distortion Performance

The OPA2673 provides good distortion performance into a 100Ω load on ±6V supplies. Generally, until the fundamental signal reaches very high frequency or power levels, the second harmonic dominates the distortion with a negligible third harmonic component. Focusing then on the second harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network—in the noninverting configuration (see Figure 76), this network is the sum of $R_F + R_G$; in the inverting configuration, it is $R_F$. Also, providing an additional supply decoupling capacitor (0.01μF) between the supply pins (for bipolar operation) improves the second-order distortion slightly (3dB to 6dB).

In most op amps, increasing the output voltage swing directly increases harmonic distortion. The Typical Characteristics show the second harmonic increasing at a little less than the expected 2x rate, whereas the third harmonic increases at a little less than the expected 3x rate. Where the test power doubles, the difference between it and the second harmonic decreases less than the expected 6dB, while the difference between it and the third harmonic decreases by less than the expected 12dB. This factor also shows up in the two-tone, third-order intermodulation spurious (IM3) response curves. The third-order spurious levels are extremely low at low-output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Typical Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For two tones centered at 40MHz, with 10dBm/tone into a matched 50Ω load (that is, 2VPP for each tone at the load, which requires 8VPP for the overall two-tone envelope at the output pin), the

![Figure 84. Op Amp Noise Analysis Model](image)

Typical Characteristics show 69dBc difference between the test-tone power and the third-order intermodulation spurious levels. This exceptional performance improves further when operating at lower frequencies.

Noise Performance

Wideband current-feedback op amps generally have a higher output noise than comparable voltage-feedback op amps. The OPA2673 offers an excellent balance between voltage and current noise terms to achieve low output noise. The inverting current noise (35pA/√Hz) is lower than earlier solutions, whereas the input voltage noise (2.4nV/√Hz) is lower than most unity-gain stable, wideband voltage-feedback op amps. This low input voltage noise is achieved at the price of higher noninverting input current noise (5.2pA/√Hz). As long as the ac source impedance from the noninverting node is less than 100Ω, this current noise does not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise under a wide variety of operating conditions. Figure 84 shows the op amp noise analysis model with all noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/√Hz or pA/√Hz.

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 16 shows the general form for the output noise voltage using the terms given in Figure 84.

$$E_O = \sqrt{\left( E_{NI}^2 + (I_{BN}R_D)^2 + 4kTR_S \right) \times NG + (I_{BI}R_F)^2 + 4kTR_FNG}$$

(16)
Dividing this expression by the noise gain \( NG = (1 + R_F/R_G) \) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 17.

\[
E_i = \sqrt{E_{iN}^2 + (I_{BN} \times R_S)^2 + 4kTR_S + (I_I \times R_D)^2 + 4kTR_F} \\
(17)
\]

Evaluating these two equations for the OPA2673 circuit and component values of Figure 76 gives a total output spot noise voltage of 18nV/\( \sqrt{\text{Hz}} \) and a total equivalent input spot noise voltage of 4.5nV/\( \sqrt{\text{Hz}} \). This total input-referred spot noise voltage is higher than the 2.4nV/\( \sqrt{\text{Hz}} \) specification for the op amp alone. This result reflects the noise added to the output by the inverting current noise times the feedback resistor. If the feedback resistor is reduced in high-gain configurations, as suggested previously, the total input-referred voltage noise given by Equation 17 approaches only the 2.4nV/\( \sqrt{\text{Hz}} \) of the op amp. For example, going to a gain of +8V/V using \( R_F = 250\Omega \) gives a total input-referred noise of 2.8nV/\( \sqrt{\text{Hz}} \).

**Differential Noise Performance**

Because the OPA2673 is used as a differential driver in PLC applications, it is important to analyze the noise in such a configuration. See Figure 85 for the op amp noise model for the differential configuration.

As a reminder, the differential gain is expressed as:

\[
G_D = 1 + \frac{2 \times R_F}{R_G} \\
(18)
\]

The output noise voltage can be expressed as shown below:

\[
E_{oN}^2 = \frac{2}{2 \times G_D^2} \times \left[ E_{iN}^2 + (I_{BN} \times R_S)^2 + 4kTR_S \right] + 2(I_I \times R_D)^2 + 2(4kTR_FG_D) \\
(19)
\]

Dividing this expression by the differential noise gain, \( G_D = (1 + 2R_F/R_G) \), gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 20.

\[
E_i = \sqrt{\frac{2}{2} \times \left[ E_{iN}^2 + (I_{BN} \times R_S)^2 + 4kTR_S \right] + 2 \left( I_I \times R_D \right)^2 + 2 \left( 4kTR_F \right)^2} \\
(20)
\]

Evaluating this equation for the OPA2673 circuit and component values shown on the front page gives a total output spot noise voltage of 72.3nV/\( \sqrt{\text{Hz}} \) and a total equivalent input spot noise voltage of 18.4nV/\( \sqrt{\text{Hz}} \).

In order to minimize the noise contributed by \( I_{BN} \), it is recommended to keep the noninverting source impedance as low as possible.

\[
V_{oN} = (\pm 4 \times 7mV) \pm (25 \mu A \times 25 \Omega \times 4) \pm (402 \Omega \times 48 \mu A) \\
= (\pm 28mV \pm 2.5mV \pm 19.3mV) \\
(21)
\]
Power Control Operation

The OPA2673 provides a power control feature that may be used to reduce system power. The four modes of operation for this power control feature are 100% bias, 75% bias, 50% bias, and power shutdown. These four operating modes are set through two logic lines A0 and A1. Table 3 shows the different modes of operation.

<table>
<thead>
<tr>
<th>MODE OF OPERATION</th>
<th>A1</th>
<th>A0</th>
</tr>
</thead>
<tbody>
<tr>
<td>100% bias</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>75% bias</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>50% bias</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Shutdown</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

The 100% bias mode is used for normal operating conditions. The 75% bias mode brings the quiescent power to 24mA. The 50% bias mode brings the quiescent power to 16mA. The shutdown mode has a high output impedance as well as the lowest quiescent power (5.5mA).

If the A0 and A1 pins are left unconnected, the OPA2673 operates normally (100% bias).

To change the power mode, the control pins (either A0 or A1) must be asserted low. This logic control is referenced to the ground supply, as shown in the simplified circuit of Figure 86.

![Figure 86. Supply Power Control Circuit](image)

The shutdown feature for the OPA2673 is a ground-supply referenced, current-controlled interface. For voltage output logic interfaces, the on/off voltage levels described in the Electrical Characteristics apply only for either the ground pin RGV package or the –V_s pin used for the single-supply specifications.

THERMAL ANALYSIS

As a result of the high output power capability of the OPA2673, heat-sinking or forced airflow may be required under extreme operating conditions. The maximum desired junction temperature sets the maximum allowed internal power dissipation, described below. In no case should the maximum junction temperature be allowed to exceed +150°C.

Operating junction temperature (T_J) is given by T_A + P_D × θ_JA. The total internal power dissipation (P_D) is the sum of quiescent power (P_DQ) and additional power dissipation in the output stage (P_DL) to deliver load power. Quiescent power is the specified no-load supply current times the total supply voltage across the part. P_DL depends on the required output signal and load; for a grounded resistive load, however, P_DL is at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition, P_DL = V_S^2/(4 × R_L), where R_L includes feedback network loading.

Note that it is the power in the output stage and not into the load that determines internal power dissipation.

As a worst-case example, compute the maximum T_J using an OPA2673 QFN-16 in the circuit of Figure 76 operating at the maximum specified ambient temperature of +85°C with both outputs driving a grounded 20Ω load to +2.5V.

\[
P_D = 12V \times 32mA + 2 \times \frac{(2.5V)^2}{(4 \times 20Ω)} = 1.03W
\]

Maximum T_J = +85°C + (1.03 × 45°C/W) = 131°C

Although this value is still well below the specified maximum junction temperature, system, reliability considerations may require lower tested junction temperatures. The highest possible internal dissipation occurs if the load requires current to be forced into the output for positive output voltages, or sourced from the output for negative output voltages. This condition puts a high current through a large internal drop in the output transistors. The output V-I plot in the Typical Characteristics (Figure 6) includes a boundary for 2W maximum internal power dissipation under these conditions.
BOARD LAYOUT GUIDELINES

Achieving optimum performance with a high-frequency amplifier such as the OPA2673 requires careful attention to board layout parasitic and external component types. Recommendations that optimize performance include:

a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional bandwidth limiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.

b) Minimize the distance (< 0.25in, or 6.350mm) from the power-supply pins to high-frequency 0.1µF decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections (on pins 7 and 14 for a QFN package) should always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) improves second-harmonic distortion performance. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at a lower frequency, should also be used on the main supply pins. These can be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.

c) Careful selection and placement of external components preserve the high-frequency performance of the OPA2673. Resistors should be of a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wire-wound type resistors in a high-frequency application. Although the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. The frequency response is primarily determined by the feedback resistor value as described previously. Increasing the value reduces the bandwidth, whereas decreasing it gives a more peaked frequency response. The 402Ω feedback resistor used in the Typical Characteristics at a gain of +4V/V on ±6V supplies is a good starting point for design. Note that a 511Ω feedback resistor, rather than a direct short, is recommended for the unity-gain follower application. A current-feedback op amp requires a feedback resistor even in the unity-gain follower configuration to control stability.

d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils, or 1.27mm to 2.54mm) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set Rs from the plot of Differential Rs vs Capacitive Load (Figure 27). Low parasitic capacitive loads (< 5pF) may not need an Rs because the OPA2673 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50Ω environment is normally not necessary onboard. In fact, a higher impedance environment improves distortion; see the distortion versus load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA2673 is used, as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device.

This total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA2673 allows multiple destination devices to be handled as separate transmission lines, each with respective series and shunt terminations. If the 6dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case, and set the series resistor value as shown in the plot of Differential Rs vs Capacitive Load (Figure 27). However, this approach does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation because of the voltage divider formed by the series output into the terminating impedance.
e) Socketing a high-speed part such as the OPA2673 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2673 directly onto the board.

INPUT AND ESD PROTECTION

The OPA2673 is built using a high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices and are reflected in the Absolute Maximum Ratings table. All device pins have limited ESD protection using internal diodes to the power supplies, as shown in Figure 87.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with ±15V supply parts driving into the OPA2673), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible, because high values degrade both noise performance and frequency response.

![Figure 87. ESD Steering Diodes](image)

**REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

**Changes from Revision E (April, 2010) to Revision F**

- Added minimum operating voltage (single supply) parameter

**Changes from Revision D (January, 2010) to Revision E**

- Revised Absolute Maximum Ratings table; deleted lead temperature specification, changed storage temperature range from −40°C to −65°C
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2673IRGVR</td>
<td>ACTIVE</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td></td>
<td>OPA 2673</td>
</tr>
<tr>
<td>OPA2673IRGVT</td>
<td>ACTIVE</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td></td>
<td>OPA 2673</td>
</tr>
</tbody>
</table>

---

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION

REEL DIMENSIONS

TAPE DIMENSIONS

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2673IRGVR</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>4.25</td>
<td>4.25</td>
<td>1.15</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>OPA2673IRGVT</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>4.25</td>
<td>4.25</td>
<td>1.15</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>

A0  Dimension designed to accommodate the component width
B0  Dimension designed to accommodate the component length
K0  Dimension designed to accommodate the component thickness
W   Overall width of the carrier tape
P1  Pitch between successive cavity centers
**Tape and Reel Box Dimensions**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2673IRGVR</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA2673IRGVT</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Quad Flatpack, No-Leads (QFN) package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. Falls within JEDEC MO-220.
THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![Exposed Thermal Pad Dimensions Diagram](image)

Bottom View

Exposed Thermal Pad Dimensions

NOTE: All linear dimensions are in millimeters
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for solder mask tolerances.
IMPORTANT NOTICE AND DISCLAIMER

TI provides technical and reliability data (including datasheets), design resources (including reference designs), application or other design advice, web tools, safety information, and other resources “as is” and with all faults, and disclaims all warranties, express and implied, including without limitation any implied warranties of merchantability, fitness for a particular purpose or non-infringement of third party intellectual property rights.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated