Dual, Wideband, High Output Current Operational Amplifier

FEATURES

- **WIDEBAND +12V OPERATION**: 200MHz (G = +4)
- **UNITY-GAIN STABLE**: 220MHz (G = +1)
- **HIGH OUTPUT CURRENT**: 500mA
- **OUTPUT VOLTAGE SWING**: ±5V
- **HIGH SLEW RATE**: 1800V/µs
- **LOW SUPPLY CURRENT**: 18mA
- **FLEXIBLE SUPPLY RANGE**: +5 to +12V Single Supply
  ±2.5 to ±6V Dual Supplies

APPLICATIONS

- **xDSL LINE DRIVER**
- **CABLE MODEM DRIVER**
- **MATCHED I/Q CHANNEL AMPLIFIER**
- **BROADBAND VIDEO LINE DRIVER**
- **ARB LINE DRIVER**
- **POWER LINE MODEM**
- **HIGH CAP LOAD DRIVER**

DESCRIPTION

The OPA2677 provides the high output current and low distortion required in emerging xDSL and Power Line Modem driver applications. Operating on a single +12V supply, the OPA2677 consumes a low 9mA/ch quiescent current to deliver a very high 500mA output current. This output current supports even the most demanding ADSL CPE requirements with > 380mA minimum output current (+25°C minimum value) with low harmonic distortion. Differential driver applications will deliver < –85dBc distortion at the peak upstream power levels of full rate ADSL. The high 200MHz bandwidth will also support the most demanding VDSL line driver requirements.

Specified on ±6V supplies (to support +12V operation), the OPA2677 will also support a single +5V or dual ±5V supply. Video applications will benefit from its very high output current to drive up to 10 parallel video loads (15Ω) with < 0.1%/0.1° dQ/dP nonlinearity.

The OPA2677 is available in either an SO-8 or QFN-16 and an HSOP-8 PowerPAD™ package.

OPA2677 RELATED PRODUCTS

<table>
<thead>
<tr>
<th>SINGLES</th>
<th>DUALS</th>
<th>TRIPLES</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA691</td>
<td>OPA2691</td>
<td>OPA3691</td>
<td>Single +12V Capable</td>
</tr>
<tr>
<td>—</td>
<td>THS6042</td>
<td>—</td>
<td>±15V Capable</td>
</tr>
<tr>
<td>—</td>
<td>OPA2674</td>
<td>—</td>
<td>Single +12V Capable with current limit</td>
</tr>
</tbody>
</table>

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.
ABSOLUTE MAXIMUM RATINGS(1)

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE-LEAD</th>
<th>PACKAGE DESIGNATOR</th>
<th>SPECIFIED TEMPERATURE RANGE</th>
<th>PACKAGE MARKING</th>
<th>ORDERING NUMBER</th>
<th>TRANSPORT MEDIA, QUANTITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2677</td>
<td>SO-8</td>
<td>D</td>
<td>–40°C to +85°C</td>
<td>OPA2677U</td>
<td>OPA2677U/2K5</td>
<td>Rails, 100 Tape and Reel, 2500</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPA2677</td>
<td>HSOP-8</td>
<td>DDA</td>
<td>–40°C to +85°C</td>
<td>OPA2677</td>
<td>OPA2677IDDA</td>
<td>Rails, 75 Tape and Reel, 2500</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPA2677</td>
<td>QFN-16</td>
<td>RGV</td>
<td>–40°C to +85°C</td>
<td>OPA2677</td>
<td>OPA2677IRGVT</td>
<td>Tape and Reel, 250</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

NOTES: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

PACKAGING/ORDERING INFORMATION(1)

ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

ABSOLUTE MAXIMUM RATINGS

- Power Supply: ±6.5V
- Internal Power Dissipation: See Thermal Characteristics
- Differential Input Voltage: ±1.2V
- Input Common-Mode Voltage Range: ±V_S
- Storage Temperature Range: U, DDA, RGV: –65°C to +125°C
- Lead Temperature (soldering, 10s): +300°C
- Junction Temperature (T_J): +150°C
- ESD Rating:
  - Human Body Model (HBM): 2000V
  - Charge Device Model (CDM): 1000V
  - Machine Model (MM): 100V

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability.

(2) Pins 2 and 6 on SO-8 and HSOP-8 packages, and pins 2 and 11 on QFN-16 package > 500V HBM.

NOTES: Exposed thermal pad on HSOP-8 and QFN-16 must be tied to –V_S.

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

PIN CONFIGURATIONS

Top View

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

ABSOLUTE MAXIMUM RATINGS

- Power Supply: ±6.5V
- Internal Power Dissipation: See Thermal Characteristics
- Differential Input Voltage: ±1.2V
- Input Common-Mode Voltage Range: ±V_S
- Storage Temperature Range: U, DDA, RGV: –65°C to +125°C
- Lead Temperature (soldering, 10s): +300°C
- Junction Temperature (T_J): +150°C
- ESD Rating:
  - Human Body Model (HBM): 2000V
  - Charge Device Model (CDM): 1000V
  - Machine Model (MM): 100V

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability.

(2) Pins 2 and 6 on SO-8 and HSOP-8 packages, and pins 2 and 11 on QFN-16 package > 500V HBM.

NOTES: Exposed thermal pad on HSOP-8 and QFN-16 must be tied to –V_S.

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
ELECTRICAL CHARACTERISTICS: $V_S = \pm 6V$

Boldface limits are tested at +25°C.

At $T_A = +25°C$, $G = +4$, $R_L = 402\Omega$, and $R_L = 100\Omega$, unless otherwise noted. See Figure 1 for AC performance only.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>OP2677U, DDA, RGV</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>TYP</td>
</tr>
<tr>
<td></td>
<td></td>
<td>+25°C</td>
</tr>
</tbody>
</table>

**AC PERFORMANCE** (see Figure 1)

| Small-Signal Bandwidth ($V_D = 0.5V_{pp}$) | $G = +1$, $R_L = 511\Omega$ | 220 | MHz | min | B |
|                                           | $G = +2$, $R_L = 475\Omega$ | 200 | 170 | 168 | 165 | MHz | min | B |
|                                           | $G = +4$, $R_L = 402\Omega$ | 200 | 170 | 168 | 165 | MHz | min | B |
|                                           | $G = +8$, $R_L = 250\Omega$ | 250 | 225 | 200 | 205 | MHz | min | B |

**Peaking at a Gain of +1**

| Bandwidth for 0.1dB Gain Flatness | $G = +4$, $V_O = 0.5V_{pp}$ | 80 | 36 | 32 | 30 | MHz | min | B |
|                                   | $G = +4$, $V_S = 5V_{pp}$ | 200 | MHz | typ | C |

**Slew Rate**

| $G = +4$, $V_S = 5V_{pp}$ | 2000 | 1500 | 1450 | 1400 | $V/\mu s$ | min | B |

**Harmonic Distortion**

| $G = +4$, $f = 5MHz$, $V_O = 2V_{pp}$ | 1.75 | MHz | typ | C |

**DC PERFORMANCE**

| Open-Loop Transimpedance Gain | $V_D = 0V$, $R_L = 100\Omega$ | 135 | 80 | 76 | 75 | kΩ | min | A |
| Input Offset Voltage | $V_{CM} = 0V$ | ±1.0 | ±0.45 | ±0.5 | ±3.3 | mV | max | A |
| Average Offset Voltage Drift | $V_{CM} = 0V$ | ±1 | ±0.10 | ±0.1 | ±0.12 | μV/°C | B |
| Noninverting Input Bias Current | $V_{CM} = 0V$ | ±10 | ±30 | ±32 | ±35 | μA | max | B |
| Average Noninverting Input Bias Current Drift | $V_{CM} = 0V$ | ±5 | ±50 | ±50 | ±75 | nA/°C | max | B |
| Inverting Input Current Bias Drift | $V_{CM} = 0V$ | ±10 | ±35 | ±40 | ±45 | μA | max | A |
| Average Inverting Input Bias Current Drift | $V_{CM} = 0V$ | ±10 | ±100 | ±100 | ±150 | nA/°C | max | B |

**INPUT**

| Common-Mode Input Range (CMIR)(5) | $V_{CM} = 0V$, Input Referred | ±4.5 | 4.1 | 4.0 | ±3.9 | V | min | A |
| Common-Mode Rejection Ratio (CMRR) | $V_{CM} = 0V$, Input Referred | 55 | 51 | 50 | 49 | dB | max | A |
| Noninverting Input Impedance | 250Ω | 2 | 100Ω | 1 | 1 | kΩ | min | A |
| Minimum Inverting Input Resistance | Open-Loop | 22 | 12 | Ω | min | B |
| Maximum Inverting Input Resistance | Open-Loop | 22 | 35 | Ω | max | B |

**OUTPUT**

| Voltage Output Swing | No Load | ±5.1 | ±4.9 | ±4.8 | ±4.7 | V | min | A |
| $R_L = 100\Omega$ | ±5.0 | ±4.8 | ±4.7 | ±4.5 | V | min | A |
| $R_L = 25\Omega$ | ±4.8 | ±4.8 | ±4.7 | ±4.5 | V | min | A |
| Peak Current Output, Sourcing(6) | $V_O = 0$ | ±500 | ±380 | ±350 | ±320 | mA | min | A |
| Peak Current Output, Sinking(6) | $V_O = 0$ | ±1.6 | A | typ | C |
| Closed-Loop Output Impedance | $G = +4$, $f \leq 100kHz$ | 0.003 | Ω | typ | C |

**POWER SUPPLY**

| Specified Operating Voltage | ±6 | V | typ | C |
| Maximum Operating Voltage | ±6.3 | ±6.3 | ±6.3 | V | typ | A |

**THERMAL CHARACTERISTICS**

| Specification: U, DDA, RGV | Junction-to-Ambient | -40 to +85°C | °C |
| U SO-8 | 125 | °C/W | typ | C |
| DDA HSOP-8 | Exposed Slug Soldered to Board | 55 | °C/W | typ | C |
| RGV QFN-16 | Exposed Slug Soldered to Board | 50(7) | °C/W | typ | C |

**NOTES:**

2. Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature specifications.
3. Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation.
4. Typical value only for information.
5. Current is considered positive out of node. $V_{CM}$ is the input common-mode voltage.
6. Peak output duration should not exceed junction temperature +150°C for extended periods.
7. Not connecting the exposed slug to the $-V_J$ plane gives 75°C/W thermal impedance ($\theta_{JA}$).
**ELECTRICAL SPECIFICATIONS: \( V_S = +5V \)**

**Boldface limits are tested at +25°C.**

At \( T_A = +25°C \), \( G = +4, R_F = 453\Omega \), and \( R_L = 100\Omega \), unless otherwise noted. See Figure 3 for AC performance only.

### AC PERFORMANCE (see Figure 3)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>( +25°C )</th>
<th>( +25°C(1) )</th>
<th>( 0°C ) to ( +70°C(2) )</th>
<th>( -40°C ) to ( +85°C(2) )</th>
<th>UNITS</th>
<th>MIN/ MAX</th>
<th>TEST LEVEL(3)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Small-Signal Bandwidth ( (V_O = 0.5V_{pp}) )</td>
<td>( G = +1, R_F = 336\Omega )</td>
<td>160</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td>min B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( G = +2, R_F = 511\Omega )</td>
<td>150</td>
<td>120</td>
<td>118</td>
<td>115</td>
<td>MHz</td>
<td>min B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>( G = +4, R_F = 453\Omega )</td>
<td>150</td>
<td>130</td>
<td>128</td>
<td>125</td>
<td>MHz</td>
<td>min B</td>
<td></td>
</tr>
<tr>
<td>Peaking at a Gain of +1</td>
<td>( G = +1, R_F = 511\Omega )</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td>dB</td>
<td>typ C</td>
<td></td>
</tr>
<tr>
<td>Bandwidth for 0.1dB Gain Flattness</td>
<td>( G = +4, V_O = 0.5V_{pp} )</td>
<td>70</td>
<td>23</td>
<td>20</td>
<td>19</td>
<td>MHz</td>
<td>min B</td>
<td></td>
</tr>
<tr>
<td>Large-Signal Bandwidth</td>
<td>( G = +4, V_O = 2V_{pp} )</td>
<td>100</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td>typ C</td>
<td></td>
</tr>
<tr>
<td>slew Rate</td>
<td>( G = +4, 2V_{step} )</td>
<td>1100</td>
<td>830</td>
<td>827</td>
<td>825</td>
<td>( V_{J} )</td>
<td>min B</td>
<td></td>
</tr>
<tr>
<td>Rise-and-Fall Time</td>
<td>( G = +4, V_O = 2V_{step} )</td>
<td>2</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
<td>typ C</td>
<td></td>
</tr>
<tr>
<td>Harmonic Distortion</td>
<td>( G = +4, f = 5MHz, V_O = 2V_{pp} )</td>
<td>2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2nd-Harmonic</td>
<td>( R_F \geq 500\Omega )</td>
<td>-67</td>
<td>-65</td>
<td>-64</td>
<td>-63</td>
<td>dBc</td>
<td>max B</td>
<td></td>
</tr>
<tr>
<td>3rd-Harmonic</td>
<td>( R_F \geq 500\Omega )</td>
<td>-71</td>
<td>-68</td>
<td>-67</td>
<td>-66</td>
<td>dBc</td>
<td>max B</td>
<td></td>
</tr>
<tr>
<td>Input Voltage Noise</td>
<td>( f &gt; 1MHz )</td>
<td>2</td>
<td>2.6</td>
<td>2.9</td>
<td>3.1</td>
<td>nV/nHz</td>
<td>max B</td>
<td></td>
</tr>
<tr>
<td>Noninverting Input Current Noise</td>
<td>( f &gt; 1MHz )</td>
<td>16</td>
<td>20</td>
<td>21</td>
<td>22</td>
<td>pA/\sqrt{Hz}</td>
<td>max B</td>
<td></td>
</tr>
<tr>
<td>Inverting Input Current Noise</td>
<td>( f &gt; 1MHz )</td>
<td>24</td>
<td>29</td>
<td>30</td>
<td>31</td>
<td>pA/\sqrt{Hz}</td>
<td>max B</td>
<td></td>
</tr>
<tr>
<td>Channel-to-Channel Crosstalk</td>
<td>( f = 5MHz, \text{Input Referred} )</td>
<td>-92</td>
<td></td>
<td></td>
<td></td>
<td>dB</td>
<td>typ C</td>
<td></td>
</tr>
<tr>
<td>DC PERFORMANCE</td>
<td>( V_O = 0\V, R_F = 100\Omega )</td>
<td>110</td>
<td>72</td>
<td>70</td>
<td>68</td>
<td>( k_2 )</td>
<td>min A</td>
<td></td>
</tr>
<tr>
<td>Input Offset Voltage</td>
<td>( V_{CM} = 0\V )</td>
<td>±0.8</td>
<td>±3.5</td>
<td>±4.0</td>
<td>±4.3</td>
<td>mV</td>
<td>max A</td>
<td></td>
</tr>
<tr>
<td>Average Offset Voltage drift</td>
<td>( V_{CM} = 0\V )</td>
<td>±4</td>
<td>±10</td>
<td>±10</td>
<td>±12</td>
<td>( \mu V/^{\circ}C )</td>
<td>max B</td>
<td></td>
</tr>
<tr>
<td>Noninverting Input Bias Current</td>
<td>( V_{CM} = 0\V )</td>
<td>±10</td>
<td>±30</td>
<td>±32</td>
<td>±35</td>
<td>( \mu A )</td>
<td>max A</td>
<td></td>
</tr>
<tr>
<td>Average Noninverting Input Bias Current drift</td>
<td>( V_{CM} = 0\V )</td>
<td>±5</td>
<td>±50</td>
<td>±50</td>
<td>±75</td>
<td>( \text{nA}/^{\circ}C )</td>
<td>max B</td>
<td></td>
</tr>
<tr>
<td>Inverting Input Bias Current</td>
<td>( V_{CM} = 0\V )</td>
<td>±10</td>
<td>±30</td>
<td>±40</td>
<td>±45</td>
<td>( \mu A )</td>
<td>max A</td>
<td></td>
</tr>
<tr>
<td>Average Inverting Input Bias Current drift</td>
<td>( V_{CM} = 0\V, \text{Input Referred} )</td>
<td>±10</td>
<td>±100</td>
<td>±100</td>
<td>±150</td>
<td>( \text{nA}/^{\circ}C )</td>
<td>max B</td>
<td></td>
</tr>
</tbody>
</table>

### INPUT

| Most Positive Input Voltage | 3.7 | 3.3 | 3.2 | 3.1 | V | min A | |
| Most Negative Input Voltage | 1.3 | 1.7 | 1.8 | 1.9 | V | typ A | |
| Common-Mode Rejection Ratio (CMRR) | \( V_{CM} = 2.5\V, \text{Input Referred} \) | 52 | 49 | 48 | 47 | dB | min A | |

### OUTPUT

| Most Positive Output Voltage | 4.1 | 3.9 | 3.8 | 3.6 | V | min A | |
| Least Positive Output Voltage | 3.5 | 3.8 | 3.7 | 3.5 | V | min A | |
| Current Output | \( V_O = 0\V \) | 1.0 | 1.1 | 1.2 | 1.5 | V | min A | |
| Closed-Loop Output Impedance | \( G = +4, f \leq 100kHz \) | 0.02 | | | | \( \Omega \) | typ C | |

### POWER SUPPLY

| Specified Operating Voltage | +5 | | | | V | typ C | |
| Maximum Operating Voltage | +4 | 12.6 | 12.6 | 12.6 | V | max A | |
| Minimum Operating Voltage | 3.5 | 3.8 | 3.7 | 3.5 | V | min A | |
| Maximum Quiescent Current | \( V_S = \pm 5V, \text{Both Channels} \) | 13.6 | 14.8 | 15.2 | 15.6 | mA | max A | |
| Minimum Quiescent Current | \( V_S = \pm 5V, \text{Both Channels} \) | 13.6 | 12.0 | 11.7 | 11.4 | mA | min A | |

### THERMAL CHARACTERISTICS

| Specification: U, DDA, RGV | Junction-to-Ambient | \(-40 \text{ to } +85^\circ C\) | \( ^\circ C \) | typ C | |
| U | SO-8 | 125 | \( ^\circ C/W \) | typ C | |
| DDA | HSOP-8 | Exposed Slug Soldered to Board | 55 | \( ^\circ C/W \) | typ C | |
| RGV | QFN-16 | Exposed Slug Soldered to Board | 50(4) | \( ^\circ C/W \) | typ C | |

### NOTES:

2. Junction temperature = ambient at low temperature limit; junction temperature = ambient +9°C at high temperature limit for over temperature specifications.
3. Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
4. Not connecting the exposed slug to the –V_S plane gives 75°C/C thermal impedance (\( \theta_{JA} \)).
TYPICAL CHARACTERISTICS: $V_S = \pm 6\text{V}$

At $T_A = +25^\circ\text{C}$, $G = +4$, $R_F = 402\,\Omega$, and $R_L = 100\,\Omega$, unless otherwise noted.

### Noninverting Small-Signal Frequency Response

- $V_O = 0.5V_{\text{pp}}$
- $G = +4$, $R_F = 402\,\Omega$
- $G = +2$, $R_F = 475\,\Omega$
- $G = +1$, $R_F = 511\,\Omega$

See Figure 1

### Inverting Small-Signal Frequency Response

- $V_O = 0.5V_{\text{pp}}$
- $G = -1$, $R_F = 475\,\Omega$
- $G = -2$, $R_F = 422\,\Omega$
- $G = -8$, $R_F = 280\,\Omega$
- $G = -4$, $R_F = 383\,\Omega$

See Figure 2

### Noninverting Large-Signal Frequency Response

- $V_O = 10V_{\text{pp}}$, $G = +4$, See Figure 1
- $V_O = 8V_{\text{pp}}$
- $V_O = 2V_{\text{pp}}$
- $V_O \leq 1V_{\text{pp}}$

See Figure 1

### Inverting Large-Signal Frequency Response

- $V_O = 8V_{\text{pp}}$, $G = -4$, See Figure 2
- $V_O = 10V_{\text{pp}}$
- $V_O = 5V_{\text{pp}}$
- $V_O \leq 1V_{\text{pp}}$

See Figure 2

### Noninverting Pulse Response

- Left Scale: $4V_{\text{pp}}$
- Right Scale: $200mV_{\text{pp}}$
- Large Signal
- Small Signal

See Figure 1

### Inverting Pulse Response

- Left Scale: $4V_{\text{pp}}$
- Right Scale: $200mV_{\text{pp}}$
- Large Signal
- Small Signal

See Figure 2
TYPICAL CHARACTERISTICS: $V_S = \pm 6\text{V}$ (Cont.)

At $T_A = +25\text{°C}$, $G = +4$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise noted.

HARMONIC DISTORTION vs FREQUENCY

HARMONIC DISTORTION vs OUTPUT VOLTAGE

HARMONIC DISTORTION vs NONINVERTING GAIN

HARMONIC DISTORTION vs INVERTING GAIN

HARMONIC DISTORTION vs LOAD RESISTANCE

2-TONE, 3RD-ORDER INTERMODULATION SPURIOUS
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$ (Cont.)

At $T_A = +25^\circ C$, $G = +4$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise noted.

### Maximum Output Swing vs Load Resistance

![Graph](image1)

### Output Voltage and Current Limitations

![Graph](image2)

### Input Voltage and Current Noise Density

![Graph](image3)

### Channel-to-Channel Crosstalk

![Graph](image4)

### Recommended $R_S$ vs Capacitive Load

![Graph](image5)

### Frequency Response vs Capacitive Load

![Graph](image6)
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$ (Cont.)

At $T_A = +25^\circ C$, $G = +4$, $R_F = 402\, \Omega$, and $R_L = 100\, \Omega$, unless otherwise noted.
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$ (Cont.)

At $T_A = +25^\circ C$, $G = +4$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise noted.
TYPICAL CHARACTERISTICS: $V_S = \pm 6V$ (Cont.)

At $T_A = +25^\circ C$, Differential Gain = +9, $R_F = 300\Omega$, and $R_L = 70\Omega$, unless otherwise noted. See Figure 5 for AC performance only.
**TYPICAL CHARACTERISTICS: \( V_S = +5V \)**

At \( T_A = +25^\circ C \), \( G = +4 \), \( R_F = 453 \Omega \), and \( R_L = 100 \Omega \) to \( V_I/2 \), unless otherwise noted.

### Noninverting Small-Signal Frequency Response

<table>
<thead>
<tr>
<th>Frequency (MHz)</th>
<th>Normalized Gain (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>50</td>
<td>6</td>
</tr>
<tr>
<td>100</td>
<td>12</td>
</tr>
<tr>
<td>150</td>
<td>18</td>
</tr>
<tr>
<td>200</td>
<td>24</td>
</tr>
<tr>
<td>250</td>
<td>30</td>
</tr>
</tbody>
</table>

### Inverting Small-Signal Frequency Response

<table>
<thead>
<tr>
<th>Frequency (MHz)</th>
<th>Normalized Gain (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>50</td>
<td>6</td>
</tr>
<tr>
<td>100</td>
<td>12</td>
</tr>
<tr>
<td>150</td>
<td>18</td>
</tr>
<tr>
<td>200</td>
<td>24</td>
</tr>
<tr>
<td>250</td>
<td>30</td>
</tr>
</tbody>
</table>

### Small-Signal Pulse Response

- \( V_O = 500mV_{PP} \)

### Large-Signal Pulse Response

- \( V_O = 2V_{PP} \)

### Recommended \( R_S \) vs Capacitive Load

<table>
<thead>
<tr>
<th>Capacitive Load (pF)</th>
<th>( R_S ) (( \Omega ))</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>50</td>
</tr>
<tr>
<td>10</td>
<td>45</td>
</tr>
<tr>
<td>100</td>
<td>40</td>
</tr>
<tr>
<td>1k</td>
<td>35</td>
</tr>
</tbody>
</table>

### Frequency Response vs Capacitive Load

- \( C_L = 100pF \)
- \( C_L = 22pF \)
- \( C_L = 47pF \)

**Texas Instruments**

www.ti.com
TYPICAL CHARACTERISTICS: $V_S = +5V$ (Cont.)

At $T_A = +25^\circ C$, $G = +4$, $R_P = 453\Omega$, and $R_L = 100\Omega$ to $V_S/2$, unless otherwise noted.
TYPICAL CHARACTERISTICS: $V_S = +5V$ (Cont.)

At $T_A = +25^\circ C$, Differential Gain = +9, $R_F = 316\Omega$, and $R_L = 70\Omega$, unless otherwise noted.

**DIFFERENTIAL PERFORMANCE TEST CIRCUIT**

**DIFFERENTIAL SMALL-SIGNAL FREQUENCY RESPONSE**

**DIFFERENTIAL LARGE-SIGNAL FREQUENCY RESPONSE**

**HARMONIC DISTORTION vs LOAD RESISTANCE**

**HARMONIC DISTORTION vs FREQUENCY**

**HARMONIC DISTORTION vs OUTPUT VOLTAGE**
APPLICATION INFORMATION
WIDEBAND CURRENT-FEEDBACK OPERATION

The OPA2677 gives the exceptional AC performance of a wideband current-feedback op amp with a highly linear, high-power output stage. Requiring only 9mA/ch quiescent current, the OPA2677 swings to within 1V of either supply rail and delivers in excess of 380mA at room temperature. This low-output headroom requirement, along with supply voltage independent biasing, gives remarkable single (+5V) supply operation. The OPA2677 delivers greater than 150MHz bandwidth driving a 2VPP output into 100Ω on a single +5V supply. Previous boosted output stage amplifiers typically suffer from very poor crossover distortion as the output current goes through zero. The OPA2677 achieves a comparable power gain with much better linearity. The primary advantage of a current-feedback op amp over a voltage-feedback op amp is that AC performance (bandwidth and distortion) is relatively independent of signal gain. Figure 1 shows the DC-coupled, gain of +4, dual power-supply circuit configuration used as the basis of the ±6V Electrical and Typical Characteristics. For test purposes, the input impedance is set to 50Ω with a resistor to ground and the output impedance is set to 50Ω with a series output resistor. Voltage swings reported in the electrical characteristics are taken directly at the input and output pins, whereas load powers (dBm) are defined at a matched 50Ω load. For the circuit of Figure 1, the total effective load is 100Ω || 535Ω = 84Ω.

Figure 2 shows the DC-coupled, bipolar supply circuit configuration used as the basis for the Inverting Gain ±6V Typical Characteristics. Key design considerations of the inverting configuration are developed in the Inverting Amplifier Operation section.

![Figure 2. DC-Coupled, G = -4, Bipolar Supply, Specification and Test Circuit.](image)

Figure 3 shows the AC-coupled, gain of +4, single-supply circuit configuration used as the basis of the +5V Electrical and Typical Characteristics. Though not a rail-to-rail design, the OPA2677 requires minimal input and output voltage headroom compared to other very wideband current-feedback op amps. It will deliver a 3VPP output swing on a single +5V supply with greater than 100MHz bandwidth. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the usable voltage ranges at both the input and the output. The circuit of Figure 3 establishes an input midpoint bias using a simple resistive divider from the +5V supply (two 806Ω resistors). The input signal is then AC-coupled into this midpoint voltage bias. The input voltage can swing to within 1.3V of either supply pin, giving a 2.4VPP input signal range centered between the supply pins. The input impedance matching resistor (57.6Ω) used for testing is adjusted to give a 50Ω input match when the parallel combination of the biasing divider network is included. The gain resistor (RG) is AC-coupled, giving the circuit a DC gain of +1—which puts the input DC bias voltage (2.5V) on the output as well. The feedback resistor value is adjusted from the bipolar supply condition to re-optimize for a flat frequency response in +5V, gain of +4, operation. Again, on a single +5V supply, the output voltage can swing to within 1V of either supply pin while delivering more than 200mA output current. A demanding 100Ω load to a midpoint bias is used in this characterization circuit. The new output stage used in the OPA2677 can deliver large bipolar output currents into this midpoint load with minimal crossover distortion, as shown by the +5V supply, harmonic distortion plots.

![Figure 3. AC-Coupled, G = +4, Single Supply, Specification and Test Circuit.](image)
The last configuration used as the basis of the +5V Electrical and Typical Characteristics is shown in Figure 4. Design considerations for this inverting, bipolar supply configuration are covered either in single-supply configuration (as shown in Figure 3) or in the Inverting Amplifier Operation section.


DIFFERENTIAL INTERFACE APPLICATIONS

Dual op amps are particularly suitable to differential input to differential output applications. Typically, these fall into either Analog-to-Digital Converter (ADC) input interface or line driver applications. Two basic approaches to differential I/O are noninverting or inverting configurations. Since the output is differential, the signal polarity is somewhat meaningless—the noninverting and inverting terminology applies here to

where the input is brought into the OPA2677. Each has its advantages and disadvantages. Figure 5 shows a basic starting point for noninverting differential I/O applications.


This approach provides for a source termination impedance that is independent of the signal gain. For instance, simple differential filters may be included in the signal path right up to the noninverting inputs without interacting with the gain setting. The differential signal gain for the circuit of Figure 5 is:

\[ A_D = 1 + 2 \cdot \frac{R_F}{R_G} \]

Since the OPA2677 is a current feedback (CFB) amplifier, its bandwidth is principally controlled with the feedback resistor value; Figure 5 shows a value of 300Ω for the \( A_D = +9 \) design. The differential gain, however, may be adjusted with considerable freedom using just the \( R_G \) resistor. In fact, \( R_G \) may be a reactive network providing a very isolated shaping to the differential frequency response.

Various combinations of single-supply or AC-coupled gain can also be delivered using the basic circuit of Figure 5. Common-mode bias voltages on the two noninverting inputs pass on to the output with a gain of 1 since an equal DC voltage at each inverting node creates no current through \( R_G \). This circuit does show a common-mode gain of 1 from input to output. The source connection should either remove this common-mode signal if undesired (using an input transformer can provide this function), or the common-mode voltage at the inputs can be used to set the output common-mode bias. If the low common-mode rejection of this circuit is a problem, the output interface may also be used to reject that common-mode. For instance, most modern differential input ADCs reject common-mode signals very well, while a line driver application through a transformer will also attenuate the common-mode signal through to the line.
SINGLE-SUPPLY ADSL UPSTREAM DRIVER

Figure 6 shows an example of a single-supply ADSL upstream driver. The dual OPA2677 is configured as a differential gain stage to provide signal drive to the primary winding of the transformer (here, a step-up transformer with a turns ratio of 1:1.7). The main advantage of this configuration is the cancellation of all even harmonic distortion products. Another important advantage for ADSL is that each amplifier needs only to swing half of the total output required driving the load.

The analog front end (AFE) signal is AC-coupled to the driver, and the noninverting input of each amplifier is biased to the mid-supply voltage (+6V in this case). In addition to providing the proper biasing to the amplifier, this approach also provides a high-pass filtering with a corner frequency, set here at 5kHz. As the upstream signal bandwidth starts at 26kHz, this high-pass filter does not generate any problem and has the advantage of filtering out unwanted lower frequencies.

The input signal is amplified with a gain set by the following equation:

$$G_D = 1 + \frac{2 \cdot R_F}{R_G}$$

(1)

With $R_F = 324\Omega$ and $R_G = 82.5\Omega$, the gain for this differential amplifier is 8.85. This gain boosts the AFE signal, assumed to be a maximum of 2Vpp, to a maximum of 17.3Vpp.

Refer to the Setting Resistor Values to Optimize Bandwidth section for a discussion on which feedback resistor value to choose.

The two back-termination resistors (17.4Ω each) added at each terminal of the transformer make the impedance of the modem match the impedance of the phone line, and also provide a means of detecting the received signal for the receiver. The value of these resistors ($R_M$) is a function of the line impedance and the transformer turns ratio ($n$), given by the following equation:

$$R_M = \frac{Z_{LINE}}{2n^2}$$

(2)

The first step in a transformer-coupled, twisted-pair driver design is to compute the peak-to-peak output voltage from the target specifications. This is done using the following equations:

$$P_L = 10 \cdot \log \left( \frac{V_{RMS}^2}{(1mW) \cdot R_L} \right)$$

(3)

with $P_L$ power at the load, $V_{RMS}$ voltage at the load, and $R_L$ load impedance; this gives the following:

$$V_{RMS} = \sqrt{\left(1mW\right) \cdot R_L \cdot 10^{-10}}$$

(4)

$$V_P = \text{Crest Factor} \cdot V_{RMS} = CF \cdot V_{RMS}$$

(5)

with $V_P$ peak voltage at the load and $CF$ Crest Factor.

$$V_{LPP} = 2 \cdot CF \cdot V_{RMS}$$

(6)

with $V_{LPP}$: peak-to-peak voltage at the load.

Consolidating Equations 3 through 6 allows expressing the required peak-to-peak voltage at the load as a function of the crest factor, the load impedance, and the power at the load.

Thus,

$$V_{LPP} = 2 \cdot CF \cdot \sqrt{\left(1mW\right) \cdot R_L \cdot 10^{-10}}$$

(7)

This $V_{LPP}$ is usually computed for a nominal line impedance and may be taken as a fixed design target.

The next step in the design is to compute the individual amplifier output voltage and currents as a function of $V_{PP}$ on
the line and transformer turns ratio. As this turns ratio changes, the minimum allowed supply voltage changes along with it. The peak current in the amplifier output is given by:

\[ I_p = \frac{1}{2} \cdot \frac{2 \cdot V_{PP}}{n} \cdot \frac{1}{4R_M} \]  
(8)

with \( V_{PP} \) as defined in Equation 7, and \( R_M \) as defined in Equation 2 and shown in Figure 8.

FIGURE 8. Driver Peak Output Voltage.

With the previous information available, it is now possible to select a supply voltage and the turns ratio desired for the transformer as well as calculate the headroom for the OPA2677.

The model, shown in Figure 9, can be described with the following set of equations:

1) As available output swing:

\[ V_{PP} = V_{CC} - (V_1 + V_2) - I_p \cdot (R_1 + R_2) \]  
(9)

2) Or as required supply voltage:

\[ V_{CC} = V_{PP} + (V_1 + V_2) + I_p \cdot (R_1 + R_2) \]  
(10)

The minimum supply voltage for a power and load requirement is given by Equation 10.

FIGURE 9. Line Driver Headroom Model.

\( V_1, V_2, R_1, \) and \( R_2 \) are given in Table I for both +12V and +5V operation.

<table>
<thead>
<tr>
<th>Voltage</th>
<th>( V_1 )</th>
<th>( R_1 )</th>
<th>( V_2 )</th>
<th>( R_2 )</th>
</tr>
</thead>
<tbody>
<tr>
<td>+5V</td>
<td>0.9V</td>
<td>5Ω</td>
<td>0.8V</td>
<td>5Ω</td>
</tr>
<tr>
<td>+12V</td>
<td>0.9V</td>
<td>2Ω</td>
<td>0.9V</td>
<td>2Ω</td>
</tr>
</tbody>
</table>

TABLE I. Line Driver Headroom Model Values.

TOTAL DRIVER POWER FOR xDSL APPLICATIONS

The total internal power dissipation for the OPA2677 in an xDSL line driver application will be the sum of the quiescent power and the output stage power. The OPA2677 holds a relatively constant quiescent current versus supply voltage—giving a power contribution that is simply the quiescent current times the voltage used (the supply voltage will be greater than the solution given in Equation 10). The total output stage power may be computed with reference to Figure 10.

FIGURE 10. Output Stage Power Model.

The two output stages used to drive the load of Figure 8 can be seen as an H-Bridge in Figure 10. The average current drawn from the supply into this H-Bridge and load will be the peak current in the load given by Equation 8 divided by the crest factor (CF) for the xDSL modulation. This total power from the supply is then reduced by the power in \( R_T \) to leave the power dissipated internal to the drivers in the four output stage transistors. That power is simply the target line power used in Equation 3 plus the power lost in the matching elements (\( R_M \)). In the examples here, a perfect match is targeted giving the same power in the matching elements as in the load. The output stage power is then set by Equation 11.

\[ P_{OUT} = \frac{I_p}{CF} \times V_{CC} - 2P_L \]  
(11)

The total amplifier power is then:

\[ P_{TOT} = I_q \times V_{CC} + \frac{I_p}{CF} \times V_{CC} - 2P_L \]  
(12)

For the ADSL CPE upstream driver design of Figure 6, the peak current is 128mA for a signal that requires a crest factor of 5.33 with a target line power of 13dBm into 100Ω (20mW). With a typical quiescent current of 18mA and a nominal supply voltage of +12V, the total internal power dissipation for the solution of Figure 6 will be:

\[ P_{TOT} = 18mA(12V) + \frac{128mA}{5.33}(12V) - 2(20mW) = 464mW \]  
(13)
DESIGN-IN TOOLS

DEMONSTRATION FIXTURES

A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the OPA2677. The fixture is offered free of charge as unpopulated PCB, delivered with a user’s guide. The summary information for this fixture is shown in Table II.

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE</th>
<th>ORDERING NUMBER</th>
<th>LITERATURE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2677U</td>
<td>SO-8</td>
<td>DEM-OPA-SO-2A</td>
<td>SB0U003</td>
</tr>
<tr>
<td>OPA2677IDDA</td>
<td>HSOP-8</td>
<td>Not Available</td>
<td>Not Available</td>
</tr>
<tr>
<td>OPA2677T</td>
<td>SO-16</td>
<td>Not Available</td>
<td>Not Available</td>
</tr>
<tr>
<td>OPA2677(RGV)</td>
<td>QFN-16</td>
<td>Not Available</td>
<td>Not Available</td>
</tr>
</tbody>
</table>

TABLE II. Demonstration Fixtures by Package.

This demonstration fixture can be requested at the Texas Instruments web site (www.ti.com) through the OPA2677 product folder.

MACROMODELS AND APPLICATIONS SUPPORT

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA2677 is available through the TI web site (www.ti.com). This model does a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions, but does not do as well in predicting the harmonic distortion or dG/dP characteristics. This model does not attempt to distinguish between the package types in small-signal AC performance, nor does it attempt to simulate channel-to-channel coupling.

OPERATING SUGGESTIONS

SETTING RESISTOR VALUES TO OPTIMIZE BANDWIDTH

A current-feedback op amp like the OPA2677 can hold an almost constant bandwidth over signal gain settings with the proper adjustment of the external resistor values, which is shown in the Typical Characteristics; the small-signal bandwidth decreases only slightly with increasing gain. These curves also show that the feedback resistor is changed for each gain setting. The resistor values on the inverting side of the circuit for a current-feedback op amp can be treated as frequency response compensation elements, whereas their ratios set the signal gain. Figure 11 shows the small-signal frequency response analysis circuit for the OPA2677.

The key elements of this current-feedback op amp model are:

- $\alpha$ → Buffer gain from the noninverting input to the inverting input
- $R_I$ → Buffer output impedance
- $i_{ERR}$ → Feedback error current signal
- $Z(s)$ → Frequency dependent open-loop transimpedance gain from $i_{ERR}$ to $V_O$

The buffer gain is typically very close to 1.00 and is normally neglected from signal gain considerations. It sets the CMRR, however, for a single op amp differential amplifier configuration. For a buffer gain $\alpha < 1.0$, the CMRR = $-20 \cdot \log (1 - \alpha)$dB. $R_I$, the buffer output impedance, is a critical portion of the bandwidth control equation. The OPA2677 inverting input resistor is typically 22Ω.

A current-feedback op amp senses an error current in the inverting node (as opposed to a differential input error voltage for a voltage-feedback op amp) and passes this on to the output through an internal frequency dependent transimpedance gain. The Typical Characteristics show this open-loop transimpedance response, which is analogous to the open-loop voltage gain curve for a voltage-feedback op amp. Developing the transfer function for the circuit of Figure 11 gives Equation 14:

$$
\frac{V_O}{V_I} = \frac{\alpha \left(1 + \frac{R_F}{R_G}\right)}{1 + \frac{R_F + R_G}{Z(s)\left(1 + \frac{R_F}{R_G}\right)}}
$$

This is written in a loop-gain analysis format where the errors arising from a non-infinite open-loop gain are shown in the denominator. If $Z(s)$ is infinite over all frequencies, the denominator of Equation 14 reduces to 1 and the ideal desired signal gain shown in the numerator is achieved. The fraction in the denominator of Equation 14 determines the frequency response. Equation 15 shows this as the loop-gain equation:

$$
\frac{Z(s)}{R_F + R_G NG} = \text{Loop Gain}
$$

If $20\log(R_F + NG \cdot R_I)$ is drawn on top of the open-loop transimpedance plot, the difference between the two would be the loop gain at a given frequency. Eventually, $Z(s)$ rolls off to equal the denominator of Equation 15, at which point the loop gain has reduced to 1 (and the curves have intersected). This point of equality is where the amplifier closed-loop
frequency response given by Equation 14 starts to roll off, and is exactly analogous to the frequency at which the noise gain equals the open-loop voltage gain for a voltage-feedback op amp. The difference here is that the total impedance in the denominator of Equation 15 may be controlled somewhat separately from the desired signal gain (or NG). The OPA2677 is internally compensated to give a maximally flat frequency response for $R_F = 402 \Omega$ at NG = 4 on ±6V supplies. Evaluating the denominator of Equation 15 (which is the feedback transimpedance) gives an optimal target of 490Ω. As the signal gain changes, the contribution of the NG$ \cdot R_I$ term in the feedback transimpedance changes, but the total can be held constant by adjusting $R_F$. Equation 16 gives an approximate equation for optimum $R_F$ over signal gain:

$$R_F = 490 - NG \cdot R_I \quad (16)$$

As the desired signal gain increases, this equation eventually predicts a negative $R_F$. A somewhat subjective limit to this adjustment can also be set by holding $R_G$ to a minimum value of 200Ω. Lower values load both the buffer stage at the input and the output stage if $R_F$ gets too low—actually decreasing the bandwidth. Figure 12 shows the recommended $R_F$ versus NG for both ±6V and a single +5V operation. The values for $R_F$ versus gain shown here are approximately equal to the values used to generate the Typical Characteristics. They differ in that the optimized values used in the Typical Characteristics are also correcting for board parasitic not considered in the simplified analysis leading to Equation 16. The values shown in Figure 12 give a good starting point for designs where bandwidth optimization is desired.

The total impedance going into the inverting input may be used to adjust the closed-loop signal bandwidth. Inserting a series resistor between the inverting input and the summing junction increases the feedback impedance (denominator of Equation 15), decreasing the bandwidth. The internal buffer output impedance for the OPA2677 is slightly influenced by the source impedance looking out of the noninverting input terminal. High-source resistors have the effect of increasing $R_I$, decreasing the bandwidth. For those single-supply applications which develop a midpoint bias at the noninverting input through high-valued resistors, the decoupling capacitor is essential for power-supply ripple rejection, noninverting input noise current shunting, and to minimize the high-frequency value for $R_I$ in Figure 11.

**INVERTING AMPLIFIER OPERATION**

The OPA2677 is a general-purpose, wideband current-feedback op amp; most of the familiar op amp application circuits should be available to the designer. Those dual op amp applications that require considerable flexibility in the feedback element (for example, integrators, transimpedance, and some filters) should consider a unity-gain stable, voltage-feedback amplifier such as the OPA2822, because the feedback resistor is the compensation element for a current-feedback op amp. Wideband inverting operation (and especially summing) is particularly suited to the OPA2677. Figure 13 shows a typical inverting configuration where the I/O impedances and signal gain from Figure 1 are retained in an inverting circuit configuration.

In the inverting configuration, two key design considerations must be noted. The first is that the gain resistor ($R_G$) becomes part of the signal source input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted pair, long PC board trace or other transmission line conductor), it is normally necessary to add an additional matching resistor to ground. $R_M$, by itself, is not normally set to the required input impedance since its value, along with the desired gain, will determine an $R_F$, which may be non-optimal from a frequency response standpoint. The total input impedance for the source becomes the parallel combination of $R_G$ and $R_M$.

The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and has a slight effect on the bandwidth through Equation 15. The values shown in Figure 12 have accounted for this by slightly decreasing $R_F$ (from the optimum values) to re-optimize the bandwidth for the noise gain of Figure 12 (NG = 3.98). In the example of Figure 13, the $R_M$ value combines in parallel with the external 50Ω source impedance, yielding an effective driving impedance of $50\Omega \parallel 102\Omega = 33.5\Omega$. This impedance is added in series with $R_G$ for calculating the noise gain—which gives NG = 3.98. This value, along with the inverting input impedance of 22Ω, are inserted into Equation 16 to get a feedback...
transimpedance nearly equal to the 402Ω optimum value. Note that the noninverting input in this bipolar supply inverting application is connected directly to ground. It is often suggested that an additional resistor be connected to ground on the noninverting input to achieve bias current error cancellation at the output. The input bias currents for a current-feedback op amp are not generally matched in either magnitude or polarity. Connecting a resistor to ground on the noninverting input of the OPA2677 in the circuit of Figure 13 actually provides additional gain for that input bias and noise currents, but does not decrease the output DC error since the input bias currents are not matched.

**OUTPUT CURRENT AND VOLTAGE**

The OPA2677 provides output voltage and current capabilities that are unsurpassed in a low-cost dual monolithic op amp. Under no-load conditions at 25°C, the output voltage typically swings closer than 1V to either supply rail; tested at +25°C swing limit is within 1.1V of either rail. Into a 6Ω load (the minimum tested load), it delivers more than ±380mA continuous and > ±1.2A peak output current.

The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage times current (or V-I product) that is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot in the Typical Characteristics. The X and Y axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA2677 output drive capabilities, noting that the graph is bounded by a safe operating area of 1W maximum internal power dissipation (in this case for 1 channel only). Superimposing resistor load lines onto the plot shows that the OPA2677 can drive ±4V into 10Ω or ±4.5V into 25Ω without exceeding the output capabilities or the 1W dissipation limit. A 100Ω load line (the standard test circuit load) shows the full ±5.0V output swing capability, as shown in the Electrical Characteristics tables. The minimum specified output voltage and current over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup will the output current and voltage decrease to the numbers shown in the Electrical Characteristics tables. As the output transistors deliver power, the junction temperatures increases, decreasing the VBEs (increasing the available output voltage swing), and increasing the current gains (increasing the available output current). In steady-state operation, the available output voltage and current will always be greater than that shown in the over-temperature specifications, since the output stage junction temperatures will be higher than the minimum specified operating ambient. To maintain maximum output stage linearity, no output short-circuit protection is provided. This is normally not a problem because most applications include a series-matching resistor at the output that limits the internal power dissipation if the output side of this resistor is shorted to ground. However, shorting the output pin directly to the adjacent positive power-supply pin (8-pin package), will in most cases, destroy the amplifier. If additional short-circuit protection is required, consider using the equivalent OPA2674 that includes output current limiting. Alternatively, a small series resistor may be included in the supply lines. Under heavy output loads this will reduce the available output voltage swing. A 5Ω series resistor in each power-supply lead will limit the internal power dissipation to less than 1W for an output short circuit while decreasing the available output voltage swing only 0.5V for up to 100mA desired load currents. Always place the 0.1µF power-supply decoupling capacitors after these supply current limiting resistors directly on the supply pins.

**DRIVING CAPACITIVE LOADS**

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an analog-to-digital (A/D) converter—including additional external capacitance that may be recommended to improve the A/D converter linearity. A high-speed, high open-loop gain amplifier such as the OPA2677 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested.

When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability. The Typical Characteristics show the recommended Rs vs Capacitive Load and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA2677. Long PC board traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA2677 output pin (see the Board Layout Guidelines section).

**DISTORTION PERFORMANCE**

The OPA2677 provides good distortion performance into a 100Ω load on ±6V supplies. Relative to alternative solutions, it provides exceptional performance into lighter loads and/or operation on a single +5V supply. Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd-harmonic dominates the distortion with a negligible 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network—in the noninverting configuration (see Figure 1), this is the sum of RF + RG, whereas in the inverting configuration it is just RF. Also, providing an additional supply decoupling capacitor (0.01µF) between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3dB to 6dB).
In most op amps, increasing the output voltage swing increases harmonic distortion directly. The Typical Characteristics show the 2nd-harmonic increasing at a little less than the expected 2x rate whereas the 3rd-harmonic increases at a little less than the expected 3x rate. Where the test power doubles, the difference between it and the 2nd-harmonic decreases less than the expected 6dB, whereas the difference between it and the 3rd-harmonic decreases by less than the expected 12dB. This also shows up in the 2-tone, 3rd-order intermodulation spurious (IM3) response curves. The 3rd-order spurious levels are extremely low at low-output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Typical Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For 2-tone centered at 20MHz, with 10dBm/tone into a matched 50Ω load (that is, 2Vpp for each tone at the load, which requires 8Vpp for the overall 2-tone envelope at the output pin), the Typical Characteristics show 63dBc difference between the test-tone power and the 3rd-order intermodulation spurious levels. This exceptional performance improves further when operating at lower frequencies.

**NOISE PERFORMANCE**

Wideband current-feedback op amps generally have a higher output noise than comparable voltage-feedback op amps. The OPA2677 offers an excellent balance between voltage and current noise terms to achieve low output noise. The inverting current noise (24pA/√Hz) is significantly lower than earlier solutions whereas the input voltage noise (2.0nV/√Hz) is lower than most unity-gain stable, wideband voltage-feedback op amps. This low input voltage noise is achieved at the price of higher noninverting input current noise (16pA/√Hz). As long as the AC source impedance looking out of the noninverting node is less than 100Ω, this current noise does not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise under a wide variety of operating conditions. Figure 14 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/√Hz or pA/√Hz.

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 17 shows the general form for the output noise voltage using the terms shown in Figure 13.

\[
E_O = \sqrt{E_{IN}^2 + (I_{BN} \cdot R_S)^2 + 4kT R_S + (I_{BI} \cdot R_F)^2 + 4kT R_F NG}
\]

Dividing this expression by the noise gain (NG = (1 + R_F/R_G)) gives the equivalent input referred spot noise voltage at the noninverting input, as shown in Equation 18.

\[
E_N = \sqrt{E_{IN}^2 + (I_{BN} \cdot R_S)^2 + 4kT R_S + (\frac{I_{BI} \cdot R_F}{NG})^2 + 4kT R_F NG}
\]

Evaluating these two equations for the OPA2677 circuit and component values (see Figure 1) gives a total output spot noise voltage of 13.5nV/√Hz and a total equivalent input spot noise voltage of 3.3nV/√Hz. This total input referred spot noise voltage is higher than the 2.0nV/√Hz specification for the op amp voltage noise alone. This reflects the noise added to the output by the inverting current noise times the feedback resistor. If the feedback resistor is reduced in high-gain configurations (as suggested previously), the total input referred voltage noise given by Equation 18 approaches just the 2.0nV/√Hz specification for the op amp. For example, going to a gain of +10 using \(R_F = 298\)Ω gives a total input referred noise of 2.3nV/√Hz.

**DIFFERENTIAL NOISE PERFORMANCE**

As the OPA2677 is used as a differential driver in xDSL applications, it is important to analyze the noise in such a configuration. Figure 15 shows the op amp noise model for the differential configuration.

![FIGURE 14. Op Amp Noise Analysis Model.](image1)

![FIGURE 15. Differential Op Amp Noise Analysis Model.](image2)
As a reminder, the differential gain is expressed as:

$$G_D = 1 + \frac{2 \cdot R_F}{R_G}$$

(19)

The output noise can be expressed as shown below:

$$E_O = \sqrt{2 \cdot G_D \cdot \frac{1}{2} \left( e_n^2 + (N \cdot R_S)^2 + 4kT R_S \right) + 2 (N \cdot R_S)^2 \left( \frac{1}{G_D} \right) + 2 \left( \frac{4kT R_F}{G_D} \right)}$$

Dividing this expression by the differential noise gain \(G_D = (1 + 2R_F/R_G)\) gives the equivalent input referred spot noise voltage at the noninverting input, as shown in Equation 21.

$$E_O = \sqrt{\frac{2 \left( e_n^2 + (N \cdot R_S)^2 + 4kT R_S \right) + 2 \left( \frac{1}{G_D} \right) + 2 \left( \frac{4kT R_F}{G_D} \right)}{G_D}}$$

(20)

(21)

Evaluating these equations for the OPA2677 ADSL circuit and component values of Figure 6 gives a total output spot noise voltage of 31.8mV/√Hz and a total equivalent input spot noise voltage of 3.6mV/√Hz.

In order to minimize the output noise due to the noninverting input bias current noise, it is recommended to keep the noninverting source impedance as low as possible.

**DC ACCURACY AND OFFSET CONTROL**

A current-feedback op amp such as the OPA2677 provides exceptional bandwidth in high gains, giving fast pulse settling but only moderate DC accuracy. The Electrical Characteristics show an input offset voltage comparable to high-speed, voltage-feedback amplifiers; however, the two input bias currents are somewhat higher and are unmatched. While bias current cancellation techniques are very effective with most voltage-feedback op amps, they do not generally reduce the output DC offset for wideband current-feedback op amps. Because the two input bias currents are unrelated in both magnitude and polarity, matching the input source impedance to reduce error contribution to the output is ineffective. Evaluating the configuration of Figure 1, using worst-case +25°C input offset voltage and the two input bias currents, gives a worst-case output offset range equal to:

$$V_{OFF} = \pm (N \cdot V_{OS(MAX)}) + (I_{BIN} \cdot R_S/2 \cdot N) \pm (I_{BI} \cdot R_F)$$

where \(N\) = noninverting signal gain

$$= \pm (4 \cdot 4.5mV) + (30\mu A \cdot 25\Omega \cdot 4) \pm (402\Omega \cdot 30\mu A)$$

$$= \pm 18mV + 3mV \pm 12.06mV$$

$$V_{OFF} = -29.06mV \text{ to } +35.06mV$$

**THERMAL ANALYSIS**

Due to the high output power capability of the OPA2677, heat-sinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature sets the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed 175°C. Operating junction temperature (\(T_J\)) is given by \(T_A + P_D \cdot \theta_{JA}\). The total internal power dissipation (\(P_D\)) is the sum of quiescent power (\(P_{DQ}\)) and additional power dissipation in the output stage (\(P_{DL}\)) to deliver load power. Quiescent power is the specified no-load supply current times the total supply voltage across the part. \(P_{DQ}\) depends on the required output signal and load, but for a grounded resistive load, \(P_{DL}\) is at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition, \(P_{DL} = V_s^2/(4 \cdot R_L)\) where \(R_L\) includes feedback network loading. Note that it is the power in the output stage and not into the load that determines internal power dissipation. As a worst-case example, compute the maximum \(T_J\) using an OPA2677 SO-8 in the circuit of Figure 1 operating at the maximum specified ambient temperature of +85°C with both outputs driving a grounded 20Ω load to +2.5V.

$$P_D = 12V \cdot 18mA + 2 \cdot \left[ (6^2/(4 \cdot (20 \Omega || 534\Omega))) \right] = 882mW$$

Maximum \(T_J = +85°C + (0.83 \cdot 125°C/W) = 170°C\)

This absolute worst-case condition exceeds specified maximum junction temperature. This extreme case is not normally encountered. Where high internal power dissipation is anticipated, consider the thermal slug package version.

**BOARD LAYOUT GUIDELINES**

Achieving optimum performance with a high-frequency amplifier like the OPA2677 requires careful attention to board layout parasitic and external component types. Recommendations that optimize performance include:

a) **Minimize parasitic capacitance** to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.

b) **Minimize the distance** (< 0.25") from the power-supply pins to high-frequency 0.1µF decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections (on pins 4 and 7) should always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) improves 2nd-harmonic distortion performance. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These can be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.

c) **Careful selection and placement of external components preserve the high-frequency performance of the OPA2677.** Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially leaded resistors can also provide good high-frequency performance.
Again, keep leads and PCB trace length as short as possible. Never use wire-wound type resistors in a high-frequency application. Although the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. The frequency response is primarily determined by the feedback resistor value as described previously. Increasing the value reduces the bandwidth, whereas decreasing it gives a more peaked frequency response. The 402Ω feedback resistor used in the Typical Characteristics at a gain of +4 on ±6V supplies is a good starting point for design. Note that a 511Ω feedback resistor, rather than a direct short, is recommended for the unity-gain follower application. A current-feedback op amp requires a feedback resistor even in the unity-gain follower configuration to control stability.

d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set Rs from the plot of Recommended Rs vs Capacitive Load. Low parasitic capacitive loads (< 5pF) may not need an Rs because the OPA2677 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50Ω environment is normally not necessary on board; in fact, a higher impedance environment improves distortion (see the distortion versus load plots). With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA2677 is used, as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device.

This total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA2677 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If the 6dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of Rs vs Capacitive Load. However, this does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

e) Socketing a high-speed part like the OPA2677 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2677 directly onto the board.

f) Use the –Vs plane to conduct heat out of the HSOP-8 PowerPAD package (OPA2677IDDA) or the QFN-16 (OPA2677IQRG). These packages attach the die directly to an exposed thermal pad on the bottom, which should be soldered to the board. This pad must be connected electrically to the same voltage plane as the most negative supply applied to the OPA2677 (in Figure 6, this would be ground), which must have a minimum area of 3.5” x 3.5” (88.9mm x 88.9mm) to produce the θJA values in the Electrical Characteristics tables.

INPUT AND ESD PROTECTION

The OPA2677 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices and are reflected in the absolute maximum ratings table. All device pins have limited ESD protection using internal diodes to the power supplies, as shown in Figure 16.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with ±15V supply parts driving into the OPA2677), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible, since high values degrade both noise performance and frequency response.
### Revision History

<table>
<thead>
<tr>
<th>DATE</th>
<th>REVISION</th>
<th>PAGE</th>
<th>SECTION</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>7/08</td>
<td>I</td>
<td>2</td>
<td>Abs Max Ratings</td>
<td>Changed Storage Temperature Range from −40°C to +125°C to −65°C to +125°C.</td>
</tr>
<tr>
<td>3/08</td>
<td>H</td>
<td>3</td>
<td>Electrical Characteristics</td>
<td>Added Both Channels; Power Supply section under Conditions.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>Electrical Characteristics</td>
<td>Added +5V and Both Channels; Power Supply section under Conditions.</td>
</tr>
</tbody>
</table>

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2677IDDA</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>OP2677</td>
<td></td>
</tr>
<tr>
<td>OPA2677IDDAG4</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>OP2677</td>
<td></td>
</tr>
<tr>
<td>OPA2677IDDAR</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>OP2677</td>
<td></td>
</tr>
<tr>
<td>OPA2677IDDARG4</td>
<td>ACTIVE</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 85</td>
<td>OP2677</td>
<td></td>
</tr>
<tr>
<td>OPA2677IRGVT</td>
<td>ACTIVE</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 2677</td>
<td></td>
</tr>
<tr>
<td>OPA2677IRGVTG4</td>
<td>ACTIVE</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 2677</td>
<td></td>
</tr>
<tr>
<td>OPA2677U</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 2677U</td>
<td></td>
</tr>
<tr>
<td>OPA2677U/2K5</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 2677U</td>
<td></td>
</tr>
<tr>
<td>OPA2677UG4</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 2677U</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.**: The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

---

Addendum-Page 1
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
## TAPE AND REEL INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0   (mm)</th>
<th>B0   (mm)</th>
<th>K0   (mm)</th>
<th>P1   (mm)</th>
<th>W   (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2677IDDAR</td>
<td>SO Power PAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>OPA2677IRGVT</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>4.25</td>
<td>4.25</td>
<td>1.15</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>OPA2677U/2K5</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

**Notes:**
- **A0:** Dimension designed to accommodate the component width
- **B0:** Dimension designed to accommodate the component length
- **K0:** Dimension designed to accommodate the component thickness
- **W:** Overall width of the carrier tape
- **P1:** Pitch between successive cavity centers
### Package Materials Information

**Tape and Reel Box Dimensions**

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2677IDDAR</td>
<td>SO PowerPAD</td>
<td>DDA</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA2677IRGVT</td>
<td>VQFN</td>
<td>RGV</td>
<td>16</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>OPA2677U/2K5</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0.15.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPAD
   Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. This package complies to JEDEC MS-012 variation BA
THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![Exposed Thermal Pad Dimensions](image)

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments
LAND PATTERN DATA

DDA (R–PDSO–G8) PowerPAD™ PLASTIC SMALL OUTLINE

Example Board Layout
Via pattern and copper pad size may vary depending on layout constraints

Example Solder Mask Defined Pad
(See Note C, D)

Example Solder Mask Opening
(See Note F)

Center Power Pad Solder Stencil Opening

<table>
<thead>
<tr>
<th>Stencil Thickness</th>
<th>X</th>
<th>Y</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1mm</td>
<td>3.2</td>
<td>2.7</td>
</tr>
<tr>
<td>0.127mm</td>
<td>3.00</td>
<td>2.49</td>
</tr>
<tr>
<td>0.152mm</td>
<td>2.8</td>
<td>2.3</td>
</tr>
<tr>
<td>0.178mm</td>
<td>2.6</td>
<td>2.2</td>
</tr>
</tbody>
</table>

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC–7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC–7525 for other stencil recommendations.
F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Quad Flatpack, No-leads (QFN) package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. Falls within JEDEC MO-220.
THERMAL PAD MECHANICAL DATA

RGV (S–PVQFN–N16) PLASTIC QUAD FLATPACK NO–LEAD

THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No–Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![Exposed Thermal Pad Dimensions Diagram]

NOTE: All linear dimensions are in millimeters.
NOTES:

A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com (http://www.ti.com).
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for solder mask tolerances.
NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
   △ Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.
   △ Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.
E. Reference JEDEC MS-012 variation AA.
D (R-PDSO-G8) PLASTIC SMALL OUTLINE

Example Board Layout (Note C)

Example Non Soldermask Defined Pad

Example Pad Geometry (See Note C)

Example Solder Mask Opening (See Note E)

Stencil Openings (Note D)

NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

TEXAS INSTRUMENTS
www.ti.com
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI’s published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and/or implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers’ applications and compliance of their applications (and of all TI products used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY TECHNOLOGY, COPYRIGHT, PATENT, TRADE SECRET, TRADE NAME OR OTHER PROPRIETARY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-compliance with the terms and provisions of this Notice.