Very Low-Power, Dual, Current-Feedback Operational Amplifier

FEATURES
- REDUCED BANDWIDTH CHANGE VERSUS GAIN
- 150MHz BANDWIDTH G = +2
- > 80MHz BANDWIDTH TO GAIN > +10
- LOW DISTORTION: < –65dBc at 5MHz
- HIGH OUTPUT CURRENT: 110mA
- SINGLE-SUPPLY OPERATION: +5V to +12V
- DUAL-SUPPLY OPERATION: ±2.5V to ±6V
- LOW SUPPLY CURRENT: 1.9mA Total
- POWER SHUTDOWN VERSION: MSOP-10

APPLICATIONS
- LOW-POWER BROADCAST VIDEO DRIVERS
- µPOWER ACTIVE FILTERS
- SHORT-LOOP ADSL CO DRIVERS
- MULTICHANNEL SUMMING AMPLIFIERS
- PROFESSIONAL CAMERAS
- DIFFERENTIAL ADC INPUT DRIVERS

DESCRIPTION
The OPA2683 provides a new level of performance for dual, very low-power, wideband, current-feedback amplifiers. This CFBPLUS amplifier is among the first to use an internally closed-loop input buffer stage that significantly enhances performance over earlier low-power, current-feedback (CFB) amplifiers. This new architecture provides many of the advantages of a more ideal CFB amplifier while retaining the benefits of very low-power operation. The closed-loop input stage buffer gives a very low and linearized impedance path at the inverting input to sense the feedback error current. This improved inverting input impedance reduces bandwidth retention to much higher gains and improved harmonic distortion over earlier solutions limited by inverting input linearity. Beyond simple high gain applications, the OPA2683 CFBPLUS amplifier can allow the gain setting element to be set with considerable freedom from amplifier bandwidth interaction. This flexibility allows frequency response peaking elements to be added, multiple input inverting summing circuits to have greater bandwidth, and low-power differential line drivers to meet the demanding requirements of DSL.

The output capability for the OPA2683 also sets a new mark in performance for very low-power, current-feedback amplifiers. Delivering a full ±4Vpp swing on ±5V supplies, the OPA2683 also has the output current to support this swing into a 100Ω load. This minimal output headroom requirement is complemented by a similar 1.2V input stage headroom, giving exceptional capability for single ±5V operation.

The OPA2683’s low 1.9mA total supply current is precisely trimmed at +25°C. This trim, along with low shift over temperature and supply voltage, gives a very robust design over a wide range of operating conditions. Further system power reduction is possible using the shutdown feature of the MSOP-10 package.
ABSOLUTE MAXIMUM RATINGS(1)

- Power Supply: ±6.5V DC
- Internal Power Dissipation: See Thermal Analysis
- Differential Input Voltage: ±1.2V
- Input Voltage Range: ±Vs
- Storage Temperature Range: ID, IDCN: –65°C to +125°C
- Lead Temperature (soldering, 10s): +300°C
- Junction Temperature (TJ): +150°C
- ESD Rating: Human Body Model (HBM): 2000V
- Charged Device Model (CDM): 1000V

NOTE: (1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

OPA2683 RELATED PRODUCTS

<table>
<thead>
<tr>
<th>SINGLES</th>
<th>DUALS</th>
<th>TRIPLES</th>
<th>QUADS</th>
<th>FEATURES</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA684</td>
<td>OPA2684</td>
<td>OPA3684</td>
<td>OPA4684</td>
<td>Low-Power CFB</td>
</tr>
<tr>
<td>OPA691</td>
<td>OPA2691</td>
<td>OPA3691</td>
<td>—</td>
<td>High Slew Rate CFB</td>
</tr>
<tr>
<td>OPA695</td>
<td>OPA2695</td>
<td>OPA3695</td>
<td>—</td>
<td>&gt; 500MHz CFB</td>
</tr>
</tbody>
</table>

PACKAGE/ORDERING INFORMATION(1)

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE-LEAD</th>
<th>PACKAGE DESIGNATOR</th>
<th>SPECIFIED TEMPERATURE RANGE</th>
<th>PACKAGE MARKING</th>
<th>ORDERING NUMBER</th>
<th>TRANSPORT MEDIA, QUANTITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2683</td>
<td>SO-8</td>
<td>D</td>
<td>−40°C to +85°C</td>
<td>OPA2683</td>
<td>OPA2683ID</td>
<td>Rails, 100</td>
</tr>
<tr>
<td></td>
<td>SOT23-8</td>
<td>DCN</td>
<td>−40°C to +85°C</td>
<td></td>
<td>OPA2683IDCNT</td>
<td>Tape and Reel, 250</td>
</tr>
<tr>
<td></td>
<td>MSOP-10</td>
<td>DGS</td>
<td>−40°C to +85°C</td>
<td></td>
<td>OPA2683IDGST</td>
<td>Tape and Reel, 2500</td>
</tr>
</tbody>
</table>

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

PIN CONFIGURATION

Top View

- Out A
- −In A
- +In A
- −Vs

SO-8

1  2  3  4  5  6  7  8

1  2  3  4  5  6  7  8

Out A  −In A  +In A  −Vs  +Vs

Top View

- Out A
- −In A
- +In A
- −Vs

SOT23-8

1  2  3  4  5  6  7  8

1  2  3  4  5  6  7  8

Out A  −In A  +In A  −Vs  +Vs

Top View

- Out A
- −In A
- +In A
- −Vs

MSOP-10

1  2  3  4  5  6  7  10

1  2  3  4  5  6  7  10

Out A  −In A  +In A  −Vs  +Vs

B83

Pin 1
**ELECTRICAL CHARACTERISTICS: \( V_S = \pm 5V \)**

**Boldface** limits are tested at \(+25°C\).

\( R_F = 953 \Omega, R_L = 1k\Omega, \) and \( G = +2 \) (see Figure 1 for AC performance only), unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>(+25°C)</th>
<th>(+25°C)(1)</th>
<th>(0°C) to (70°C)(2)</th>
<th>(0°C) to (+85°C)(3)</th>
<th>UNITS</th>
<th>MIN/ MAX</th>
<th>TEST LEVEL(3)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>AC PERFORMANCE</strong> (see Figure 1)</td>
<td>( G = +1, R_F = 953k\Omega )</td>
<td>200</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>( G = +2, R_F = 953k\Omega )</td>
<td>150</td>
<td>124</td>
<td>121</td>
<td>117</td>
<td>MHz</td>
<td>min</td>
<td>B</td>
</tr>
<tr>
<td></td>
<td>( G = +5, R_F = 953k\Omega )</td>
<td>121</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>( G = +10, R_F = 953k\Omega )</td>
<td>94</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td>typ</td>
<td>B</td>
</tr>
<tr>
<td></td>
<td>( G = +20, R_F = 953k\Omega )</td>
<td>72</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td>typ</td>
<td>B</td>
</tr>
<tr>
<td>Bandwidth for 0.1dB Gain Flatness</td>
<td>( G = +2, V_O = 0.5V )</td>
<td>37</td>
<td>15</td>
<td>14</td>
<td>14</td>
<td>MHz</td>
<td>min</td>
<td>B</td>
</tr>
<tr>
<td>Peaking at a Gain of +1</td>
<td>( R_F = 953k\Omega, V_O = 0.5V_{op} )</td>
<td>1.8</td>
<td>6.5</td>
<td>7.7</td>
<td>8.0</td>
<td>dB</td>
<td>max</td>
<td>B</td>
</tr>
<tr>
<td></td>
<td>( G = +2, V_O = 4V_{pp} )</td>
<td>63</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>( G = +2, V_O = 4V_{pp} ) (see Figure 2)</td>
<td>540</td>
<td>450</td>
<td>450</td>
<td>430</td>
<td>MHz</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>( G = +2, V_O = 0.5V )</td>
<td>4.6</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>( G = +2, V_O = 4V_{pp} )</td>
<td>7.8</td>
<td></td>
<td></td>
<td></td>
<td>ns</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Harmonic Distortion</td>
<td>( G = +2, f = 5MHz, V_O = 2V_{pp} )</td>
<td>1.86</td>
<td>4.8</td>
<td>5.0</td>
<td>5.2</td>
<td>MHz</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>( G = +2, f = 5MHz, V_O = 4V_{pp} )</td>
<td>400</td>
<td>345</td>
<td>338</td>
<td>336</td>
<td>MHz</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>2nd-Harmonic</td>
<td>( R_L = 1k\Omega )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dBc</td>
<td>max</td>
<td>B</td>
</tr>
<tr>
<td></td>
<td>( R_L \geq 1k\Omega )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dBc</td>
<td>max</td>
<td>B</td>
</tr>
<tr>
<td>3rd-Harmonic</td>
<td>( R_L = 100\Omega )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dBc</td>
<td>max</td>
<td>B</td>
</tr>
<tr>
<td></td>
<td>( R_L \geq 1k\Omega )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dBc</td>
<td>max</td>
<td>B</td>
</tr>
<tr>
<td>Input Voltage Noise</td>
<td>( f &gt; 1MHz )</td>
<td>4.4</td>
<td>5.0</td>
<td>5.5</td>
<td>5.8</td>
<td>dB/\sqrt{V_{pp}}</td>
<td>max</td>
<td>B</td>
</tr>
<tr>
<td>Noninverting Input Current Noise</td>
<td>( f &gt; 1MHz )</td>
<td>5.1</td>
<td>5.8</td>
<td>6.4</td>
<td>6.7</td>
<td>dB/\sqrt{V_{pp}}</td>
<td>max</td>
<td>B</td>
</tr>
<tr>
<td>Inverting Input Current Noise</td>
<td>( f &gt; 1MHz )</td>
<td>11.6</td>
<td>11.9</td>
<td>12.3</td>
<td>12.4</td>
<td>dB/\sqrt{V_{pp}}</td>
<td>max</td>
<td>B</td>
</tr>
<tr>
<td>Differential Gain</td>
<td>( G = +2, NTSC, V_O = 1.4V_{pp}, R_L = 150\Omega )</td>
<td>0.13</td>
<td></td>
<td></td>
<td></td>
<td>%</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Differential Phase</td>
<td>( G = +2, NTSC, V_O = 1.4V_{pp}, R_L = 150\Omega )</td>
<td>0.06</td>
<td></td>
<td></td>
<td></td>
<td>%</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Channel-to-Channel Isolation</td>
<td>( V_O = 5MHz )</td>
<td>60</td>
<td></td>
<td></td>
<td></td>
<td>dB</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td><strong>DC PERFORMANCE</strong>(4)</td>
<td>( V_O = 0V, R_L = 1k\Omega )</td>
<td>700</td>
<td>300</td>
<td>270</td>
<td>250</td>
<td>k\Omega</td>
<td>min</td>
<td>A</td>
</tr>
<tr>
<td>Open-Loop Transimpedance Gain (( Z_{OL} ))</td>
<td>( V_O = 0V )</td>
<td>1.5</td>
<td>3.5</td>
<td>4.1</td>
<td>4.3</td>
<td>k\Omega</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td>Input Offset Voltage</td>
<td>( V_{CM} = 0V )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>k\Omega</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Average Offset Voltage Drift</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>k\Omega</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Noninverting Input Bias Current</td>
<td>( V_O = 0V )</td>
<td>2.0</td>
<td>4.5</td>
<td>5.1</td>
<td>5.3</td>
<td>\mu\text{A}</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td>Average Noninverting Input Bias Current Drift</td>
<td>( V_O = 0V )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>\mu\text{A}</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td>Inverting Input Bias Current</td>
<td>( V_O = 0V )</td>
<td>3.0</td>
<td>10</td>
<td>11</td>
<td>11.5</td>
<td>\mu\text{A}</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td>Average Inverting Input Bias Current Drift</td>
<td>( V_O = 0V )</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>\mu\text{A}</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td><strong>INPUT</strong></td>
<td>( V_{CM} = 0V )</td>
<td>±3.75</td>
<td>±3.65</td>
<td>±3.65</td>
<td>±3.60</td>
<td>V</td>
<td>min</td>
<td>A</td>
</tr>
<tr>
<td>Common-Mode Input Range(5) (CMIR)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>\mu\text{A}</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Common-Mode Rejection Ratio (CMRR)</td>
<td>50</td>
<td>53</td>
<td>52</td>
<td>52</td>
<td>\mu\text{A}</td>
<td>min</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Noninverting Input Impedance</td>
<td>Open-Loop, DC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>\Omega</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Inverting Input Impedance</td>
<td>5.0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>\Omega</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td><strong>OUTPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>\mu\text{A}</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td>Voltage Output Swing</td>
<td>1k\Omega Load</td>
<td>±4.1</td>
<td>±4.0</td>
<td>±4.0</td>
<td>±3.9</td>
<td>V</td>
<td>min</td>
<td>A</td>
</tr>
<tr>
<td>Current Output, Sourcing</td>
<td>( V_O = 0V )</td>
<td>150</td>
<td>120</td>
<td>115</td>
<td>110</td>
<td>mA</td>
<td>min</td>
<td>A</td>
</tr>
<tr>
<td>Current Output, Sinking</td>
<td>( V_O = 0V )</td>
<td>±10</td>
<td>±10</td>
<td>±10</td>
<td>±9</td>
<td>mA</td>
<td>min</td>
<td>A</td>
</tr>
<tr>
<td>Closed-Loop Output Impedance</td>
<td>( G = +2, f = 100kHz )</td>
<td>0.007</td>
<td></td>
<td></td>
<td></td>
<td>\Omega</td>
<td>max</td>
<td>B</td>
</tr>
<tr>
<td><strong>DISABLE (DISABLED LOW)) (MSOP-10 Only)</strong></td>
<td>( V_{MM} = 0V, ) Both Channel</td>
<td>±200</td>
<td>±300</td>
<td>±340</td>
<td>±360</td>
<td>\mu\text{A}</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td>Power-Down Supply Current (+( V_B ))</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>\mu\text{A}</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Disable Time</td>
<td>( V_{IN} = +1, ) See Figure 1</td>
<td>60</td>
<td></td>
<td></td>
<td></td>
<td>ms</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Enable Time</td>
<td>( V_{IN} = +1, ) See Figure 1</td>
<td>40</td>
<td></td>
<td></td>
<td></td>
<td>ms</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Off Isolation</td>
<td>( G = +2.5MHz )</td>
<td>70</td>
<td></td>
<td></td>
<td></td>
<td>R</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Output Capacitance in Disabled</td>
<td></td>
<td>1.7</td>
<td></td>
<td></td>
<td></td>
<td>pF</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Turn On Glitch</td>
<td>( G = +2, R_L = 150\Omega, V_O = 0V )</td>
<td>70</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Turn Off Glitch</td>
<td>( G = +2, R_L = 150\Omega, V_O = 0V )</td>
<td>±20</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Enable Voltage</td>
<td></td>
<td>3.4</td>
<td>3.5</td>
<td>3.6</td>
<td>3.7</td>
<td>V</td>
<td>min</td>
<td>A</td>
</tr>
<tr>
<td>Disable Voltage</td>
<td>1.8</td>
<td>1.7</td>
<td>1.6</td>
<td>1.5</td>
<td>V</td>
<td>max</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Control Pin Input Bias Current (DIS)</td>
<td>( V_{MM} = 0V, ) Each Channel</td>
<td>80</td>
<td>120</td>
<td>130</td>
<td>135</td>
<td>\mu\text{A}</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td><strong>POWER SUPPLY</strong></td>
<td>Specified Operating Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Specified Operating Voltage</td>
<td>Max Operating Voltage Range</td>
<td>±5</td>
<td>±6</td>
<td>±6</td>
<td>±6</td>
<td>V</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td>Max Operating Voltage Range(4)</td>
<td>+2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td>Min Operating Current</td>
<td>( V_B = \pm 5V, ) Both Channels</td>
<td>1.88</td>
<td>2.06</td>
<td>2.08</td>
<td>2.10</td>
<td>mA</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td>Min Quiescent Current</td>
<td>( V_B = \pm 5V, ) Both Channels</td>
<td>1.88</td>
<td>1.70</td>
<td>1.6</td>
<td>1.54</td>
<td>mA</td>
<td>max</td>
<td>A</td>
</tr>
<tr>
<td>Power-Supply Rejection Ratio (PSRR)</td>
<td>Input Referred</td>
<td>62</td>
<td>55</td>
<td>54</td>
<td>54</td>
<td>dB</td>
<td>typ</td>
<td>A</td>
</tr>
<tr>
<td><strong>TEMPERATURE RANGE</strong></td>
<td>Specification: D, DCN, DGS</td>
<td>-40 to +85</td>
<td></td>
<td></td>
<td></td>
<td>°C</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>Thermal Resistance, ( \theta_JA )</td>
<td>Junction-to-Ambient</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>\degree C/W</td>
<td>typ</td>
</tr>
<tr>
<td></td>
<td>D</td>
<td>SO-8</td>
<td>125</td>
<td></td>
<td></td>
<td>°C/W</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>DCN</td>
<td>SOT23-8</td>
<td>150</td>
<td></td>
<td></td>
<td>°C/W</td>
<td>typ</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>DGS</td>
<td>MSOP-10</td>
<td>140</td>
<td></td>
<td></td>
<td>°C/W</td>
<td>typ</td>
<td>C</td>
</tr>
</tbody>
</table>

**NOTES:**
1. Junction temperature = ambient for \(+25°C\) tested specifications.
2. Junction temperature = ambient at low temperature limit; junction temperature = ambient \(+2°C\) at high temperature limit for over-temperature tested specifications.
3. Test levels: (A) 100% tested at \(+25°C\). Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation.
4. Typical value only for information.
5. Current is considered positive out-of-node. \( V_{CM} \) is the input common-mode voltage.
6. Tested \(< 3dB\) below minimum specified CMRR at \(+1\) CMIR limits.

**OPA2683**

SBOS244H

www.ti.com
**ELECTRICAL CHARACTERISTICS:** \( V_S = +5V \)

**Boldface limits are tested at +25°C.**

\( R_F = 1.2k, R_L = 1k \), and \( G = +2 \) (see Figure 3 for AC performance only), unless otherwise noted.

### AC PERFORMANCE (see Figure 3)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>TYP</th>
<th>MIN</th>
<th>MAX</th>
<th>OVER TEMPERATURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Small-Signal Bandwidth ( (V_1 = 0.2V_{pp}) )</td>
<td>( G = +1, R_F = 1.2k )</td>
<td>145</td>
<td>96</td>
<td>92</td>
<td>90</td>
</tr>
<tr>
<td></td>
<td>( G = +2, R_F = 1.2k )</td>
<td>119</td>
<td>96</td>
<td>92</td>
<td>90</td>
</tr>
<tr>
<td></td>
<td>( G = +5, R_F = 1.2k )</td>
<td>95</td>
<td>66</td>
<td>66</td>
<td>65</td>
</tr>
<tr>
<td></td>
<td>( G = +10, R_F = 1.2k )</td>
<td>87</td>
<td>59</td>
<td>59</td>
<td>59</td>
</tr>
<tr>
<td></td>
<td>( G = +20, R_F = 1.2k )</td>
<td>60</td>
<td>43</td>
<td>43</td>
<td>43</td>
</tr>
<tr>
<td>Bandwidth for 0.1dB Gain Flatness</td>
<td>( G = +2, V_O &lt; 0.5V_{pp}, R_F = 1.2k )</td>
<td>14</td>
<td>9</td>
<td>8</td>
<td>8</td>
</tr>
<tr>
<td>Peaking at a Gain of +1</td>
<td>( R_F = 1.2k, V_O &lt; 0.5V_{pp} )</td>
<td>1</td>
<td>6</td>
<td>8</td>
<td>8</td>
</tr>
<tr>
<td>Large-Signal Bandwidth</td>
<td>( G = +2, V_O = 2V_{pp} )</td>
<td>70</td>
<td>7.8</td>
<td>ns</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>( G = +2, V_O = 2V_{pp} )</td>
<td>210</td>
<td>180</td>
<td>175</td>
<td>170</td>
</tr>
<tr>
<td></td>
<td>( G = +2, V_O = 2V_{pp} )</td>
<td>1.25</td>
<td>1.2</td>
<td>1.2</td>
<td>1.2</td>
</tr>
<tr>
<td>Harmonic Distortion</td>
<td>( G = +2, f = 5MHz, V_O = 2V_{pp} )</td>
<td>0.003</td>
<td>0.002</td>
<td>0.002</td>
<td>0.002</td>
</tr>
<tr>
<td>2nd-Harmonic</td>
<td>( R_L = 1kΩ ) to ( V_O/2 )</td>
<td>0.005</td>
<td>0.004</td>
<td>0.004</td>
<td>0.004</td>
</tr>
<tr>
<td></td>
<td>( R_L = 1kΩ ) to ( V_O/2 )</td>
<td>0.002</td>
<td>0.001</td>
<td>0.001</td>
<td>0.001</td>
</tr>
<tr>
<td>3rd-Harmonic</td>
<td>( R_L = 1kΩ ) to ( V_O/2 )</td>
<td>0.001</td>
<td>0.001</td>
<td>0.001</td>
<td>0.001</td>
</tr>
<tr>
<td>Input Voltage Noise</td>
<td>( f = 1MHz )</td>
<td>4.4</td>
<td>5.0</td>
<td>5.5</td>
<td>5.8</td>
</tr>
<tr>
<td>Noninverting Input Current Noise</td>
<td>( f = 1MHz )</td>
<td>5.1</td>
<td>5.8</td>
<td>6.4</td>
<td>6.7</td>
</tr>
<tr>
<td>Inverting Input Current Noise</td>
<td>( f = 1MHz )</td>
<td>11.6</td>
<td>11.9</td>
<td>12.3</td>
<td>12.4</td>
</tr>
<tr>
<td>Differential Gain</td>
<td>( G = +2, NTSC, V_O = 1.4V_{pp}, R_L = 150Ω )</td>
<td>0.24</td>
<td>0.24</td>
<td>0.24</td>
<td>0.24</td>
</tr>
<tr>
<td>Differential Phase</td>
<td>( G = +2, NTSC, V_O = 1.4V_{pp}, R_L = 150Ω )</td>
<td>0.19</td>
<td>0.19</td>
<td>0.19</td>
<td>0.19</td>
</tr>
<tr>
<td>Channel-to-Channel Crosstalk</td>
<td>( f = 5MHz )</td>
<td>70</td>
<td>7.8</td>
<td>ns</td>
<td>ns</td>
</tr>
</tbody>
</table>

### DC PERFORMANCE (4)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>TYP</th>
<th>MIN</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Gate-to-Source Voltage</td>
<td>( V_{GS} )</td>
<td>1.25</td>
<td>1.29</td>
<td>1.34</td>
<td>V</td>
</tr>
<tr>
<td>Most Positive Output Voltage</td>
<td>( V_{O} )</td>
<td>1.25</td>
<td>1.29</td>
<td>1.34</td>
<td>V</td>
</tr>
<tr>
<td>Common-Mode Rejection Ratio (CMRR)</td>
<td>( V_{CM} )</td>
<td>56</td>
<td>50</td>
<td>50</td>
<td>50</td>
</tr>
<tr>
<td>Inverting Input Impedance</td>
<td>( R_{i} )</td>
<td>5.6</td>
<td>5.6</td>
<td>5.6</td>
<td>5.6</td>
</tr>
<tr>
<td>Output Capacitance</td>
<td>( C_{O} )</td>
<td>20</td>
<td>20</td>
<td>20</td>
<td>20</td>
</tr>
<tr>
<td>Turn-Off Delay</td>
<td>( t_{OFF} )</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>Turn-On Time</td>
<td>( t_{ON} )</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Power-Supply Rejection Ratio</td>
<td>( V_{PSR} )</td>
<td>65</td>
<td>65</td>
<td>65</td>
<td>65</td>
</tr>
</tbody>
</table>

### NOTES:

2. Junction temperature = ambient at low temperature limit; junction temperature = ambient +2°C at high temperature limit for over-temperature tested specifications.
3. Test levels: (A) 100% tested at +25°C. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
4. Current is considered positive out-of-node. \( V_{CM} \) is the input common-mode voltage.
5. Tested < 3dB below minimum specified CMRR at +2°C CMRR limits.

### POWER SUPPLY

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>TYP</th>
<th>MIN</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power-Supply Operating Voltage</td>
<td>( V_{PSR} )</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>µA</td>
</tr>
<tr>
<td>Max Single-Supply Operating Voltage</td>
<td>( V_{PSR} )</td>
<td>+12</td>
<td>+12</td>
<td>+12</td>
<td>V</td>
</tr>
<tr>
<td>Min Single-Supply Operating Voltage</td>
<td>( V_{PSR} )</td>
<td>-4</td>
<td>-4</td>
<td>-4</td>
<td>V</td>
</tr>
<tr>
<td>Max Quiescent Current</td>
<td>( I_{Q} )</td>
<td>1.58</td>
<td>1.76</td>
<td>1.76</td>
<td>1.76</td>
</tr>
<tr>
<td>Min Quiescent Current</td>
<td>( I_{Q} )</td>
<td>1.36</td>
<td>1.32</td>
<td>1.28</td>
<td>1.28</td>
</tr>
</tbody>
</table>

### TEMPERATURE RANGE

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>TYP</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Specification: D, DCN, DGS</td>
<td>Junction-to-Ambient</td>
<td>40 to 85</td>
<td>°C</td>
</tr>
<tr>
<td>Thermal Resistance, ( r_{th} )</td>
<td>( D )</td>
<td>125</td>
<td>°C/W</td>
</tr>
<tr>
<td>DCN</td>
<td>SOT23-8</td>
<td>150</td>
<td>°C/W</td>
</tr>
<tr>
<td>DGS</td>
<td>MSOP-10</td>
<td>140</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

**OPA2683ID, IDCN, IDGS**

**SBOS244H**

**www.ti.com**
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$

$T_A = +25^\circ C$, $G = +2$, $R_F = 953\Omega$, and $R_L = 1k\Omega$, unless otherwise noted.

NONINVERTING SMALL-SIGNAL FREQUENCY RESPONSE

INVERTING SMALL-SIGNAL FREQUENCY RESPONSE

NONINVERTING LARGE-SIGNAL FREQUENCY RESPONSE

INVERTING LARGE-SIGNAL FREQUENCY RESPONSE

NONINVERTING PULSE RESPONSE

INVERTING PULSE RESPONSE
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

$T_A = +25^\circ C$, $G = +2$, $R_C = 953\Omega$, and $R_L = 1k\Omega$, unless otherwise noted.

HARMONIC DISTORTION vs LOAD RESISTANCE

HARMONIC DISTORTION vs FREQUENCY

HARMONIC DISTORTION vs OUTPUT VOLTAGE

HARMONIC DISTORTION vs INVERTING GAIN

HARMONIC DISTORTION vs NONINVERTING GAIN

HARMONIC DISTORTION vs SUPPLY VOLTAGE

5MHz HARMONIC DISTORTION vs SUPPLY VOLTAGE
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

$T_A = +25^\circ{C}$, $G = +2$, $R_F = 953\Omega$, and $R_L = 1k\Omega$, unless otherwise noted.

- **Input Voltage and Current Noise Density**
- **2-Tone, 3rd-Order Intermodulation Distortion**
- **CMRR and PSRR vs Frequency**
- **Open-Loop Transimpedance Gain and Phase**

**Notes:**
- $V_{PP}$ at 1kΩ Load (Each tone)
- CMRR (Common-Mode Rejection Ratio) and PSRR (Power-Supply Rejection Ratio)
- Open-Loop Transimpedance Gain and Phase

**Graphs and Diagrams:**
- Various graphs showing noise density, intermodulation distortion, CMRR vs frequency, and open-loop transimpedance gain and phase.
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

$T_A = +25^\circ C$, $G = +2$, $R_C = 953\Omega$, and $R_L = 1k\Omega$, unless otherwise noted.

![Composite Video Differential Gain/Phase](image)

![Typical DC Drift Over Temperature](image)

![Supply and Output Current vs Temperature](image)

![Settling Time](image)

![Closed-Loop Output Impedance vs Frequency](image)
**TYPICAL CHARACTERISTICS: \( V_S = \pm 5\text{V} \) (Cont.)**

\( T_A = +25^\circ\text{C} \), \( G = +2 \), \( R_F = 953\Omega \), and \( R_L = 1\text{k}\Omega \), unless otherwise noted.

### NONINVERTING OVERDRIVE RECOVERY

![Noninverting Overdrive Recovery Graph](image)

### INVERTING OVERDRIVE RECOVERY

![Inverting Overdrive Recovery Graph](image)

### INPUT AND OUTPUT RANGE vs SUPPLY VOLTAGE

![Input and Output Range Graph](image)

### CHANNEL-TO-CHANNEL CROSSTALK

![Channel-to-Channel Crosstalk Graph](image)

### DISABLE SUPPLY CURRENT vs TEMPERATURE

![Disable Supply Current Graph](image)

### DISABLE TIME

![Disable Time Graph](image)
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

$T_A = +25^\circ C$, $G = +2$, $R_F = 953\Omega$, and $R_L = 1k\Omega$, unless otherwise noted.
TYPICAL CHARACTERISTICS: $V_S = +5V$

$T_A = +25^\circ C$, $V_S = 5V$, $G = +2$, $R_f = 1.2k\Omega$, and $R_L = 1k\Omega$, unless otherwise noted.
**TYPICAL CHARACTERISTICS: \( V_S = +5V \) (Cont.)**

\( T_A = +25^\circ C, \ V_S = 5V, \ G = +2, \ R_F = 1.2k\Omega, \) and \( R_L = 1k\Omega, \) unless otherwise noted.

- **Harmonic Distortion vs Load Resistance**
  - \( f = 5MHz, \ \ V_O = 2V_{PP}, \ \ R_F = 1.2k\Omega, \ \ R_L = 1k\Omega \)
  - See Figure 3

- **Harmonic Distortion vs Frequency**
  - \( V_O = 2V_{PP}, \ \ R_F = 1k\Omega \)
  - See Figure 3

- **Harmonic Distortion vs Output Voltage**
  - \( V_O = 2V_{PP}, \ \ R_L = 1k\Omega \)
  - See Figure 3

- **2-Tone, 3rd-Order Intermodulation Distortion**
  - \( 20MHz, \ 10MHz, \ 5MHz \)
  - See Figure 3

- **Supply and Output Current vs Temperature**
  - See Figure 3

- **Composite Video Differential Gain/Phase**
  - \( G = +2, \) NTSC, Positive Video
APPLICATIONS INFORMATION

LOW-POWER, CURRENT-FEEDBACK OPERATION

The dual channel OPA2683 gives a new level of performance in low-power, current-feedback op amps. Using a new input stage buffer architecture, the OPA2683 CFBPLUS amplifier holds nearly constant AC performance over a wide gain range. This closed-loop internal buffer gives a very low and linearized impedance at the inverting node, isolating the amplifier’s AC performance from gain element variations. This low impedance allows both the bandwidth and distortion to remain nearly constant over gain, moving closer to the ideal current-feedback performance of gain bandwidth independence. This low-power amplifier also delivers exceptional output power—its ±4V swing on ±5V supplies with >100mA output drive gives excellent performance into standard video loads or doubly-terminated 50Ω cables. This dual-channel device can provide adequate drive for several emerging differential driver applications with exceptional power efficiency. Single +5V supply operation is also supported with similar bandwidths but reduced output power capability. For higher output power in a dual current-feedback op amp, consider the OPA2684, OPA2691, or OPA2677.

Figure 1 shows the DC-coupled, gain of +2, dual powersupply circuit used as the basis of the ±5V Electrical and Typical Characteristics for each channel. For test purposes, the input impedance is set to 50Ω with a resistor to ground, and the output impedance is set to a 1kΩ load. Voltage swings reported in the characteristics are taken directly at the input and output pins. For the circuit of Figure 1, the total effective load will be 1kΩ || 1.9kΩ = 656Ω. Gain changes are most easily accomplished by simply resetting the RG value, holding RF constant at its recommended value of 953Ω.

Figure 2 shows the DC-coupled, gain of −1V/V, dual power-supply circuit used as the basis of the inverting Typical Characteristics for each channel. Inverting operation offers several performance benefits. Since there is no common-mode signal across the input stage, the slew rate for inverting operation is typically higher and the distortion performance is slightly improved. An additional input resistor, RM, is included in Figure 2 to set the input impedance equal to 50Ω. The parallel combination of RM and RG set the input impedance. As the desired gain increases for the inverting configuration, RG is adjusted to achieve the desired gain, while RM is also adjusted to hold a 50Ω input match. A point will be reached where RG will equal 50Ω, RM is removed, and the input match is set by RG only. With RG fixed to achieve an input match to 50Ω, increasing RF will increase the gain. However, this will reduce the achievable bandwidth as the feedback resistor increases from its recommended value of 953Ω. If the source does not require an input match to 50Ω, either adjust RM to get the desired load, or remove it and let the RG resistor alone provide the input load.

These circuits show ±5V operation. The same circuit can be applied with bipolar supplies from ±2.5V to ±6V. Internal supply independent biasing gives nearly the same performance for the OPA2683 over this wide range of supplies. Generally, the optimum feedback resistor value (for nominally flat frequency response at G = +2) will increase in value as the total supply voltage across the OPA2683 is reduced from ±5V.

See Figure 3 for the AC-coupled, single +5V supply, gain of +2V/V circuit configuration used as a basis only for the ±5V Electrical and Typical Characteristics for each channel. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the usable voltage ranges at both the input and the output. The circuit of Figure 3 establishes an input midpoint bias using a simple resistive divider from the +5V supply (two 10kΩ resistors) to the noninverting input. The input signal is then AC-coupled.
into this midpoint voltage bias. The input voltage can swing to within 1.25V of either supply pin, giving a 2.5Vpp input signal range centered between the supply pins. The input impedance of Figure 3 is set to give a 50Ω input match. If the source does not require a 50Ω match, remove this and drive directly into the blocking capacitor. The source will then see the 5kΩ load of the biasing network. The gain resistor (RG) is AC-coupled, giving the circuit a DC gain of +1, which puts the noninverting input DC bias voltage (2.5V) on the output as well. The feedback resistor value has been adjusted from the bipolar ±5V supply condition to re-optimize for a flat frequency response in +5V only, gain of +2, operation. On a single +5V supply, the output voltage can swing to within 0.9V of either supply pin while delivering more than 70mA output current, giving 3.2V output swing into 100Ω (8dBm maximum at a matched 50Ω load). The circuit of Figure 3 shows a blocking capacitor driving into a 1kΩ load. Alternatively, the blocking capacitor could be removed if the load is tied to a supply midpoint or to ground if the DC current required by the load is acceptable.

The circuits of Figure 3 and 4 show single-supply operation at +5V. These same circuits may be used up to single supplies of +12V with minimal change in the performance of the OPA2683.

DIFFERENTIAL INTERFACE APPLICATIONS

Dual op amps are particularly suitable to differential input to differential output applications. Typically, these fall into either Analog-to-Digital Converter (ADC) input interfaces or line driver applications. Two basic approaches to differential I/O are noninverting or inverting configurations. Since the output is differential, the signal polarity is somewhat meaningless—the noninverting and inverting terminology applies here to where the input is brought into the OPA2683. Each has its advantages and disadvantages. Figure 5 shows a basic starting point for noninverting differential I/O applications.
This approach provides for a source termination impedance that is independent of the signal gain. For instance, simple differential filters may be included in the signal path right up to the noninverting inputs without interacting with the gain setting. The differential signal gain for the circuit of Figure 5 is:

$$A_D = 1 + 2 \cdot \frac{R_F}{R_G}$$  \hspace{1cm} (1)

Since the OPA2683 is a CFBPLUS amplifier, its bandwidth is principally controlled with the feedback resistor value; see Figure 5 for the recommended value of 953Ω. The differential gain, however, may be adjusted with considerable freedom using just the $R_G$ resistor. In fact, $R_G$ may be a reactive network providing a very isolated shaping to the differential frequency response. Since the inverting inputs of the OPA2683 are very low impedance closed-loop buffer outputs, the $R_G$ element does not interact with the amplifier’s bandwidth; wide ranges of resistor values and/or filter elements may be inserted here with minimal amplifier bandwidth interaction.

Various combinations of single-supply or AC-coupled gain can also be delivered using the basic circuit of Figure 5. Common-mode bias voltages on the two noninverting inputs pass on to the output with a gain of 1 since an equal DC voltage at each inverting node creates no current through $R_G$. This circuit does show a common-mode gain of 1 from input to output. The source connection should either remove this common-mode signal if undesired (using an input transformer can provide this function), or the common-mode voltage at the inputs can be used to set the output common-mode bias. If the low common-mode rejection of this circuit is a concern, the output interface may also be used to reject that common-mode. For instance, most modern differential input ADCs reject common-mode signals very well, while a line driver application through a transformer will also attenuate the common-mode signal through to the line.

Figure 6 shows a differential I/O stage configured as an inverting amplifier. In this case, the gain resistors ($R_G$) become part of the input resistance for the source. This provides a better noise performance than the noninverting configuration but does limit the flexibility in setting the input impedance separately from the gain.

The two noninverting inputs provide an easy common-mode control input. This is particularly simple if the source is AC-coupled through either blocking caps or a transformer. In either case, the common-mode input voltages on the two noninverting inputs again have a gain of 1 to the output pins, giving particularly easy common-mode control for single-supply operation. The OPA2683 used in this configuration does constrain the feedback to the 953Ω region for best frequency response. With $R_F$ fixed, the input resistors may be adjusted to the desired gain but will also be changing the input impedance as well. The high-frequency common-mode gain for this circuit from input to output will be the same as for the signal gain. Again, if the source might include an undesired common-mode signal, that signal could be rejected at the input using blocking caps (for low frequency and DC common-mode) or a transformer coupling.

**DC-COUPLED SINGLE TO DIFFERENTIAL CONVERSION**

The previous differential output circuits were also set up to receive a differential input. A simple way to provide a DC-coupled single to differential conversion using a dual op amp is shown in Figure 7. Here, the output of the first stage is simply inverted by the second to provide an inverting version of a single amplifier design. This approach works well for lower frequencies but will start to depart from ideal differential outputs as the propagation delay and distortion of the inverting stage adds significantly to that present at the noninverting output pin.

![FIGURE 7. Single to Differential Conversion.](image-url)
DIFFERENTIAL ACTIVE FILTER

The OPA2683 can provide a very capable gain block for low-power active filters. The dual design lends itself very well to differential active filters. Where the filter topology is looking for a simple gain function to implement the filter, the noninverting configuration is preferred to isolate the filter elements from the gain elements in the design. Figure 9 shows an example of a very low-power, 10MHz, 3rd-order Butterworth low-pass Sallen-Key filter. Often, these filters are designed at an amplifier gain of 1 to minimize amplifier bandwidth interaction with the desired filter shape. Since the OPA2683 shows minimal bandwidth change with gain, this feature would not be a constraint in this design. The example of Figure 9 designs the filter for a differential gain of 5 using the OPA2683. The resistor values have been adjusted slightly to account for the amplifier bandwidth effects.

While this circuit is bipolar, using ±5V supplies, it can easily be adapted to single-supply operation. This is typically done by providing a supply midpoint reference at the noninverting inputs, then adding DC blocking caps at each input and in series with the amplifier gain resistor, $R_G$. This will add two real zeroes in the response, transforming the circuit into a bandpass. Figure 10 shows the frequency response for the filter of Figure 9.
SINGLE-SUPPLY, HIGH GAIN DIFFERENTIAL ADC DRIVER

Where a very low-power differential I/O interface to a moderate performance ADC is required, the circuit of Figure 11 may be considered. The circuit builds on the inverting differential I/O configuration of Figure 6 by adding the input transformer and the output low-pass filter. The input transformer provides a single-to-differential conversion where the input signal is still very low power—it also provides a gain of 2 and removes any common-mode signal from the inputs. This single +5V design sets a midpoint bias from the supply at each of the noninverting inputs.

![FIGURE 11. Single-Supply Differential ADC Driver.](image)

This circuit also includes optional 500Ω pull-down resistors at the output. With a 2.5V DC common-mode operating point (set by $V_{CM}$), this will add 5mA to ground in the output stage. This essentially powers up the NPN side of the output stage significantly reducing distortion. It is important for good 2nd-order distortion to connect the grounds of these two resistors at the same point to minimize ground plane current for the differential output signal.

LOW-POWER MUX/LINE DRIVER

Using the shutdown feature, two OPA2683s can provide an easy low-power way to select one of two possible sources for moderate-resolution monitors. Figure 12 shows a recommended circuit where each of the outputs are combined in a way that provides a net gain of 1 to the matched 75Ω load with a 75Ω output impedance. This brings the two outputs for each color together through a 78.7Ω resistor with a slightly > 2 gain provided by the amplifiers. When one channel is shutdown, the feedback network is still present, slightly attenuating the signal and combining in parallel with the 78.7Ω to give a 75Ω source impedance.

Since the OPA2683 does not disable quickly, this approach is not suitable for pixel-by-pixel multiplexing—however, it does provide an easy way to switch between two possible RGB sources. The output swing provided by the active channel will divide back through the inactive channel feedback to appear at the inverting input of the OFF channel. To retain good pulse fidelity, or low distortion, this divided down output signal at the inverting inputs of the OFF channels, plus the OFF channel input signals, should not exceed 0.7V$_{PP}$. As the signal across the buffers of the inactive channels exceeds 0.7V$_{PP}$, diodes across the inputs may begin to turn on causing a nonlinear load to the active channel. This will degrade signal linearity under those conditions.

![FIGURE 12. Frequency Response for 10MHz, 3rd-Order Butterworth Low-Pass Filter.](image)
The key elements of this current-feedback op amp model are:

- $\alpha \Rightarrow$ Buffer gain from the noninverting input to the inverting input
- $R_I \Rightarrow$ Buffer output impedance
- $i_{ERR} \Rightarrow$ Feedback error current signal
- $Z(s) \Rightarrow$ Frequency dependent open-loop transimpedance gain from $i_{ERR}$ to $V_O$

### TABLE I. Demonstration Fixtures by Package.

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE</th>
<th>ORDERING NUMBER</th>
<th>LITERATURE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2683ID</td>
<td>SO-8</td>
<td>DEM-OPA-SO-2A</td>
<td>SBOU003</td>
</tr>
<tr>
<td>OPA2683IDCN</td>
<td>SOT23-8</td>
<td>DEM-OPA-SOT-2A</td>
<td>SBOU001</td>
</tr>
<tr>
<td>OPA2683IDGS</td>
<td>MSOP-10</td>
<td>DEM-OPA-MSOP-2B</td>
<td>SBOU040</td>
</tr>
</tbody>
</table>

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA2683 product folder.

### MACROMODELS

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for higher speed designs where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA683 is available in the product folder on the TI web site (www.ti.com). This is the single channel model for the OPA2683—simply use two of these to implement an OPA2683 simulation. These models do a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions. However, they are less accurate in predicting the harmonic distortion or $dG/dP$ characteristics. These models do not attempt to distinguish between the package types in their small-signal AC performance.

### OPERATING SUGGESTIONS

#### SETTING RESISTOR VALUES TO OPTIMIZE BANDWIDTH

Any current-feedback op amp like the OPA2683 can hold high bandwidth over signal-gain settings with the proper adjustment of the external resistor values. A low-power part like the OPA2683 typically shows a larger change in bandwidth due to the significant contribution of the inverting input impedance to loop-gain changes as the signal gain is changed. Figure 13 shows a simplified analysis circuit for any current-feedback amplifier.
The buffer gain is typically very close to 1.00 and is normally neglected from signal gain considerations. It will, however, set the CMRR for a single op amp differential amplifier configuration. For the buffer gain $\alpha < 1.0$, the CMRR $= -20 \cdot \log(1 - \alpha)$. The closed-loop input stage buffer used in the OPA2683 gives a buffer gain more closely approaching 1.00 and this shows up in a slightly higher CMRR than previous current-feedback op amps.

$R_I$, the buffer output impedance, is a critical portion of the bandwidth control equation. The OPA2683 reduces this element to approximately 5.0$\Omega$ using the loop gain of the closed-loop input buffer stage. This significant reduction in output impedance, on very low power, contributes significantly to extending the bandwidth at higher gains.

A current-feedback op amp senses an error current in the inverting node (as opposed to a differential input error voltage for a voltage-feedback op amp) and passes this on to the output through an internal frequency dependent transimpedance gain. The Typical Characteristics show this open-loop transimpedance response. This is analogous to the open-loop voltage gain curve for a voltage-feedback op amp. Developing the transfer function for the circuit of Figure 13 gives Equation 2:

$$\frac{V_O}{V_I} = \frac{\alpha \left(1 + \frac{R_F}{R_G}\right)}{1 + \left(\frac{R_F + R_I \cdot \frac{Z(S)}{S}}{1 + \frac{R_F + R_I \cdot \frac{Z(S)}{S}}{NG}}\right)} = \frac{\alpha \cdot NG}{1 + \frac{R_F + R_I \cdot \frac{Z(S)}{S}}{NG}} \left[NG = \left(1 + \frac{R_F}{R_G}\right)\right] (2)$$

This is written in a loop-gain analysis format where the errors arising from a non-infinite open-loop gain are shown in the denominator. If $Z(S)$ were infinite over all frequencies, the denominator of Equation 2 would reduce to 1 and the ideal desired signal gain shown in the numerator would be achieved. The fraction in the denominator of Equation 2 determines the frequency response. Equation 3 shows this as the loop-gain equation.

$$\frac{Z(S)}{R_F + R_I \cdot NG} = \text{Loop Gain} (3)$$

If $20 \cdot \log(R_F + NG \cdot R_I)$ were drawn on top of the open-loop transimpedance plot, the difference between the two would be the loop gain at a given frequency. Eventually, $Z(S)$ rolls off to equal the denominator of Equation 3, at which point the loop gain has reduced to 1 (and the curves have intersected). This point of equality is where the amplifier’s closed-loop frequency response given by Equation 2 will start to roll off, and is exactly analogous to the frequency at which the noise gain equals the open-loop voltage gain for a voltage-feedback op amp. The difference here is that the total impedance in the denominator of Equation 3 may be controlled somewhat separately from the desired signal gain (or NG).

The OPA2683 is internally compensated to give a maximally flat frequency response for $R_F = 953\Omega$ at $NG = 2$ on $\pm5V$ supplies. That optimum value goes to $1.2k\Omega$ on a single $+5V$ supply. Normally, with a current-feedback amplifier, it is possible to adjust the feedback resistor to hold this bandwidth up as the gain is increased. The CFB$_{PLUS}$ architecture has reduced the contribution of the inverting input impedance to provide exceptional bandwidth to higher gains without adjusting the feedback resistor value. The Typical Characteristics show the small-signal bandwidth over gain with a fixed feedback resistor.

Putting a closed-loop buffer between the noninverting and inverting inputs does bring some added considerations. Since the voltage at the inverting output node is now the output of a locally closed-loop buffer, parasitic external capacitance on this node can cause frequency response peaking for the transfer function from the noninverting input voltage to the inverting node voltage. While it is always important to keep the inverting node capacitance low for any current-feedback op amp, it is critically important for the OPA2683. External layout capacitance in excess of 2pF will start to peak the frequency response. This peaking can be easily reduced by then increasing the feedback resistor value—but it is preferable, from a noise and dynamic range standpoint, to keep that capacitance low, allowing a close to nominal 953$\Omega$ feedback resistor for flat frequency response. Very high parasitic capacitance values on the inverting node (> 5pF) can possibly cause input stage oscillation that cannot be filtered by a feedback element adjustment.

An added consideration is that at very high gains, 2nd-order effects in the inverting output impedance cause the overall response to peak up. If desired, it is possible to retain a flat frequency response at higher gains by adjusting the feedback resistor to higher values as the gain is increased. Since the exact value of feedback that will give a flat frequency response at high gains depends strongly in inverting and output node parasitic capacitance values, it is best to experiment in the specific board with increasing values until the desired flatness (or pulse response shape) is obtained. In general, increasing $R_F$ (and then adjusting $R_G$ to the desired gain) will move towards flattening the response, while decreasing it will extend the bandwidth at the cost of some peaking. The OPA683 data sheet gives an example of this optimization of $R_F$ versus gain.

OPA2683

SBOS244H

www.ti.com
OUTPUT CURRENT AND VOLTAGE

The OPA2683 provides output voltage and current capabilities that can support the needs of driving doubly-terminated 50Ω lines. If the 1kΩ load of Figure 1 is changed to a 100Ω load, the total load is the parallel combination of the 100Ω load, and the 1.9kΩ total feedback network impedance. This 95Ω load will require no more than 42mA output current to support the ±4.0V minimum output voltage swing specified for 1kΩ loads. This is well below the specified minimum +120/–90mA specifications over the full temperature range.

The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage • current, or V-I product, which is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot in the Typical Characteristics. The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA2683’s output drive capabilities. Superimposing resistor load lines onto the plot shows the available output voltage and current for specific loads.

The minimum specified output voltage and current over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup will the output current and voltage decrease to the numbers shown in the electrical characteristic tables. As the output transistors deliver power, their junction temperatures will increase, decreasing their $V_{BE}$s (increasing the available output voltage swing) and increasing their current gains (increasing the available output current). In steady-state operation, the available output voltage and current will always be greater than that shown in the over-temperature specifications since the output stage junction temperatures will be higher than the minimum specified operating ambient.

To maintain maximum output stage linearity, no output short-circuit protection is provided. This will not normally be a problem, since most applications include a series matching resistor at the output that will limit the internal power dissipation if the output side of this resistor is shorted to ground. However, shorting the output pin directly to the adjacent positive power-supply pin can destroy the amplifier. If additional short-circuit protection is required, consider a small series resistor in the power-supply leads. This resistor will, under heavy output loads, reduce the available output voltage swing. A 5Ω series resistor in each power-supply lead will limit the internal power dissipation to less than 1W for an output short-circuit, while decreasing the available output voltage swing only 0.25V for up to 50mA desired load currents. Always place the 0.1µF power-supply decoupling capacitors after these supply current limiting resistors directly on the supply pins.

DRIVING CAPACITIVE LOADS

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC, including additional external capacitance which may be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier like the OPA2683 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier’s open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

The Typical Characteristics show the recommended $R_S$ vs $C_{LOAD}$ and the resulting frequency response at the load. The 1kΩ resistor shown in parallel with the load capacitor is a measurement path and may be omitted. The required series resistor value may be reduced by increasing the feedback resistor value from its nominal recommended value. This will increase the phase margin for the loop gain, allowing a lower series resistor to be effective in reducing the peaking due to capacitive load. SPICE simulation can be effectively used to optimize this approach. Parasitic capacitive loads greater than 5pF can begin to degrade the performance of the OPA2683. Long PC board traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA2683 output pin (see Board Layout Guidelines).
DISTORTION PERFORMANCE

The OPA2683 provides very low distortion in a low-power part. The CFBPLUS architecture also gives two significant areas of distortion improvement. First, in operating regions where the 2nd-harmonic distortion due to output stage nonlinearities is very low (frequencies < 1MHz, low output swings into light loads) the linearization at the inverting node provided by the CFBPLUS design gives 2nd-harmonic distortions that extend into the −90dBc region. Previous current-feedback amplifiers have been limited to approximately −85dBc due to the nonlinearities at the inverting input. The second area of distortion improvement comes in a distortion performance that is largely gain independent. To the extent that the distortion at a specific output power is output stage dependent, 3rd-harmonics particularly, and to a lesser extent 2nd-harmonic distortion, remains constant as the gain increases. This is due to the constant loop gain versus signal gain provided by the CFBPLUS design. As shown in the Typical Characteristics, while the 3rd-harmonic is constant with gain, the 2nd-harmonic degrades at higher gains. This is largely due to board parasitic issues. Slightly imbalanced load return currents will couple into the gain resistor to cause a portion of the 2nd-harmonic distortion. At high gains, this imbalance has more gain to the output giving increased 2nd-harmonic distortion.

Relative to alternative amplifiers with < 2mA supply current, the OPA2683 holds much lower distortion at higher frequencies (> 5MHz) and to higher gains. Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd-harmonic will dominate the distortion with a lower 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network—in the noninverting configuration (see Figure 1) this is the sum of RF + RG, while in the inverting configuration it is just RF. Also, providing an additional supply decoupling capacitor (0.1µF) between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3dB to 6dB).

In most op amps, increasing the output voltage swing increases harmonic distortion directly. A low-power part like the OPA2683 includes quiescent boost circuits to provide the full-power bandwidth shown in the Typical Characteristics. These act to increase the bias in a very linear fashion only when high slew rate or output power are required. This also acts to actually reduce the distortion slightly at higher output power levels. The Typical Characteristics show the 2nd-harmonic holding constant from 500mVpp to 5Vpp outputs while the 3rd-harmonics actually decrease with increasing output power.

The OPA2683 has an extremely low 3rd-order harmonic distortion, particularly for light loads and at lower frequencies. This also gives low 2-tone, 3rd-order intermodulation distortion as shown in the Typical Characteristics. Since the OPA2683 includes internal power boost circuits to retain good full-power performance at high frequencies and outputs, it does not show a classical 2-tone, 3rd-order intermodulation intercept characteristic. Instead, it holds relatively low and constant 3rd-order intermodulation spurious levels over power. The Typical Characteristics show this spurious level as a dBc below the carrier at fixed center frequencies swept over single-tone power at a matched 50Ω load. These spurious levels drop significantly (> 12dB) for lighter loads than the 100Ω used in that plot. Converter inputs, for instance, will see ≤ 82dBc 3rd-order spurious to 10MHz for full-scale inputs. For even lower 3rd-order intermodulation distortion to much higher frequencies, consider the OPA2691.

NOISE PERFORMANCE

Wideband current-feedback op amps generally have a higher output noise than comparable voltage-feedback op amps. The OPA2683 offers an excellent balance between voltage and current noise terms to achieve low output noise in a low-power amplifier. The inverting current noise (11.6pA/√Hz) is lower than most other current-feedback op amps while the input voltage noise (4.4nV/√Hz) is lower than any unity-gain stable, comparable slew rate, < 5mA/ch voltage-feedback op amp. This low input voltage noise was achieved at the price of higher noninverting input current noise (5.1pA/√Hz). As long as the AC source impedance looking out of the noninverting node is less than 2000Ω, this current noise will not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise under a wide variety of operating conditions. Figure 14 shows the noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/√Hz or pA/√Hz.

![FIGURE 14. Op Amp Noise Analysis Model.](image-url)
The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 4 shows the general form for the output noise voltage using the terms presented in Figure 14.

\[ E_O = \sqrt{\left(E_{NI}^2 + (I_{BN}R_S)^2 + 4kTR_S\right)NG^2 + \left(I_{BR}R_F\right)^2 + 4kTR_FNG} \]

Dividing this expression by the noise gain (NG = (1 + R/F/R_S)) will give the equivalent input referred spot noise voltage at the noninverting input, as shown in Equation 5.

\[ E_N = \sqrt{E_{NI}^2 + (I_{BN}R_S)^2 + 4kTR_S + \left(I_{BR}R_F\right)^2 + 4kTR_FNG} \]

Evaluating these two equations for the OPA2683 circuit and component values (see Figure 1) will give a total output spot noise voltage of 15.2nV/√Hz and a total equivalent input spot noise voltage of 7.6nV/√Hz. This total input referred spot noise voltage is higher than the 4.4nV/√Hz specification for the op amp voltage noise alone. This reflects the noise added to the output by the inverting current noise times the feedback resistor. As the gain is increased, this fixed output noise power term contributes less to the total output noise and the total input referred voltage noise given by Equation 5 will approach just the 4.4nV/√Hz of the op amp itself. For example, going to a gain of +20 in the circuit of Figure 1, adjusting only the gain resistor to 50Ω, will give a total input referred noise of 4.6nV/√Hz. A more complete description of op amp noise analysis can be found in TI application note AB-103, Noise Analysis for High-Speed Op Amps (SBOA066), located at www.ti.com.

**DC ACCURACY AND OFFSET CONTROL**

A current-feedback op amp like the OPA2683 provides exceptional bandwidth in high gains, giving fast pulse settling but only moderate DC accuracy. The Electrical Characteristics show an input offset voltage comparable to high slew rate voltage-feedback amplifiers. The two input bias currents, however, are somewhat higher and are unmatched. Whereas bias current cancellation techniques are very effective with most voltage-feedback op amps, they do not generally reduce the output DC offset for wideband current-feedback op amps. Since the two input bias currents are unrelated in both magnitude and polarity, matching the source impedance looking out of each input to reduce their error contribution to the output is ineffective. Evaluating the configuration of Figure 1, using worst-case +25°C input offset voltage and the two input bias currents, gives a worst-case output offset range equal to:

\[ ±(NG \cdot V_{OSS}) + (I_{BN} \cdot R_S/2 \cdot NG) + (I_{BI} \cdot R_F) \]

where NG = noninverting signal gain

\[ = ±(2 \cdot 3.5mV) ± (4.5μA \cdot 25Ω \cdot 2) ± (953Ω \cdot 10mA) \]

\[ = ±7.0mV + 0.23mV + 9.5mV \]

\[ = ±16.73mV \]

While the last term, the inverting bias current error, is dominant in this low-gain circuit, the input offset voltage will become the dominant DC error term as the gain exceeds 5V/V. Where improved DC precision is required in a high-speed amplifier, consider the OPA656 single and OPA2822 dual voltage-feedback amplifiers.

**DISABLE OPERATION**

The OPA2683 provides an optional disable feature that may be used to reduce system power when channel operation is not required. If the V_DSS control pin is left unconnected, the OPA2683 will operate normally. To disable, the control pin must be asserted LOW. Figure 14 shows a simplified internal circuit for the disable control feature.

![FIGURE 14. Simplified Disable Control Circuit.](image)

In normal operation, base current to Q1 is provided through the 250kΩ resistor while the emitter current through the 40kΩ resistor sets up a voltage drop that is inadequate to turn on the two diodes in Q1’s emitter. As V_DSS is pulled LOW, additional current is pulled through the 40kΩ resistor eventually turning on these two diodes (=33μA). At this point, any further current pulled out of V_DSS goes through those diodes holding the emitter-base voltage of Q1 at approximately 0V. This shuts off the collector current out of Q1, turning the amplifier off. The supply current in the disable mode are only those required to operate the circuit of Figure 14.

When disabled, the output and input nodes go to a high impedance state. If the OPA2683 is operating in a gain of +1 (with a 1.2kΩ feedback resistor still required for stability), this will show a very high impedance (1.7pF || 1MΩ) at the output and exceptional signal isolation. If operating at a gain greater than +1, the total feedback network resistance (R_F + R_G) will appear as the impedance looking back into the output, but the circuit will still show very high forward and reverse isolation. If configured as an inverting amplifier, the input and output will be connected through the feedback network resistance (R_F + R_G) giving relatively poor input to output isolation.
The OPA2683 provides very high power gain on low quiescent current levels. When disabled, internal high impedance nodes discharge slowly which, with the exceptional power gain provided, give a self powering characteristic. With a single power supply, the OPA2683 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:

a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.

b) Minimize the distance (<0.25") from the power-supply pins to high-frequency 0.1µF decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. An optional supply decoupling capacitor (0.01µF) across the two power supplies (for bipolar operation) will improve 2nd-harmonic distortion performance. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.

c) Careful selection and placement of external components will preserve the high-frequency performance of the OPA2683. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep their leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. The frequency response is primarily determined by the feedback resistor value as described previously. Increasing its value will reduce the peaking at higher gains, while decreasing it will give a more peaked frequency response at lower gains. The 800Ω feedback resistor used in the Electrical Characteristics at a gain of ±2 on ±5V supplies is a good starting point for design. Note that a 953Ω feedback resistor, rather than a direct short, is required for the unity-gain follower application. A current-feedback op amp requires a feedback resistor even in the unity-gain follower configuration to control stability.

THERMAL ANALYSIS

The OPA2683 will not require external heatsinking for most applications. Maximum desired junction temperature will set the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed 150°C.

Operating junction temperature (Tj) is given by 

\[ T_j = T_A + P_D \cdot \theta_{JA} \]

The total internal power dissipation (P_D) is the sum of quiescent power (P_DQ) and additional power dissipated in the output stage (P_DL) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. P_DL will depend on the required output signal and load but would, for a grounded output stage (P_DL), be a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition 

\[ P_{DL} = \frac{V_S^2}{4 \cdot R_L} \]

where \( R_L \) includes feedback network loading.

Note that it is the power in the output stage and not into the load that determines internal power dissipation.

As an absolute worst-case example, compute the maximum Tj using an OPA2683IDCN (SOT23-8 package) in the circuit of Figure 1 operating at the maximum specified ambient temperature of +85°C with both outputs driving a grounded 100Ω load to 2.5V DC.

\[ P_D = 10V \cdot 2.1mA + 2 \cdot \left( \frac{5^2}{(4 \cdot (100 \Omega || 1.9k\Omega))} \right) = 153mW \]

Maximum Tj = +85°C + (0.153W • 150°C/W) = 108°C

This maximum operating junction temperature is well below most system level targets. Most applications will be lower than this since an absolute worst-case output stage power in both channels simultaneously was assumed in this calculation.

BOARD LAYOUT GUIDELINES

Achieving optimum performance with a high-frequency amplifier like the OPA2683 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:

a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.

b) Minimize the distance (<0.25") from the power-supply pins to high-frequency 0.1µF decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. An optional supply decoupling capacitor (0.01µF) across the two power supplies (for bipolar operation) will improve 2nd-harmonic distortion performance. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.

c) Careful selection and placement of external components will preserve the high-frequency performance of the OPA2683. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep their leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. The frequency response is primarily determined by the feedback resistor value as described previously. Increasing its value will reduce the peaking at higher gains, while decreasing it will give a more peaked frequency response at lower gains. The 800Ω feedback resistor used in the Electrical Characteristics at a gain of ±2 on ±5V supplies is a good starting point for design. Note that a 953Ω feedback resistor, rather than a direct short, is required for the unity-gain follower application. A current-feedback op amp requires a feedback resistor even in the unity-gain follower configuration to control stability.
d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $R_s$ from the plot of recommended $R_s$ vs $C_{LOAD}$. Low parasitic capacitive loads (< 5pF) may not need an $R_s$ since the OPA2683 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50Ω environment is normally not necessary onboard, and in fact a higher impedance environment will improve distortion, as shown in the distortion versus load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA2683 is used, as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA2683 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If the 6dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of $R_s$ vs $C_{LOAD}$. This will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

e) Sockets a high-speed part like the OPA2683 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2683 onto the board.

**INPUT AND ESD PROTECTION**

The OPA2683 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table where an absolute maximum 13V across the supply pins is reported. All device pins have limited ESD protection using internal diodes to the power supplies, as shown in Figure 15.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with ±15V supply parts driving into the OPA2683), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response.

![FIGURE 15. Internal ESD Protection.](image-url)
## Revision History

<table>
<thead>
<tr>
<th>DATE</th>
<th>REVISION</th>
<th>PAGE</th>
<th>SECTION</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>7/09</td>
<td>H</td>
<td>2</td>
<td>Package/Ordering Information</td>
<td>Changed package markings for D (SO-8) and DGS (MSOP-10) packages.</td>
</tr>
<tr>
<td>7/08</td>
<td>G</td>
<td>2</td>
<td>Absolute Maximum Ratings</td>
<td>Changed minimum storage temperature from −40°C to −65°C.</td>
</tr>
</tbody>
</table>

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
### PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2683ID</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA2683</td>
<td></td>
</tr>
<tr>
<td>OPA2683IDCNR</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DCN</td>
<td>8</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>B83</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA2683IDCNRG4</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DCN</td>
<td>8</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>B83</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA2683IDCNT</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DCN</td>
<td>8</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>B83</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA2683IDGST</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>BU1</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA2683IDGSTG4</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>BU1</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
**TAPE AND REEL INFORMATION**

![](Image1)

**TAPE DIMENSIONS**

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2683IDGST</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*
### TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA2683IDGST</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Package outline exclusive of metal burr & dambar protrusion/intrusion.
D. Package outline inclusive of solder plating.
E. A visual index feature must be located within the Pin 1 index area.
F. Falls within JEDEC MO-178 Variation BA.
G. Body dimensions do not include flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.

9. Board assembly site may have different recommendations for stencil design.
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI provides technical and reliability data (including datasheets), design resources (including reference designs), application or other design advice, web tools, safety information, and other resources “as is” and with all faults, and disclaims all warranties, express and implied, including without limitation any implied warranties of merchantability, fitness for a particular purpose or non-infringement of third party intellectual property rights.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated