High-Voltage, High-Current OPERATIONAL AMPLIFIER

FEATURES

- HIGH OUTPUT CURRENT:
  - 8A Continuous
  - 10A Peak

- WIDE POWER-SUPPLY RANGE:
  - Single Supply: +8V to +60V
  - Dual Supply: ±4V to ±30V

- WIDE OUTPUT VOLTAGE SWING

- FULLY PROTECTED:
  - Thermal Shutdown
  - Adjustable Current Limit

- OUTPUT DISABLE CONTROL

- THERMAL SHUTDOWN INDICATOR

- HIGH SLEW RATE: 9V/μs

- CONTROL REFERENCE PIN

- 11-LEAD POWER PACKAGE

APPLICATIONS

- VALVE, ACTUATOR DRIVERS
- SYNCHRO, SERVO DRIVERS
- POWER SUPPLIES
- TEST EQUIPMENT
- TRANSDUCER EXCITATION
- AUDIO POWER AMPLIFIERS

DESCRIPTION

The OPA549 is a low-cost, high-voltage/high-current operational amplifier ideal for driving a wide variety of loads. This laser-trimmed monolithic integrated circuit provides excellent low-level signal accuracy and high output voltage and current.

The OPA549 operates from either single or dual supplies for design flexibility. The input common-mode range extends below the negative supply.

The OPA549 is internally protected against over-temperature conditions and current overloads. In addition, the OPA549 provides an accurate, user-selected current limit. Unlike other designs which use a “power” resistor in series with the output current path, the OPA549 senses the load indirectly. This allows the current limit to be adjusted from 0A to 10A with a resistor/potentiometer, or controlled digitally with a voltage-out or current-out Digital-to-Analog Converter (DAC).

The Enable/Status (E/S) pin provides two functions. It can be monitored to determine if the device is in thermal shutdown, and it can be forced low to disable the output stage and effectively disconnect the load.

The OPA549 is available in an 11-lead power package. Its copper tab allows easy mounting to a heat sink for excellent thermal performance. Operation is specified over the extended industrial temperature range, –40°C to +85°C.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.
ABSOLUTE MAXIMUM RATINGS\(^{(1)}\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Current</td>
<td>See SOA Curve (Figure 6)</td>
</tr>
<tr>
<td>Supply Voltage, (V_+) to (V_-)</td>
<td>(-60) V</td>
</tr>
<tr>
<td>Input Voltage Range</td>
<td>((V_-) - 0.5) V to ((V_+) + 0.5) V</td>
</tr>
<tr>
<td>Input Shutdown Voltage</td>
<td>(\text{Ref} ) V to (V_+)</td>
</tr>
<tr>
<td>Operating Temperature</td>
<td>(-40^\circ) C to (+125^\circ) C</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>(-55^\circ) C to (+125^\circ) C</td>
</tr>
<tr>
<td>Junction Temperature</td>
<td>(150^\circ) C</td>
</tr>
<tr>
<td>Lead Temperature (soldering, 10s)</td>
<td>(300^\circ) C</td>
</tr>
<tr>
<td>ESD Capability (Human Body Model)</td>
<td>(2000) V</td>
</tr>
</tbody>
</table>

NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability.

PACKAGE/ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this datasheet or see the TI website at www.ti.com.

CONNECTION DIAGRAM

![Connection Diagram]

Tab connected to \(V_-\). Do not use to conduct current.

Connect both pins 1 and 2 to output.
Connect both pins 5 and 7 to \(V_-\).
Connect both pins 10 and 11 to \(V_+\).

\(\text{ELECTROSTATIC DISCHARGE SENSITIVITY}\)

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
## ELECTRICAL CHARACTERISTICS

**Boldface limits apply over the specified temperature range, $T_A = -40^\circ C$ to $+85^\circ C$.**

At $T_{CASE} = +25^\circ C$, $V_S = \pm 30V$, Ref = 0V, and E/S pin open, unless otherwise noted.

### OFFSET VOLTAGE

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>OP4549T, S</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tcase = $-40^\circ C$ to $+85^\circ C$</td>
<td>$V_{CM} = 0V, I_O = 0$</td>
<td>$\pm 1$</td>
</tr>
<tr>
<td>$T_{CASE} = 40^\circ C$ to $85^\circ C$</td>
<td>$V_S = \pm 4V$ to $\pm 0V$, Ref = $V-$</td>
<td>$\pm 5$</td>
</tr>
</tbody>
</table>

### INPUT BIAS CURRENT

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>OP4549T, S</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tcase = $-40^\circ C$ to $+85^\circ C$</td>
<td>$I_B = 0$</td>
<td>$\pm 100$</td>
</tr>
<tr>
<td>$T_{CASE} = 40^\circ C$ to $85^\circ C$</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm 50$</td>
</tr>
</tbody>
</table>

### NOISE

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>OP4549T, S</th>
</tr>
</thead>
<tbody>
<tr>
<td>Voltage Noise Density</td>
<td>$e_n$</td>
<td>f = 1kHz</td>
</tr>
<tr>
<td>Current Noise Density</td>
<td>$i_n$</td>
<td>f = 1kHz</td>
</tr>
</tbody>
</table>

### INPUT VOLTAGE RANGE

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>OP4549T, S</th>
</tr>
</thead>
<tbody>
<tr>
<td>Common-Mode Voltage Range</td>
<td>Positive $V_{CM}$</td>
<td>Linear Operation</td>
</tr>
<tr>
<td>Common-Mode Voltage Range</td>
<td>Negative $V_{CM}$</td>
<td>Linear Operation</td>
</tr>
</tbody>
</table>

### OUTPUT

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>OP4549T, S</th>
</tr>
</thead>
<tbody>
<tr>
<td>Voltage Output, Positive</td>
<td>$I_O = 2A$</td>
<td>$(V_+) - 3.2$</td>
</tr>
<tr>
<td>Negative</td>
<td>$I_O = 2A$</td>
<td>$(V_-) - 1.7$</td>
</tr>
<tr>
<td>Positive</td>
<td>$I_O = 8A$</td>
<td>$(V_+) - 4.8$</td>
</tr>
<tr>
<td>Negative</td>
<td>$I_O = 8A$</td>
<td>$(V_-) - 4.8$</td>
</tr>
<tr>
<td>$R_L = 3\Omega$ to $V-$</td>
<td>$(V_-) - 0.3$</td>
<td>$(V_+) - 0.1$</td>
</tr>
</tbody>
</table>

### OUTPUT ENABLE/STATUS (E/S) PIN

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>OP4549T, S</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{ES}$ (high) (output enabled)</td>
<td>E/S Pin Open or Forced High</td>
<td>(Ref) + 2.4</td>
</tr>
<tr>
<td>$V_{ES}$ (low) (output disabled)</td>
<td>E/S Pin Forced Low</td>
<td>(Ref) - 0.8</td>
</tr>
<tr>
<td>$I_{ES}$ (high) (output enabled)</td>
<td>E/S Pin Indicates High</td>
<td>$\pm 50$</td>
</tr>
<tr>
<td>$I_{ES}$ (low) (output disabled)</td>
<td>E/S Pin Indicates Low</td>
<td>$\pm 55$</td>
</tr>
</tbody>
</table>

### POWER SUPPLY

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>OP4549T, S</th>
</tr>
</thead>
<tbody>
<tr>
<td>Specified Voltage</td>
<td>$V_S$</td>
<td>$\pm 30$</td>
</tr>
<tr>
<td>Operating Voltage Range</td>
<td>$(V_+) - (V_-)$</td>
<td>8</td>
</tr>
<tr>
<td>Quiescent Current</td>
<td>$I_Q$</td>
<td>$\pm 26$</td>
</tr>
<tr>
<td>Quiescent Current in Shutdown Mode</td>
<td>$I_{QSH}$</td>
<td>$\pm 6$</td>
</tr>
</tbody>
</table>

### TEMPERATURE RANGE

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Condition</th>
<th>OP4549T, S</th>
</tr>
</thead>
<tbody>
<tr>
<td>Specified Range</td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>$\pm 20$</td>
</tr>
<tr>
<td>Operating Range</td>
<td>$-40^\circ C$ to $+125^\circ C$</td>
<td>$\pm 20$</td>
</tr>
<tr>
<td>Storage Range</td>
<td>$-55^\circ C$ to $+125^\circ C$</td>
<td>$\pm 20$</td>
</tr>
<tr>
<td>Thermal Resistance, $\theta_{JA}$</td>
<td>No Heat Sink</td>
<td>1.4</td>
</tr>
<tr>
<td>Thermal Resistance, $\theta_{JC}$</td>
<td>$\pm 30$</td>
<td></td>
</tr>
</tbody>
</table>

**NOTES:** (1) High-speed test at $T_J = +25^\circ C$. (2) Positive conventional current is defined as flowing into the terminal. (3) See “Total Harmonic Distortion + Noise vs Frequency” in the Typical Characteristics section for additional power levels. (4) See “Safe Operating Area” (SOA) in the Typical Characteristics section.
TYPICAL CHARACTERISTICS

At $T_{CASE} = +25^\circ C$, $V_S = \pm 30V$, and E/S pin open, unless otherwise noted.
TYPICAL CHARACTERISTICS (Cont.)

At $T_{CASE} = +25^\circ C$, $V_S = \pm 30V$, and E/S pin open, unless otherwise noted.

- **Common-Mode Rejection Ratio vs Frequency**
  - Frequency (Hz) vs Common-Mode Rejection (dB)

- **Power-Supply Rejection Ratio vs Frequency**
  - Frequency (Hz) vs Power-Supply Rejection Ratio (dB)

- **Voltage Noise Density vs Frequency**
  - Frequency (Hz) vs Voltage Noise Density (nV/\(\sqrt{Hz}\))

- **Open-Loop Gain, Common-Mode Rejection Ratio, and Power-Supply Rejection Ratio vs Temperature**
  - $T_{CASE}$ (°C) vs $A_{OL}$, CMRR, PSRR (dB)

- **Gain-Bandwidth Product and Slew Rate vs Temperature**
  - Temperature (°C) vs Gain-Bandwidth Product (MHz) and Slew Rate (V/\(\mu s\))

- **Total Harmonic Distortion + Noise vs Frequency**
  - Frequency (Hz) vs THD+N (%) with different output powers and $G = +3$, $R_L = 4\Omega$.
TYPICAL CHARACTERISTICS (Cont.)

At $T_{CASE} = +25^\circ C$, $V_S = \pm 30V$, and E/S pin open, unless otherwise noted.
TYPICAL CHARACTERISTICS (Cont.)

At $T_{CASE} = +25^\circ$C, $V_S = \pm30$V, and E/S pin open, unless otherwise noted.

![Small-Signal Overshoot vs Load Capacitance](image1)

![Large-Signal Step Response](image2)

![Small-Signal Step Response](image3)

![Small-Signal Step Response](image4)
APPLICATIONS INFORMATION

Figure 1 shows the OPA549 connected as a basic noninverting amplifier. The OPA549 can be used in virtually any op amp configuration. Power-supply terminals should be bypassed with low series impedance capacitors. The technique shown in Figure 1, using a ceramic and tantalum type in parallel, is recommended. Power-supply wiring should have low series impedance. Be sure to connect both output pins (pins 1 and 2).

CONTROL REFERENCE (Ref) Pin

The OPA549 features a reference (Ref) pin to which the I_{LIM} and the E/S pin are referred. Ref simply provides a reference point accessible to the user that can be set to V–, ground, or any reference of the user’s choice. **Ref cannot be set below the negative supply or above (V+) – 8V. If the minimum V_S is used, Ref must be set at V–.**

ADJUSTABLE CURRENT LIMIT

The OPA549’s accurate, user-defined current limit can be set from 0A to 10A by controlling the input to the I_{LIM} pin. Unlike other designs, which use a power resistor in series with the output current path, the OPA549 senses the load indirectly. This allows the current limit to be set with a 0 μA to 633 μA control signal. In contrast, other designs require a limiting resistor to handle the full output current (up to 10A in this case).

Although the design of the OPA549 allows output currents up to 10A, it is not recommended that the device be operated continuously at that level. The highest rated continuous current capability is 8A. Continuously running the OPA549 at output currents greater than 8A will degrade long-term reliability.

Operation of the OPA549 with current limit less than 1A results in reduced current limit accuracy. Applications requiring lower output current may be better suited to the OPA547 or OPA548.

Resistor-Controlled Current Limit

See Figure 2a for a simplified schematic of the internal circuitry used to set the current limit. Leaving the I_{LIM} pin open programs the output current to zero, while connecting I_{LIM} directly to Ref programs the maximum output current limit, typically 10A.

With the OPA549, the simplest method for adjusting the current limit uses a resistor or potentiometer connected between the I_{LIM} pin and Ref according to Equation 1:

$$ R_{CL} = \frac{75k\Omega}{I_{LIM}} - 7.5k\Omega \quad (1) $$

Refer to Figure 2 for commonly used values.

Digitally-Controlled Current Limit

The low-level control signal (0μA to 633μA) also allows the current limit to be digitally controlled by setting either a current (I_{SET}) or voltage (V_{SET}). The output current I_{LIM} can be adjusted by varying I_{SET} according to Equation 2:

$$ I_{SET} = I_{LIM}/15800 \quad (2) $$

Figure 2b demonstrates a circuit configuration implementing this feature.

The output current I_{LIM} can be adjusted by varying V_{SET} according to Equation 3:

$$ V_{SET} = (\text{Ref}) + 4.75V - (7500W)(I_{LIM})/15800 \quad (3) $$

Figure 11 demonstrates a circuit configuration implementing this feature.
FIGURE 2. Adjustable Current Limit.

ENABLE/STATUS (E/S) PIN

The Enable/Status Pin provides two unique functions: 1) output disable by forcing the pin low, and 2) thermal shutdown indication by monitoring the voltage level at the pin. Either or both of these functions can be utilized in an application. For normal operation (output enabled), the E/S pin can be left open or driven high (at least 2.4V above Ref). A small value capacitor connected between the E/S pin and CREF may be required for noisy applications.

Output Disable

To disable the output, the E/S pin is pulled to a logic low (no greater than 0.8V above Ref). Typically the output is shut down in 1μs. To return the output to an enabled state, the E/S pin should be disconnected (open) or pulled to at least 2.4V above Ref. It should be noted that driving the E/S pin high (output enabled) does not defeat internal thermal shutdown; however, it does prevent the user from monitoring the thermal shutdown status. Figure 3 shows an example implementing this function.

This function not only conserves power during idle periods (quiescent current drops to approximately 6mA) but also allows multiplexing in multi-channel applications. See Figure 12 for two OPA549s in a switched amplifier configuration. The on/off state of the two amplifiers is controlled by the voltage on the E/S pin. Under these conditions, the disabled device will behave like a 750pF load. Slewing faster than 3V/μs will cause leakage current to rapidly increase in devices that are disabled, and will contribute additional load. At high temperature (125°C), the slewing threshold drops to approximately 2V/μs. Input signals must be limited to avoid excessive slewing in multiplexed applications.

FIGURE 3. Output Disable.
Thermal Shutdown Status

The OPA549 has thermal shutdown circuitry that protects the amplifier from damage. The thermal protection circuitry disables the output when the junction temperature reaches approximately 160°C and allows the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is automatically re-enabled. Depending on load and signal conditions, the thermal protection circuit may cycle on and off. The E/S pin can be monitored to determine if the device is in shutdown. During normal operation, the voltage on the E/S pin is typically 3.5V above Ref. Once shutdown has occurred, this voltage drops to approximately 200mV above Ref. Figure 4 shows an example implementing this function.

External logic circuitry or an LED can be used to indicate if the output has been thermally shutdown, see Figure 10.

Output Disable and Thermal Shutdown Status

As mentioned earlier, the OPA549’s output can be disabled and the disable status can be monitored simultaneously. Figure 5 provides an example of interfacing to the E/S pin.

SAFE OPERATING AREA

Stress on the output transistors is determined both by the output current and by the output voltage across the conducting output transistor, $V_S - V_O$. The power dissipated by the output transistor is equal to the product of the output current and the voltage across the conducting transistor, $V_S - V_O$. The Safe Operating Area (SOA curve, Figure 6) shows the permissible range of voltage and current.

The safe output current decreases as $V_S - V_O$ increases. Output short circuits are a very demanding case for SOA. A short circuit to ground forces the full power-supply voltage ($V_+ \text{ or } V_-$) across the conducting transistor. Increasing the case temperature reduces the safe output current that can be tolerated without activating the thermal shutdown circuit of the OPA549. For further insight on SOA, consult Application Report SBOA022 at the Texas Instruments web site (www.ti.com).

POWER DISSIPATION

Power dissipation depends on power supply, signal, and load conditions. For dc signals, power dissipation is equal to the product of output current times the voltage across the conducting transistor. Power dissipation can be minimized by using the lowest possible power-supply voltage necessary to assure the required output voltage swing.

For resistive loads, the maximum power dissipation occurs at a dc output voltage of one-half the power-supply voltage. Dissipation with ac signals is lower. Application Bulletin SBOA022 explains how to calculate or measure power dissipation with unusual signals and loads.

THERMAL PROTECTION

Power dissipated in the OPA549 will cause the junction temperature to rise. Internal thermal shutdown circuitry shuts down the output when the die temperature reaches approximately 160°C and resets when the die has cooled to 140°C. Depending on load and signal conditions, the thermal protection circuit may cycle on and off. This limits the dissipation of the amplifier but may have an undesirable effect on the load.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heat sink) increase the ambient temperature until the thermal protection is triggered.
Use worst-case load and signal conditions. For good reliability, thermal protection should trigger more than 35°C above the maximum expected ambient condition of your application. This produces a junction temperature of 125°C at the maximum expected ambient condition.

The internal protection circuitry of the OPA549 was designed to protect against overload conditions. It was not intended to replace proper heat sinking. Continuously running the OPA549 into thermal shutdown will degrade reliability.

**AMPLIFIER MOUNTING AND HEAT SINKING**

Most applications require a heat sink to assure that the maximum operating junction temperature (125°C) is not exceeded. In addition, the junction temperature should be kept as low as possible for increased reliability. Junction temperature can be determined according to the Equations:

\[ T_J = T_A + P_D \theta_{JA} \]  
\[ \theta_{JA} = \theta_{IC} + \theta_{CH} + \theta_{HA} \]

where

- \( T_J \) = Junction Temperature (°C)
- \( T_A \) = Ambient Temperature (°C)
- \( P_D \) = Power Dissipated (W)
- \( \theta_{IC} \) = Junction-to-Case Thermal Resistance (°C/W)
- \( \theta_{CH} \) = Case-to-Heat Sink Thermal Resistance (°C/W)
- \( \theta_{HA} \) = Heat Sink-to-Ambient Thermal Resistance (°C/W)
- \( \theta_{JA} \) = Junction-to-Air Thermal Resistance (°C/W)

Figure 7 shows maximum power dissipation versus ambient temperature with and without the use of a heat sink. Using a heat sink significantly increases the maximum power dissipation at a given ambient temperature, as shown in Figure 7.

The challenge in selecting the heat sink required lies in determining the power dissipated by the OPA549. For dc output, power dissipation is simply the load current times the voltage developed across the conducting output transistor, \( P_D = I_L (V_S - V_O) \). Other loads are not as simple. Consult the SBOA022 Application Report for further insight on calculating power dissipation. Once power dissipation for an application is known, the proper heat sink can be selected.

**Heat Sink Selection Example**—An 11-lead power ZIP package is dissipating 10 Watts. The maximum expected ambient temperature is 40°C. Find the proper heat sink to keep the junction temperature below 125°C (150°C minus 25°C safety margin).

Combining Equations (4) and (5) gives:

\[ T_J = T_A + P_D (\theta_{IC} + \theta_{CH} + \theta_{HA}) \]

\( T_J, T_A, \) and \( P_D \) are given. \( \theta_{IC} \) is provided in the Specifications Table, 1.4°C/W (dc). \( \theta_{HC} \) can be obtained from the heat sink manufacturer. Its value depends on heat sink size, area, and material used. Semiconductor package type, mounting screw torque, insulating material used (if any), and thermal joint compound used (if any) also affect \( \theta_{HA} \). A typical \( \theta_{HA} \) for a mounted 11-lead power ZIP package is 0.5°C/W. Now we can solve for \( \theta_{HA} \):

\[ \theta_{HA} = \frac{[(T_J - T_A)/P_D] - \theta_{IC} - \theta_{CH}}{P_D} \]

**To maintain junction temperature below 125°C, the heat sink selected must have a \( \theta_{HA} \) less than 6.6°C/W.** In other words, the heat sink temperature rise above ambient must be less than 66°C (6.6°C/W * 10W). For example, at 10W Thermalloy model number 6396B has a heat sink temperature rise of 56°C (\( \theta_{HA} = 56°C/10W = 5.6°C/W \)), which is below the required 66°C required in this example. Thermalloy model number 6399B has a sink temperature rise of 33°C (\( \theta_{HA} = 33°C/10W = 3.3°C/W \)), which is also below the required 66°C required in this example.

Figure 7 shows power dissipation versus ambient temperature for a 11-lead power ZIP package with the Thermalloy 6396B and 6399B heat sinks.

Another variable to consider is natural convection versus forced convection air flow. Forced-air cooling by a small fan can lower \( \theta_{JA} \) (\( \theta_{CH} + \theta_{HA} \)) dramatically. Some heat sink manufacturers provide thermal data for both of these cases. Heat sink performance is generally specified under idealized conditions that may be difficult to achieve in an actual application. For additional information on determining heat sink requirements, consult Application Report SBOA021.
As mentioned earlier, once a heat sink has been selected, the complete design should be tested under worst-case load and signal conditions to ensure proper thermal protection. Any tendency to activate the thermal protection circuitry may indicate inadequate heat sinking.

The tab of the 11-lead power ZIP package is electrically connected to the negative supply, V−. It may be desirable to isolate the tab of the 11-lead power ZIP package from its mounting surface with a mica (or other film) insulator. For lowest overall thermal resistance, it is best to isolate the entire heat sink/OPA549 structure from the mounting surface rather than to use an insulator between the semiconductor and heat sink.

OUTPUT STAGE COMPENSATION

The complex load impedances common in power op amp applications can cause output stage instability. For normal operation, output compensation circuitry is typically not required. However, for difficult loads or if the OPA549 is intended to be driven into current limit, an R/C network may be required. Figure 8 shows an output R/C compensation (snubber) network which generally provides excellent stability.

![FIGURE 8. Motor Drive Circuit.](image)

A snubber circuit may also enhance stability when driving large capacitive loads (> 1000pF) or inductive loads (motors, loads separated from the amplifier by long cables). Typically, 3Ω to 10Ω resistors in series with 0.01µF to 0.1µF capacitors is adequate. Some variations in circuit values may be required with certain loads.

OUTPUT PROTECTION

Reactive and EMF-generating loads can return load current to the amplifier, causing the output voltage to exceed the power-supply voltage. This damaging condition can be avoided with clamp diodes from the output terminal to the power supplies, as shown in Figure 8. Schottky rectifier diodes with a 8A or greater continuous rating are recommended.

VOLTAGE SOURCE APPLICATION

Figure 9 illustrates how to use the OPA549 to provide an accurate voltage source with only three external resistors. First, the current limit resistor, RCL, is chosen according to the desired output current. The resulting voltage at the ILim pin is constant and stable over temperature. This voltage, VCL, is connected to the noninverting input of the op amp and used as a voltage reference, thus eliminating the need for an external reference. The feedback resistors are selected to gain VCL to the desired output voltage level.

![FIGURE 9. Voltage Source.](image)

PROGRAMMABLE POWER SUPPLY

A programmable source/sink power supply can easily be built using the OPA549. Both the output voltage and output current are user-controlled. See Figure 10 for a circuit using potentiometers to adjust the output voltage and current while Figure 11 uses DACs. An LED connected to the E/S pin through a logic gate indicates if the OPA549 is in thermal shutdown.
FIGURE 10. Resistor-Controlled Programmable Power Supply.

G = 1 + \frac{9k\Omega}{1k\Omega} = 10

V+ = +30V
V- = 0V

V0 = 1V to 25V
I0 = 0 to 10A

FIGURE 11. Digitally-Controlled Programmable Power Supply.

Choose DAC780X based on digital interface: DAC7800—12-bit interface, DAC7801—8-bit interface + 4 bits, DAC7802—serial interface.
Limit output slew rates to ≤ 3V/µs (see text).

FIGURE 12. Switched Amplifier.

Close for high current (could be open drain output of a logic gate).

FIGURE 13. Multiple Current Limit Values.

Limit output slew rates to ≤ 3V/µs (see text).

## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA549S</td>
<td>ACTIVE</td>
<td>Power Package</td>
<td>KVC</td>
<td>11</td>
<td>25</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>N / A for Pkg Type</td>
<td>-40 to 85</td>
<td>OPA549S</td>
<td></td>
</tr>
<tr>
<td>OPA549SG3</td>
<td>ACTIVE</td>
<td>Power Package</td>
<td>KVC</td>
<td>11</td>
<td>25</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>N / A for Pkg Type</td>
<td>-40 to 85</td>
<td>OPA549S</td>
<td></td>
</tr>
<tr>
<td>OPA549T</td>
<td>ACTIVE</td>
<td>TO-220</td>
<td>KV</td>
<td>11</td>
<td>25</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>N / A for Pkg Type</td>
<td>-40 to 85</td>
<td>OPA549T</td>
<td></td>
</tr>
<tr>
<td>OPA549TG3</td>
<td>ACTIVE</td>
<td>TO-220</td>
<td>KV</td>
<td>11</td>
<td>25</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN</td>
<td>N / A for Pkg Type</td>
<td>-40 to 85</td>
<td>OPA549T</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead/Ball Finish** - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer**: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI’s liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
NOTES:  
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Controlling dimension in inches.
D. Falls within JEDEC MO-48-AA. Reference for body dimensions only (excluding lead forming dimensions).
NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Controlling dimension: inch.
D. All lead dimensions apply before solder dip.
E. Fits within JEDEC MO-48-AA.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated