Unity-Gain Stable, Wideband Voltage Limiting Amplifier

FEATURES
- HIGH LINEARITY NEAR LIMITING
- FAST RECOVERY FROM OVERDRIVE: 1ns
- LIMITING VOLTAGE ACCURACY: ±10mV
- –3dB BANDWIDTH (G = +1): 450MHz
- GAIN BANDWIDTH PRODUCT: 250MHz
- SLEW RATE: 1100V/µs
- ±5V AND +5V SUPPLY OPERATION
- HIGH-GAIN VERSION AVAILABLE: OPA699

APPLICATIONS
- FAST LIMITING ANALOG-TO-DIGITAL CONVERTER (ADC) INPUT BUFFERS
- CCD PIXEL CLOCK STRIPPING
- VIDEO SYNC STRIPPING
- HF MIXERS
- IF LIMITING AMPLIFIERS
- AM SIGNAL GENERATION
- NONLINEAR ANALOG SIGNAL PROCESSING
- OPA688 UPGRADE

DESCRIPTION
The OPA698 is a wideband, unity-gain stable voltage-feedback op amp that offers bipolar output voltage limiting. Two buffered limiting voltages take control of the output when it attempts to drive beyond these limits. This new output limiting architecture holds the limiter offset error to ±10mV. The op amp operates linearly to within 20mV of the output limit voltages.

The combination of a narrow nonlinear range and the low limiting offset allows the limiting voltages to be set within 100mV of the desired linear output range. A fast 1ns recovery from limiting ensures that overdrive signals will be transparent to the signal channel. Implementing the limiting function at the output, as opposed to the input, gives the specified limiting accuracy for any gain, and allows the OPA698 to be used in all standard op amp applications.

Nonlinear analog signal processing will benefit from the ability of the OPA698 to sharply transition from linear operation to output limiting. The quick recovery time supports high-speed applications.

The OPA698 is available in an industry standard pinout SO-8 package. For higher gain, or transimpedance applications requiring output limiting with fast recovery, consider the OPA699.

![Single-Supply Limiting ADC Input Driver](image_url)
ABSOLUTE MAXIMUM RATINGS\(^{(1)}\)

<table>
<thead>
<tr>
<th>Specification</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>(\pm 6.5\text{V}_\text{DC})</td>
</tr>
<tr>
<td>Internal Power Dissipation</td>
<td>See Thermal Characteristics</td>
</tr>
<tr>
<td>Common-Mode Input Voltage</td>
<td>(\pm \text{V}_\text{S})</td>
</tr>
<tr>
<td>Differential Input Voltage</td>
<td>(\pm \text{V}_\text{S})</td>
</tr>
<tr>
<td>Limiter Voltage Range</td>
<td>(\pm (\text{V}_\text{S} - 0.7\text{V}))</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>ID: (-65^\circ\text{C} \text{ to } +125^\circ\text{C})</td>
</tr>
<tr>
<td>Lead Temperature (SO-8, soldering, 3s)</td>
<td>(+260^\circ\text{C})</td>
</tr>
<tr>
<td>ESD Resistance: HBM</td>
<td>2000V</td>
</tr>
<tr>
<td>ESD Resistance: MM</td>
<td>200V</td>
</tr>
<tr>
<td>ESD Resistance: CDM</td>
<td>1000V</td>
</tr>
</tbody>
</table>

NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability.

RELATED PRODUCTS

<table>
<thead>
<tr>
<th>Output Limiting</th>
<th>Singles</th>
<th>DUALS</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA699</td>
<td></td>
<td></td>
<td>High Gain BW, Non-unity Gain Stable</td>
</tr>
<tr>
<td>Voltage Feedback</td>
<td>OPA690</td>
<td>OPA2690</td>
<td>High Slew, Unity Gain Stable</td>
</tr>
</tbody>
</table>

PACKAGE/ORDERING INFORMATION\(^{(1)}\)

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE-LEAD</th>
<th>PACKAGE DESIGNATOR</th>
<th>SPECIFIED TEMPERATURE RANGE</th>
<th>PACKAGE MARKING</th>
<th>ORDERING NUMBER</th>
<th>TRANSPORT MEDIA, QUANTITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA698</td>
<td>&quot;</td>
<td>SO-8 Surface Mount</td>
<td>&quot;</td>
<td>D</td>
<td>OPA698ID</td>
<td>OPA698ID Rails, 100</td>
</tr>
<tr>
<td>&quot;</td>
<td>&quot;</td>
<td>&quot;</td>
<td>&quot;</td>
<td>&quot;</td>
<td>OPA698IDR</td>
<td>Tape and Reel, 2500</td>
</tr>
</tbody>
</table>

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum located at the end of this document, or see the TI website at www.ti.com.

PIN CONFIGURATION

Top View

```
Top View

NC 1 8 V_H
2 7 +V_S
3 6 Output
4 5 V_L

NC = Not Connected
```

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
**ELECTRICAL CHARACTERISTICS: \( V_S = \pm 5V \)**

**Boldface** limits are tested at +25°C.

G = +2, \( R_F = 402\Omega \), \( R_L = 500\Omega \), and \( V_{IN} = -V_L = 2V \) (see Figure 1 for AC performance only), unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>OPA698ID</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>AC PERFORMANCE (see Figure 1)</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Small-Signal Bandwidth</td>
<td>( V_O &lt; 0.2V_{PP} )</td>
<td>+25°C</td>
</tr>
<tr>
<td>( G = +1, R_F = 25\Omega )</td>
<td>450</td>
<td>MHz</td>
</tr>
<tr>
<td>( G = +2 )</td>
<td>215</td>
<td>150</td>
</tr>
<tr>
<td>( G = +1 )</td>
<td>215</td>
<td>MHz</td>
</tr>
<tr>
<td>Gain-Bandwidth Product (( G \geq +5 ))</td>
<td>( V_O &lt; 0.2V_{PP} )</td>
<td>250</td>
</tr>
<tr>
<td>Gain Peaking</td>
<td>( G = +1, R_F = 25\Omega, V_O &lt; 0.2V_{PP} )</td>
<td>5</td>
</tr>
<tr>
<td>0.1dB Gain Flatness Bandwidth</td>
<td>( V_O &lt; 0.2V_{PP} )</td>
<td>30</td>
</tr>
<tr>
<td>Large-Signal Bandwidth</td>
<td>( V_O = 4V_{PP}, V_{IN} = -V_L = 2.5V )</td>
<td>160</td>
</tr>
<tr>
<td>Step Response:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Slew Rate</td>
<td>4V Step, ( V_O = -V_L = 2.5V )</td>
<td>1100</td>
</tr>
<tr>
<td>Rise-and-Fall Time</td>
<td>0.2V Step</td>
<td>1.6</td>
</tr>
<tr>
<td>Settling Time: 0.05%</td>
<td>2V Step</td>
<td>8</td>
</tr>
<tr>
<td>Harmonic Distortion: 2nd</td>
<td>( f = 5MHz, V_O = 2V_{PP} )</td>
<td>–74</td>
</tr>
<tr>
<td>3rd</td>
<td>( f = 5MHz, V_O = 2V_{PP} )</td>
<td>–87</td>
</tr>
<tr>
<td>Differential Gain</td>
<td>NTSC, PAL, ( R_L = 500\Omega )</td>
<td>0.012</td>
</tr>
<tr>
<td>Differential Phase</td>
<td>NTSC, PAL, ( R_L = 500\Omega )</td>
<td>0.008</td>
</tr>
<tr>
<td>Input Noise:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage Noise Density</td>
<td>( f \geq 1MHz )</td>
<td>5.6</td>
</tr>
<tr>
<td>Current Noise Density</td>
<td>( f \geq 1MHz )</td>
<td>2.2</td>
</tr>
<tr>
<td><strong>DC PERFORMANCE (( V_{CM} = 0 ))</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Open-Loop Voltage Gain (( A_{OL} ))</td>
<td>( V_O = \pm 0.5V )</td>
<td>63</td>
</tr>
<tr>
<td>Input Offset Voltage</td>
<td>–2</td>
<td>±5</td>
</tr>
<tr>
<td>Average Drift</td>
<td>—</td>
<td>±15</td>
</tr>
<tr>
<td>Input Bias Current(5)</td>
<td>+3</td>
<td>±10</td>
</tr>
<tr>
<td>Average Drift</td>
<td>—</td>
<td>±15</td>
</tr>
<tr>
<td>Input Offset Current</td>
<td>±0.3</td>
<td>±2</td>
</tr>
<tr>
<td>Average Drift</td>
<td>—</td>
<td>±10</td>
</tr>
<tr>
<td><strong>INPUT</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common-Mode Rejection</td>
<td>Input Referred, ( V_{CM} = \pm 0.5V )</td>
<td>61</td>
</tr>
<tr>
<td>Common-Mode Input Range(5)</td>
<td></td>
<td>±3.3</td>
</tr>
<tr>
<td>Input Impedance</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>Differential-Mode</td>
<td>0.32</td>
<td></td>
</tr>
<tr>
<td>Common-Mode</td>
<td>3.5</td>
<td></td>
</tr>
<tr>
<td><strong>OUTPUT</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Voltage Range</td>
<td>( R_L \geq 500\Omega )</td>
<td>±4.0</td>
</tr>
<tr>
<td>Current Output, Sourcing</td>
<td>( V_O = 0 )</td>
<td>+120</td>
</tr>
<tr>
<td>Sinking</td>
<td>( V_O = 0 )</td>
<td>–120</td>
</tr>
<tr>
<td>Closed-Loop Output Impedance</td>
<td>( G = +1, R_F = 25\Omega, f = 100kHz )</td>
<td>0.01</td>
</tr>
<tr>
<td><strong>POWER SUPPLY</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating Voltage, Specified</td>
<td>—</td>
<td>±5</td>
</tr>
<tr>
<td>Maximum</td>
<td>—</td>
<td>±6</td>
</tr>
<tr>
<td>Quiescent Current, Maximum</td>
<td>( V_S = \pm 5V )</td>
<td>15.5</td>
</tr>
<tr>
<td>Minimum</td>
<td>( V_S = \pm 5V )</td>
<td>15.5</td>
</tr>
<tr>
<td>Power-Supply Rejection Ratio</td>
<td>( +V_S = 4.5V ) to 5.5V</td>
<td>–PSRR (Input Referred)</td>
</tr>
<tr>
<td><strong>OUTPUT VOLTAGE LIMITERS</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Voltage Limited Range</td>
<td>Pins 5 and 8</td>
<td>±3.8</td>
</tr>
<tr>
<td>Default Limit Voltage, Upper</td>
<td>Limiter Pins Open</td>
<td>+3.5</td>
</tr>
<tr>
<td>Lower</td>
<td>Limiter Pins Open</td>
<td>–3.5</td>
</tr>
<tr>
<td>Minimum Limiter Separation (( V_{IN} – V_L ))</td>
<td>400</td>
<td>400</td>
</tr>
<tr>
<td>Maximum Limit Voltage</td>
<td>—</td>
<td>±4.3</td>
</tr>
<tr>
<td>Limiter Input Bias Current Maximum(6)</td>
<td>( V_O = 0 )</td>
<td>50</td>
</tr>
<tr>
<td>Minimum</td>
<td>50</td>
<td>40</td>
</tr>
<tr>
<td>Average Drift</td>
<td>—</td>
<td>30</td>
</tr>
<tr>
<td>Limiter Input Impedance</td>
<td>3.4</td>
<td></td>
</tr>
<tr>
<td>Limiter Feedthrough(7)</td>
<td>( f = 5MHz )</td>
<td>–88</td>
</tr>
<tr>
<td>DC Performance in Limit Mode</td>
<td>( V_{IN} = \pm 2V )</td>
<td>—</td>
</tr>
<tr>
<td>Limiter Offset</td>
<td>( (V_O – V_{IN}) ) or ( (V_O – V_L) )</td>
<td>±10</td>
</tr>
<tr>
<td>Op Amp Input Bias Current Shift(4)</td>
<td>Linear to Limited Output</td>
<td>3</td>
</tr>
<tr>
<td>AC Performance in Limit Mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Limiter Small-Signal Bandwidth</td>
<td>( 2V_{DC} + 20mV_{PP} )</td>
<td>600</td>
</tr>
<tr>
<td>Limiter Slew Rate(8)</td>
<td>( 2x ) Overdrive, ( V_{IN} ) or ( V_L )</td>
<td>125</td>
</tr>
</tbody>
</table>
ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

**Boldface** limits are tested at $+25^\circ C$.

G = +2, $R_F = 402\Omega$, $R_L = 500\Omega$, and $V_{H} = -V_L = 2V$ (see Figure 1 for AC performance only), unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>OPAM698ID</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>OUTPUT VOLTAGE LIMITERS (Cont.)</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Limited Step Response</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overshoot</td>
<td>$V_{IN} = 0$ to $\pm 2V$ Step</td>
<td>2x Overdrive</td>
</tr>
<tr>
<td>Recovery Time</td>
<td>$V_{IN} = \pm 2V$ to 0V Step</td>
<td></td>
</tr>
<tr>
<td>Linearity Guardband</td>
<td>$f = 5MHz$, $V_O = 2V_{PP}$</td>
<td></td>
</tr>
</tbody>
</table>

| **THERMAL CHARACTERISTICS** | | |
| Temperature Range | Specification: I | -40 to +85 |
| Thermal Resistance | Junction-to-Ambient | 125 |

<table>
<thead>
<tr>
<th>OPAM698ID</th>
<th>TYP</th>
<th>MIN/MAX OVER TEMPERATURE</th>
<th>TEST LEVEL</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>+25$^\circ C$</td>
<td>+25$^\circ C$(1)</td>
<td>0$^\circ C$ to</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>+70$^\circ C$(2)</td>
</tr>
<tr>
<td>M Crosstalk</td>
<td>mV</td>
<td>typ</td>
<td>C</td>
</tr>
</tbody>
</table>

**NOTES:**

(1) Junction temperature = ambient for $+25^\circ C$ specifications.
(2) Junction temperature = ambient at low temperature limit; junction temperature = ambient $+23^\circ C$ at high temperature limit for over temperature specifications.
(3) Test levels: (A) 100% tested at $+25^\circ C$. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation.
(4) Typical value only for information.
(5) Current is considered positive out of node.
(6) $V_{H}$ bias current) is positive, and $V_{L}$ bias current) is negative, under these conditions. See Note 3, Figure 1, and Figure 8.
(7) Limit feedthrough is the ratio of the output magnitude to the sinewave added to $V_{H}$ (or $V_{L}$) when $V_{H} = 0$.
(8) $V_{H}$ slew rate conditions are: $V_{IN} = +2V$, $G = +2$, $V_{L} = -2V$, $V_{H} = step between 2V and 0V$. $V_{L}$ slew rate conditions are similar.
(9) Linearity Guardband is defined for an output sinusoid ($f = 5MHz$, $V_O = 0V_{PP} \pm 1V_{PP}$) centered between the limiter levels ($V_{H}$ and $V_{L}$). It is the difference between the limiter level and the peak output voltage where SFDR decreases by 3dB (see Figure 9).
### AC PERFORMANCE (see Figure 2)

- **Small-Signal Bandwidth**
  - $V_O < 0.2V_{PP}$
  - $G = +1, R_F = 25\Omega$
  - 375 MHz typ
  - $G = +2$
  - $R_F = 200\Omega$
  - 200 MHz typ

- **Gain-Bandwidth Product ($G \geq +5$)**
  - $V_O < 0.2V_{PP}$
  - $G = +1, R_F = 25\Omega, V_O < 0.2V_{PP}$
  - $G = +2$
  - 200 MHz min

- **Gain Peaking**
  - $G = +1, R_F = 25\Omega, V_O < 0.2V_{PP}$
  - 7 dB typ

- **0.1dB Gain Flatness**
  - $V_O < 0.2V_{PP}$
  - 5.7 nV/√Hz typ

- **Large-Signal Bandwidth**
  - $V_O = 2V_{PP}$
  - 230 MHz typ

- **Step Response**
  - Slew Rate
    - 2V Step: 820 nV/µs typ
  - Rise-and-Fall Time
    - 0.2V Step: 1.9 ns max
  - Settling Time
    - 0.05% 1V Step: 12 ns typ

- **Harmonic Distortion**
  - $V_O = 2V_{PP}$
  - 2nd: 69 dB min
  - 3rd: 73 dB min

- **Input Noise**
  - Voltage Noise Density
    - $f \geq 1MHz$: 5.7 nV/√Hz typ
  - Current Noise Density
    - $f \geq 1MHz$: 2.3 pA/√Hz typ

### DC PERFORMANCE

- **Open-Loop Voltage Gain ($A_{OL}$)**
  - $V_O = V_{CM}$
  - $V_O = \pm 0.5V$
  - $A_{OL} = 60 + 54 + 52 + 51$ dB min

- **Input Offset Voltage**
  - $V_O = V_{CM}$
  - $V_{CM} = 0.8V$
  - $V_{CM} = 0.7V$
  - $V_{CM} = 0.6V$

- **Common-Mode Rejection**
  - Input Referred, $V_{CM} = \pm 0.5V$
  - $V_{CM} = 58 + 54 + 53 + 52$ dB min

- **Input Impedance**
  - Differential-Mode: 0.32 || 1 MΩ typ
  - Common-Mode: 3.5 || 1 MΩ typ

- **Power Supply**
  - Operating Voltage, Specified
    - Single-Supply Operation
    - $V_{IN} = V_{CM} + 1.8V, V_L = V_{CM} – 1.8V$
  - Maximum
    - $V_{CM} = 1.4$ V min
  - Minimum
    - $V_{CM} = 0.7$ V min

- **Input Bias Current**
  - Maximum
    - $I_{BIAS} = 13.5$ mA min
  - Minimum
    - $I_{BIAS} = 13.4$ mA min

- **Power-Supply Rejection Ratio**
  - $V_S = 4.5V$ to 5.5V
  - $V_{SY} = 0$ dB typ

### POWER SUPPLY

- **Operating Voltage, Specified**
  - +5 V typ

- **Quiescent Current, Maximum**
  - $V_S = +5V, V_L = V_{CM} – 1.2V$
  - $V_{CM} = 15.3$ mA max

- **Minimum**
  - $V_S = +5V$
  - $V_{CM} = 13.2$ mA min

### OUTPUT

- **Output Voltage Range**
  - $R_L \geq 500\Omega$
  - $V_{OH} = V_{CM} + 1.8V, V_L = V_{CM} – 1.8V$

- **Current Output, Sourcing**
  - $V_O = 2.5V$
  - $V_O = 2.5V$

- **Sinking**
  - $V_O = 2.5V$
  - $V_O = 2.5V$

- **Closed-Loop Output Impedance**
  - $G = +1, R_F = 25\Omega, f < 100kHz$
  - $0.2 \Omega$ typ

### LIMITER PERFORMANCE

- **Maximum Limiter Voltage**
  - $V_{IN} = V_{CM} \pm 1.8V, V_L = V_{CM} – 1.2V$
  - $V_{CM} = 15.3$ mA max

- **Minimum Limiter Voltage**
  - $V_{IN} = V_{CM} \pm 1.8V, V_L = V_{CM} – 1.2V$
  - $V_{CM} = 13.2$ mA min

- **Limiter Input Bias Current Magnitude**
  - $V_O = 2.5V$
  - $V_{CM} = 1.8$ µA typ

- **Limiter Feedthrough**
  - $f = 5MHz$
  - $V_{IN} = V_{CM} \pm 1.2V$
  - $V_{CM} = 0.6$ µV typ

- **DC Performance in Limit Mode**
  - $V_{IN} = V_{CM} \pm 1.2V$
  - $V_{CM} = 0.6$ µV typ

### TABLE 1: ELECTRICAL CHARACTERISTICS: $V_S = +5V$

<table>
<thead>
<tr>
<th>PARAMETER CONDITIONS</th>
<th>OP698ID</th>
<th>TYP</th>
<th>MIN/ MAX OVER TEMPERATURE</th>
<th>TEST LEVEL</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{CM} = 2.5V$</td>
<td></td>
<td></td>
<td>+25°C</td>
<td>+25°C</td>
</tr>
<tr>
<td>$V_{CM} = 0.8V$</td>
<td></td>
<td></td>
<td>54</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = 0.7V$</td>
<td></td>
<td></td>
<td>54</td>
<td>58</td>
</tr>
<tr>
<td>$V_{CM} = 0.6V$</td>
<td></td>
<td></td>
<td>52</td>
<td>56</td>
</tr>
<tr>
<td>$V_{CM} = 1.4$</td>
<td></td>
<td></td>
<td>59</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = 1.3$</td>
<td></td>
<td></td>
<td>57</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = 1.2$</td>
<td></td>
<td></td>
<td>56</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = 1.1$</td>
<td></td>
<td></td>
<td>55</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = 1$</td>
<td></td>
<td></td>
<td>54</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = 0$</td>
<td></td>
<td></td>
<td>53</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = -1$</td>
<td></td>
<td></td>
<td>52</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = -2$</td>
<td></td>
<td></td>
<td>51</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = -3$</td>
<td></td>
<td></td>
<td>50</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = -4$</td>
<td></td>
<td></td>
<td>49</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = -5$</td>
<td></td>
<td></td>
<td>48</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = -6$</td>
<td></td>
<td></td>
<td>47</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = -7$</td>
<td></td>
<td></td>
<td>46</td>
<td>60</td>
</tr>
<tr>
<td>$V_{CM} = -8$</td>
<td></td>
<td></td>
<td>45</td>
<td>60</td>
</tr>
</tbody>
</table>

**Notes:**
- Boldface limits are tested at $+25^\circ C$.
- $G = +2, R_L = 500\Omega$ tied to $V_{CM} = 2.5V, R_F = 402\Omega, V_L = V_{CM} – 1.2V$, and $V_H = V_{CM} + 1.2V$ (see Figure 2 for AC performance only), unless otherwise noted.
**ELECTRICAL CHARACTERISTICS: \( V_S = +5V \) (Cont.)**

**Boldface** limits are tested at +25°C.

G = +2, \( R_L = 500\Omega \) tied to \( V_{CM} = 2.5V \), \( R_F = 402\Omega \), \( V_L = V_{CM} - 1.2V \), and \( V_H = V_{CM} + 1.2V \) (see Figure 2 for AC performance only), unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>( +25°C )</th>
<th>( +25°C^{(1)} )</th>
<th>( 0°C ) to ( +70°C^{(2)} )</th>
<th>( -40°C ) to ( +85°C^{(2)} )</th>
<th>UNITS</th>
<th>MIN/ MAX</th>
<th>TEST LEVEL^{(2)}</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>OUTPUT VOLTAGE LIMITERS (Cont.)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Limited Step Response</td>
<td>2x Overdrive ( V_{IN} = V_{CM} ) to ( V_{CM} \pm 1.2V ) Step</td>
<td>55</td>
<td>mV</td>
<td>typ</td>
<td>C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overshoot</td>
<td>( V_{IN} = V_{CM} \pm 1.2V ) to ( V_{CM} ) Step</td>
<td>3</td>
<td>ns</td>
<td>typ</td>
<td>C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Recovery Time</td>
<td>( f = 5MHz ), ( V_O = 2V_{PP} )</td>
<td>30</td>
<td>mV</td>
<td>typ</td>
<td>C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>THERMAL CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Temperature Range</td>
<td>Specification: ( f )</td>
<td>-40 to +85</td>
<td>°C</td>
<td>typ</td>
<td>C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Resistance</td>
<td>Junction-to-Ambient</td>
<td>125</td>
<td>---</td>
<td>---</td>
<td>°C/W</td>
<td>typ</td>
<td>C</td>
<td></td>
</tr>
</tbody>
</table>

**NOTES:**

2. Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature specifications.
3. Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
4. Current is considered positive out of node.
5. CMIR tested as < 3dB degradation from minimum CMRR at specified limits.
6. \( i_{IH} \) (\( V_H \) bias current) is negative, and \( i_{IL} \) (\( V_L \) bias current) is positive, under these conditions. See Note 3, Figures 2, and Figure 8.
7. Limiter feedthrough is the ratio of the output magnitude to the sinewave added to \( V_H \) (or \( V_L \)) when \( V_{IN} = 0 \).
8. \( V_H \) slew rate conditions are: \( V_{IN} = V_{CM} + 0.4V \), \( G = +2 \), \( V_L = V_{CM} - 1.2V \), \( V_H = \) step between \( V_{CM} + 1.2V \) and \( V_{CM} \); \( V_L \) slew rate conditions are similar.
9. Linearity Guardband is defined for an output sinusoid \( f = 5MHz \), \( V_O = V_{CM} \pm 1V_{PP} \) centered between the limiter levels \( V_H \) and \( V_L \). It is the difference between the limiter level and the peak output voltage where SFDR decreases by 3dB (see Figure 9).
TYPICAL CHARACTERISTICS: \( V_S = \pm 5V \)

\( T_A = +25^\circ C, G = +2, R_F = 402\Omega, \text{ and } R_L = 500\Omega, \text{ } V_H = -V_L = 2V, \text{ unless otherwise noted.} \)
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

$T_A = +25^\circ C$, $G = +2$, $R_F = 402\Omega$, and $R_L = 500\Omega$, $V_H = -V_L = 2V$, unless otherwise noted.

---

**SMALL-SIGNAL PULSE RESPONSE**

- $V_O = 0.2V_{PP}$
- $V_{OUT}$ vs. Time (5ns/div)

---

**LARGE-SIGNAL PULSE RESPONSE**

- $V_O = 4V_{PP}$
- $V_{OUT}$ vs. Time (5ns/div)

---

**$V_H$—LIMITED PULSE RESPONSE**

- $V_O = 0.2V_{PP}$
- $V_{OUT}$ vs. Time (5ns/div)

---

**$V_L$—LIMITED PULSE RESPONSE (20MHz)**

- $V_{IN} = 0 \rightarrow -2V$
- $G = +2$
- $V_O = 4V_{PP}$
- $V_{OUT}$ vs. Time (5ns/div)

---

**LIMITED OUTPUT RESPONSE**

- $V_{IN}$ and $V_{OUT}$ vs. Time (200ns/div)

---

**DETAIL OF LIMITED OUTPUT VOLTAGE**

- $V_O$ vs. Time (50ns/div)
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

$T_A = +25^\circ C$, $G = +2$, $R_F = 402\Omega$, and $R_L = 500\Omega$, $V_H = -V_L = 2V$, unless otherwise noted.

5MHz HARMONIC DISTORTION vs LOAD RESISTANCE

5MHz HARMONIC DISTORTION vs SUPPLY VOLTAGE

HARMONIC DISTORTION vs FREQUENCY

5MHz HARMONIC DISTORTION vs OUTPUT VOLTAGE

HARMONIC DISTORTION vs NONINVERTING GAIN

HARMONIC DISTORTION vs INVERTING GAIN
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

$V_O = 0V_{DC} \pm 1V_V$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0.5V_{PP}$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$

$V_H = \pm 2V$

$V_O = 0V_{PP}$

$G = +2V/V$

$R_F = 402\Omega$

$R_L = 500\Omega$
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

$T_A = +25^\circ C$, $G = +2$, $R_F = 402\Omega$, and $R_L = 500\Omega$, $V_H = -V_L = 2V$, unless otherwise noted.

**VOLTAGE RANGE vs TEMPERATURE**

<table>
<thead>
<tr>
<th>Ambient Temperature ($^\circ C$)</th>
<th>$V_H = -V_L = 4.3V$</th>
</tr>
</thead>
<tbody>
<tr>
<td>-50</td>
<td></td>
</tr>
<tr>
<td>-25</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>50</td>
<td></td>
</tr>
<tr>
<td>75</td>
<td></td>
</tr>
<tr>
<td>100</td>
<td></td>
</tr>
</tbody>
</table>

**LIMITED VOLTAGE RANGE vs TEMPERATURE**

<table>
<thead>
<tr>
<th>Ambient Temperature ($^\circ C$)</th>
<th>$V_H$ and $V_L$ left open</th>
</tr>
</thead>
<tbody>
<tr>
<td>-50</td>
<td></td>
</tr>
<tr>
<td>-25</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>50</td>
<td></td>
</tr>
<tr>
<td>75</td>
<td></td>
</tr>
<tr>
<td>100</td>
<td></td>
</tr>
</tbody>
</table>

**COMMON-MODE REJECTION RATIO AND POWER-SUPPLY REJECTION vs FREQUENCY**

<table>
<thead>
<tr>
<th>Frequency (Hz)</th>
<th>CMRR (dB)</th>
<th>PSRR (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>10k</td>
<td></td>
<td></td>
</tr>
<tr>
<td>100k</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10M</td>
<td></td>
<td></td>
</tr>
<tr>
<td>100M</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**SUPPLY AND OUTPUT CURRENTS vs TEMPERATURE**

- Supply Current (mA)
- Output Current, Sourcing (mA)
- Output Current, Sinking (mA)

**TYPICAL DC DRIFT OVER TEMPERATURE**

- Input Bias Current ($I_B$)
- Input Offset Current ($V_{OS}$)
- Input Offset Current ($I_{OS}$)
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (Cont.)

$T_A = +25^\circ C$, $G = +2$, $R_F = 402\Omega$, and $R_L = 500\Omega$, $V_H = -V_L = 2V$, unless otherwise noted.

**LIMITER FEEDTHROUGH**

<table>
<thead>
<tr>
<th>Frequency (MHz)</th>
<th>Feedthrough (dB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>-95</td>
</tr>
<tr>
<td>10</td>
<td>-70</td>
</tr>
<tr>
<td>100</td>
<td>-50</td>
</tr>
</tbody>
</table>

**CLOSED-LOOP OUTPUT IMPEDANCE**

<table>
<thead>
<tr>
<th>Frequency (Hz)</th>
<th>Output Impedance (Ω)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1M</td>
<td>0.01</td>
</tr>
<tr>
<td>10M</td>
<td>0.1</td>
</tr>
<tr>
<td>100M</td>
<td>1</td>
</tr>
<tr>
<td>1G</td>
<td>10</td>
</tr>
</tbody>
</table>

**±PSRR AND CMRR vs TEMPERATURE**

<table>
<thead>
<tr>
<th>Ambient Temperature (°C)</th>
<th>PSRR+</th>
<th>PSRR-</th>
<th>CMRR</th>
</tr>
</thead>
<tbody>
<tr>
<td>-50</td>
<td>90</td>
<td>55</td>
<td>60</td>
</tr>
<tr>
<td>-25</td>
<td>85</td>
<td>60</td>
<td>70</td>
</tr>
<tr>
<td>0</td>
<td>80</td>
<td>65</td>
<td>75</td>
</tr>
<tr>
<td>25</td>
<td>75</td>
<td>70</td>
<td>80</td>
</tr>
<tr>
<td>50</td>
<td>70</td>
<td>80</td>
<td>90</td>
</tr>
</tbody>
</table>

**OUTPUT VOLTAGE AND CURRENT LIMITATIONS**

- $V_H = -V_L = 4.3V$
- $V_{in} = 0.2V_{pp}$
- $R_F = 402\Omega$
- $R_L = 25\Omega$
- $R_L = 50\Omega$
- $R_L = 100\Omega$
- $1W$ Internal Power Limit

**OUTPUT VOLATGE AND CURRENT LIMITATIONS**

- $1W$ Internal Power Limit
TYPICAL CHARACTERISTICS: $V_S = +5V$

$T_A = +25^\circ C$, $G = +2$, $R_F = 402\, \Omega$, and $R_L = 500\, \Omega$ to $V_{CM} = +2.5V$, $V_L = V_{CM} - 1.2V$, $V_H = V_{CM} + 1.2V$, unless otherwise noted.
TYPICAL CHARACTERISTICS: $V_S = +5V$

$T_A = +25^\circ C$, $G = +2$, $R_F = 402\, \Omega$, and $R_L = 500\, \Omega$ to $V_{CM} = +2.5\, V$, $V_L = V_{CM} - 1.2\, V$, $V_H = V_{CM} + 1.2\, V$, unless otherwise noted.
TYPICAL APPLICATIONS

WIDEBAND VOLTAGE LIMITING OPERATION

The OPA698 is a voltage feedback amplifier that combines features of a wideband, high slew rate amplifier with output voltage limiters. Its output can swing up to 1V from each rail and can deliver up to 120mA. These capabilities make it an ideal interface to drive ADC while adding overdrive protection for the ADC inputs.

Figure 1 shows the DC-coupled, gain of +2, dual power-supply circuit configuration used as the basis of the ±5V Electrical Characteristics and Typical Characteristics. For test purposes, the input impedance is set to 50Ω with a resistor to ground and the output impedance is set to 500Ω. Voltage swings reported in the specifications are taken directly at the input and output pins. For the circuit of Figure 1, the total output load will be 500Ω || 804Ω = 308Ω. The limiter voltages are set to ±2V through a voltage divider network between the +Vs and ground for VH, and between −Vs and ground for VL. These limiter voltages are adequately bypassed with a 0.1µF ceramic capacitor to ground. The limiter voltages (VH and VL) and the respective bias currents (IVH and IVL) have the polarities shown. One additional component is included in Figure 1. An additional resistor (174Ω) is included in series with the noninverting input. Combined with the 25Ω DC source resistance looking back towards the signal generator, this gives an input bias current-canceling resistance that matches the 200Ω source resistance seen at the inverting input (see the DC accuracy and offset control section). The power-supply bypass for each supply consists of two capacitors: one electrolytic 2.2µF and one ceramic 0.1µF. The power-supply bypass capacitors are shown explicitly in Figures 1 and 2, but will be assumed in the other figures. An additional 0.01µF power-supply decoupling capacitor (not shown here) can be included between the two power-supply pins. In practical PCB board layouts, this optional-added capacitor will typically improve the 2nd harmonic distortion performance by 3dB to 6dB.

SINGLE-SUPPLY, NONINVERTING AMPLIFIER

Figure 2 shows an AC-coupled, noninverting gain amplifier for single +5V supply operation. This circuit was used for AC characterization of the OPA698, with a 50Ω source (which it matches) and a 500Ω load. The mid-point reference on the noninverting input is set by two 806Ω resistors. This gives an input bias current-canceling resistance that matches the 402Ω DC source resistance seen at the inverting input (see the DC accuracy and offset control section). The power-supply bypass for the supply consists of two capacitors: one electrolytic 2.2µF and one ceramic 0.1µF. The power-supply bypass capacitors are shown explicitly in Figures 1 and 2, but will be assumed in the other figures. The limiter voltages (VH and VL) and the respective bias currents (IVH and IVL) have the polarities shown. These limiter voltages are adequately bypassed with a 0.1µF ceramic capacitor to ground. Notice that the single-supply circuit can use three resistors to set VH and VL, where the dual-supply circuit usually uses four to reference the limit voltages to ground. While this circuit shows +5V operation, the same circuit may be used for single supplies up to +12V.
WIDEBAND INVERTING OPERATION

Operating the OPA698 as an inverting amplifier has several benefits and is particularly useful when a matched 50Ω source and input impedance are required. Figure 3 shows the inverting gain of –2 circuit used as the basis of the inverting mode typical characteristics.

As the required $R_G$ resistor approaches 50Ω at higher gains, the bandwidth for the circuit in Figure 3 will far exceed the bandwidth at that same gain magnitude for the noninverting circuit of Figure 1. This occurs due to the lower noise gain for the circuit of Figure 3 when the 50Ω source impedance is included in the analysis. For instance, at a signal gain of –8 ($R_G = 50\Omega$, $R_M = \text{open}$, $R_F = 402\Omega$) the noise gain for the circuit of Figure 3 will be $1 + 402\Omega/(50\Omega + 50\Omega) = 5$ due to the addition of the 50Ω source in the noise gain equation. This approach gives considerably higher bandwidth than the noninverting gain of +8. Using the 250MHz gain bandwidth product for the OPA698, an inverting gain of –8 from a 50Ω source to a 50Ω $R_G$ will give 52MHz bandwidth, whereas the noninverting gain of +8 will give 28MHz, as shown in Figure 4.

FIGURE 3. Inverting $G = –2$ Specifications and Test Circuit.

In the inverting case, only the feedback resistor appears as part of the total output load in parallel with the actual load. For a 500Ω load used in the typical characteristics, this gives a total load of 222Ω in this inverting configuration. The gain resistor is set to get the desired gain (in this case, 200Ω for a gain of –2) while an additional input resistor ($R_M$) can be used to set the total input impedance equal to the source, if desired. In this case, $R_M = 66.5\Omega$ in parallel with the 200Ω gain setting resistor gives a matched input impedance of 50Ω. This matching is only needed when the input needs to be matched to a source impedance, as in the characterization testing done using the circuit of Figure 3.

For bias current-cancellation matching, the noninverting input requires a 147Ω resistor to ground. The calculation for this resistor includes a DC-coupled 50Ω source impedance along with $R_G$ and $R_M$. Although this resistor will provide cancellation for the bias current, it must be well-decoupled (0.1μF in Figure 3) to filter the noise contribution of the resistor and the input current noise.

LIMITED OUTPUT, ADC INPUT DRIVER

Figure 5 shows a simple ADC driver that operates on a single supply, and gives excellent distortion performance. The limit voltages track the input range of the converter, completely protecting against input overdrive. Note that the limiting voltages have been set 100mV above/below the corresponding reference voltage from the converter.


FIGURE 5. Single Supply, Limiting ADC Input Driver.
LIMITED OUTPUT, DIFFERENTIAL ADC INPUT DRIVER

Figure 6 shows a differential ADC driver that takes advantage of the OPA698 limiters to protect the input of the ADC. Two OPA698s are used. The first one is an inverting configuration at a gain of –2. The second one is in a noninverting configuration at a gain of +2. Each amplifier is swinging 2V_{pp} providing a 4V_{pp} differential signal to drive the input of the ADC. Limiters have been set 100mV away from the magnitude of each amplifier’s maximum signal to provide input protection for the ADC while maintaining an acceptable distortion level.

PRECISION HALF WAVE RECTIFIER

Figure 7 shows a half wave rectifier with outstanding precision and speed. V_H (pin 8) will default to a voltage between 3.1V and 3.8V if left open, while the negative limit is set to ground.


The gain for the circuit in Figure 5 is set at +2. Figure 8 shows a 100MHz sinewave amplifier, with a gain of +2 and rectified.

FIGURE 7. Precision Half Wave Rectifier.

FIGURE 8. 100MHz Sinewave Rectified.

HIGH-SPEED FULL WAVE RECTIFIER

There are two methods shown here to build a high-speed full wave rectifier with a limiting amplifier: use the half-wave rectifier described previously with another amplifier to obtain the full wave rectified, or use the input to set the limiting voltage.

If the negative excursion of the rectified signal is not desired, it can easily be removed by replacing the OPA693 with the OPA698 configured as a difference amplifier with $V_L$ connected to ground and $V_H$ left floating.

**SOFT-CLIPPING (Compression) CIRCUIT**

Figure 13 shows a soft-clipping circuit. As soon as the input voltage exceeds either $V_{CH}$ or $V_{CL}$, the limiting voltages are driven by the following equations:

$$V_H = V_{H} = \frac{R_2 \times V_{CH} + R_1 \times V_{IN}}{R_1 + R_2}$$  \hspace{1cm} (1)

$$V_L = V_{L} = \frac{R_4 \times V_{CL} + R_3 \times V_{IN}}{R_3 + R_4}$$  \hspace{1cm} (2)

As the amplifier is operating in the limiting mode, the output voltage is compressed with a gain of $R_1 + R_2 / R_1$ for the positive excursion above $V_{CH}$, and by a gain of $R_3 + R_4 / R_3$ for the negative excursion below $V_{CL}$. Figure 14 shows a 5VPP on the input being compressed above $\pm1V$ with a compression gain of one-third.

In order to reach higher frequencies, a second method is recommended.

**High Speed Full Wave rectifier #2**

The circuit shown in Figure 11 combines a half-wave rectifier driving the OPA693 in an inverting configuration, while the input signal drives the noninverting input of the fixed gain amplifier OPA693, resulting in a full wave rectifier function. Results are shown in Figure 12.
VERY HIGH-SPEED SCHMITT TRIGGER

Figure 15 shows a very high-speed Schmitt Trigger. The output levels are precisely defined, and the switching time is exceptional. The output voltage swings between $V_{HL}$ and $V_{L}$. The circuit operates as follow. When the input voltage is less than $V_{HL}$ then the output is limiting at $V_{H}$. When the input is greater than $V_{HH}$ then the output is limiting at $V_{L}$, with $V_{HL}$ and $V_{HH}$ defined as the following:

$$V_{HL,HH} = \frac{R_1 || R_2 || R_3}{R_1} \times V_{REF} + \frac{R_1 || R_2 || R_3}{R_2} \times V_{OUT}$$

Due to the inverting function realized by the Schmitt Trigger, $V_{HL}$ corresponds to $V_{OUT} = V_{H}$, and $V_{HH}$ corresponds to $V_{OUT} = V_{L}$.

Figure 16 shows the Schmitt Trigger operating with $V_{REF} = +5V$. This gives us $V_{HH} = 2.4V$ and $V_{HL} = 1.6V$. The propagation delay for the OPA698 in a Schmitt Trigger configuration is 6ns from high-to-low, and 5ns from low-to-high.

UNITY-GAIN BUFFER

Figure 17 shows a unity-gain voltage buffer using the OPA698. The feedback resistor ($R_F$) isolates the output from the input capacitance at the inverting input. $R_F = 24.9\Omega$ is recommended for unity-gain buffer applications. $R_C$ is an optional compensation resistor that reduces the peaking typically seen at $G = +1$. Choosing $R_C = R_S + R_F$ gives a unity-gain buffer with approximately the $G = +2$ frequency response. The frequency response for this circuit is shown in the electrical characteristics curves.
DC RESTORER

Figure 18 shows a DC restore circuit using the OPA698 and OPA660. The buffer element of the OPA660 is used to buffer the input signal while the transconductance element is used to restore the DC level after the decoupling capacitor C1. The DC level is set using R1 and R2. The OPA698 is configured at a gain of 2 to compensate for the 75Ω series into a 75Ω load. The OPA698 also limits the output to ground.

VIDEO SYNC STRIPPER

Figure 19 shows a sync stripper using two OPA698 output-limiting op amps. One OPA698 is configured as a limiting inverting comparator. Referred to the input, the negative excursions lower than –0.2V are clipped to ground, and all excursions greater than –0.2V generate an output voltage set by the default limiting value (~-3.5V). The second OPA698 is using this waveform to effectively remove the sync pulse from the video signal.

FIGURE 19. Sync Stripper Circuit.

OPERATING SUGGESTIONS

THEORY OF OPERATION

The OPA698 is a voltage-feedback op amp that is unity-gain stable. The output voltage is limited to a range set by the voltage on the limiter pins (5 and 8). When the input tries to overdrive the output, the limiters take control of the output buffer. This action from the limiters avoids saturating any part of the signal path, giving quick overdrive recovery and excellent limiter accuracy at any signal gain. The limiters have a very sharp transition from the linear region of operation to output limiting. This transition allows the limiter voltages to be set very near (< 100mV) the desired signal range. The distortion performance is also very good near the limiter voltages.
OUTPUT LIMITERS

The output voltage is linearly dependent on the input(s) when it is between the limiter voltages $V_H$ (pin 8) and $V_L$ (pin 5). When the output tries to exceed $V_H$ or $V_L$, the corresponding limiter buffer takes control of the output voltage and holds it at $V_H$ or $V_L$. Because the limiters act on the output, their accuracy does not change with gain. The transition from the linear region of operation to output limiting is very sharp—the desired output signal can safely come to within 30mV of $V_H$ or $V_L$ with no onset of non-linearity. The limiter voltages can be set to within 0.7V of the supplies ($V_L \geq -V_S + 0.7V$, $V_H \leq +V_S - 0.7V$). They must also be at least 400mV apart ($V_H - V_L \geq 0.4V$). When pins 5 and 8 are left open, $V_H$ and $V_L$ go to the default voltage limit; the minimum values are given in the electrical specifications. Looking at Figure 20 for the zero bias current case shows the expected range of ($V_S - \text{default limit voltages}$) = headroom.

![Figure 20. Limiter Bias Current vs Bias Voltage.](image)

When the limiter voltages are more than 2.1V from the supplies ($V_L \geq -V_S + 2.1V$ or $V_H \leq +V_S - 2.1V$), you can use simple resistor dividers to set $V_H$ and $V_L$ (see Figure 1). Make sure to include the limiter input bias currents (Figure 8) in the calculations (that is, $I_{VL} = -50\mu A$ out of pin 5, and $I_{VH} = +50\mu A$ out of pin 8). For good limiter voltage accuracy, run at least 1mA quiescent bias current through these resistors. When the limiter voltages need to be within 2.1V of the supplies ($V_L \leq -V_S + 2.1V$ or $V_H \geq +V_S - 2.1V$), consider using low impedance buffers to set $V_H$ and $V_L$ to minimize errors due to bias current uncertainty. This condition will typically be the case for single-supply operation ($V_S = +5V$). Figure 2 runs 2.5mA through the resistive divider that sets $V_H$ and $V_L$. This limits errors due to $I_{VH}$ and $I_{VL}$ to <1% of the target limit voltages. The limiters’ DC accuracy depends on attention to detail. The two dominant DC error sources can be improved as follows:

- Power supplies, when used to drive resistive dividers that set $V_H$ and $V_L$, can contribute large errors (for example, ±5%). Using a more accurate source, and bypassing pins 5 and 8 with good capacitors, will improve limiter PSRR.
- The resistor tolerances in the resistive divider can also dominate. Use 1% resistors.

Other error sources also contribute, but should have little impact on the limiters’ DC accuracy:

- Reduce offsets caused by the Limiter Input Bias Currents. Select the resistors in the resistive divider(s) as described above.
- Consider the signal path DC errors as contributing to uncertainty in the useable output swing.
- The limiter offset voltage only slightly degrades limiter accuracy. Figure 21 shows how the limiters affect distortion performance. Virtually no degradation in linearity is observed for output voltage swinging right up to the limiter voltages.

![Figure 21. Harmonic Distortion Near Limit Voltages.](image)

OUTPUT DRIVE

The OPA698 has been optimized to drive 500Ω loads, such as ADCs. It still performs very well driving 100Ω loads; the specifications are shown for the 500Ω load. This makes the OPA698 an ideal choice for a wide range of high-frequency applications.

Many high-speed applications, such as driving ADCs, require op amps with low output impedance. As shown in the typical performance curve Output Impedance vs Frequency, the OPA698 maintains very low closed-loop output impedance over frequency. Closed-loop output impedance increases with frequency, since loop gain decreases with frequency.
THERMAL CONSIDERATIONS

The OPA698 will not require heat sinking under most operating conditions. Maximum desired junction temperature will set a maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed 150°C.

The total internal power dissipation ($P_D$) is the sum of quiescent power ($P_{DQ}$) and the additional power dissipated in the output stage ($P_{DL}$) while delivering load power. $P_{DQ}$ is simply the specified no-load supply current times the total supply voltage across the part. $P_{DL}$ depends on the required output signals and loads. For a grounded resistive load, and equal bipolar supplies, it is at maximum when the output is at 1/2 either supply voltage. In this condition, $P_{DL} = V_S^2/(4R_L)$ where $R_L$ includes the feedback network loading. Note that it is the power in the output stage, and not in the load, that determines internal power dissipation.

The operating junction temperature is: $T_J = T_A + P_D \times \theta_J$, where $T_A$ is the ambient temperature. For example, the maximum $T_J$ for a OPA698ID with $G = +2$, $R_F = 402 \Omega$, $R_L = 100 \Omega$, and $\pm V_S = \pm 5V$ at the maximum $T_A = +85°C$ is calculated as:

- $P_{DQ} = (10V \times 15.5mA) = 155mW$
- $P_{DL} = \left(\frac{5V}{4 \times (100\Omega || 804\Omega)}\right)^2 = 70mW$
- $P_D = 155mW + 70mW = 225mW$
- $T_J = 85°C + 225mW \times 125°C/W = 113°C$

This would be the maximum $T_J$ from $V_O = \pm 2.5V_{DC}$. Most applications will be at a lower output stage power and have a lower $T_J$.

CAPACITIVE LOADS

Capacitive loads, such as the input to ADCs, will decrease the amplifier phase margin, which may cause high-frequency peaking or oscillations. Capacitive loads $\geq 2pF$ should be isolated by connecting a small resistor in series with the output, as shown in Figure 22. Increasing the gain from +2 will improve the capacitive drive capabilities due to increased phase margin.

In general, capacitive loads should be minimized for optimum high-frequency performance. The capacitance of coax cable (29pF/ft for RG-58) will not load the amplifier when the coaxial cable, or transmission line, is terminated in its characteristic impedance.

FREQUENCY RESPONSE COMPENSATION

The OPA698 is internally compensated to be unity-gain stable, and has a nominal phase margin of 60° at a gain of +2. Phase margin and peaking improve at higher gains. Recall that an inverting gain of $-1$ is equivalent to a gain of +2 for bandwidth purposes (that is, noise gain = 2). Standard external compensation techniques work with this device. For example, in the inverting configuration, the bandwidth may be limited without modifying the inverting gain by placing a series RC network to ground on the inverting node. This has the effect of increasing the noise gain at high frequencies, which limits the bandwidth.

To maintain a wide bandwidth at high gains, cascade several op amps, or use the high-gain optimized OPA699.

In applications where a large feedback resistor is required, such as photodiode transimpedance amplifier, the parasitic capacitance from the inverting input to ground causes peaking or oscillations. To compensate for this effect, connect a small capacitor in parallel with the feedback resistor. The bandwidth will be limited by the pole that the feedback resistor and this capacitor create. In other high-gain applications, use a three-resistor Tee network to reduce the RC time constants set by the parasitic capacitances. Be careful not to increase the noise generated by this feedback network too much.

PULSE SETTLING TIME

The OPA698 is capable of an extremely fast settling time in response to a pulse input. Frequency response flatness and phase linearity are needed to obtain the best settling times. For capacitive loads, such as an ADC, use the recommended $R_S$ in the typical performance curve $R_S$ vs Capacitive Load. Extremely fine-scale settling (0.01%) requires close attention to ground return current in the supply decoupling capacitors.

The pulse settling characteristics, when recovering from overdrive, are very good.

DISTORTION

The OPA698 distortion performance is specified for a 500Ω load, such as an ADC. Driving loads with smaller resistance will increase the distortion, as illustrated in Figure 23. Remember to include the feedback network in the load resistance calculations.
NOISE PERFORMANCE

High slew rate, unity-gain stable, voltage feedback op amps usually achieve their slew rate at the expense of a higher input noise voltage. The 5.6nV/√Hz input voltage noise for the OPA698, however, is much lower than comparable amplifiers. The input-referred voltage noise, and the two input-referred current noise terms, combine to give low output noise under a wide variety of operating conditions. Figure 24 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/√Hz or pA/√Hz.

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 3 shows the general form for the output noise voltage using the terms shown in Figure 25.

\[
E_O = \sqrt{\left(E_{NI}^2 + \left(I_{BN}R_S\right)^2 + 4kTR_S\right)NG^2 + \left(I_{BR}R_F\right)^2 + 4kTR_FNG}
\]

Dividing this expression by the noise gain (NG = (1+R_F/R_G)) will give the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 4.

\[
E_N = \sqrt{E_{NI}^2 + \left(I_{BN}R_S\right)^2 + 4kTR_S + \left(I_{BR}R_F/NG\right)^2 + 4kTR_F/NG}
\]

Evaluating these two equations for the OPA698 circuit and component values (see Figure 1) will give a total output spot noise voltage of 11.9nV/√Hz and a total equivalent input spot noise voltage of 6nV/√Hz. This total input-referred spot noise voltage is only slightly higher than the 5.6nV/√Hz specification for the op amp voltage noise alone. This will be the case as long as the impedances appearing at each op amp input are limited to a maximum value of 300Ω. Keeping both (R_F || R_G) and the noninverting input source impedance less than 300Ω will satisfy both noise and frequency response flatness considerations. Since the resistor-induced noise is relatively negligible, additional capacitive decoupling across the bias current cancellation resistor (R_T) for the inverting op amp configuration of Figure 3 is not required, but is still desirable.

DC ACCURACY AND OFFSET CONTROL

The balanced input stage of a wideband voltage feedback op amp allows good output DC accuracy in a large variety of applications. The power-supply current trim for the OPA698 gives even tighter control than comparable products. Although the high-speed input stage does require relatively high input bias current (typically ±8µA at each input terminal), the close matching between them may be used to reduce the output DC error caused by this current. The total output offset voltage may be considerably reduced by matching the DC source resistances appearing at the two inputs. This reduces the output DC error due to the input bias currents to the offset current times the feedback resistor. Evaluating the configuration of Figure 1, using worst-case +25°C input offset voltage and current specifications, gives a worst-case output offset voltage equal to: (NG = noninverting signal gain)

\[
\pm(NG \cdot V_{OS (MAX)}) \pm (R_F \cdot I_{OS (MAX)})
\]

\[
= \pm(2 \cdot 5mV) \pm (402Ω \cdot 1.4µA)
\]

\[
= \pm10.6mV
\]
A fine-scale output offset null, or DC operating point adjustment, is often required. Numerous techniques are available for introducing DC offset control into an op amp circuit. Most of these techniques eventually reduce to adding a DC current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input may be considered. However, the DC offset voltage on the summing junction will set up a DC current back into the source which must be considered. Applying an offset adjustment to the inverting op amp input can change the noise gain and frequency response flatness. For a DC-coupled inverting amplifier, Figure 25 shows one example of an offset adjustment technique that has minimal impact on the signal frequency response. In this case, the DC offsetting current is brought into the inverting input node through resistor values that are much larger than the signal path resistors. This will insure that the adjustment circuit has minimal effect on the loop gain as well as the frequency response.

**BOARD LAYOUT GUIDELINES**

Achieving optimum performance with the high-frequency OPA698 requires careful attention to layout design and component selection. Recommended PCB layout techniques and component selection criteria are:

a) **Minimize parasitic capacitance to any AC ground** for all of the signal I/O pins. Open a window in the ground and power planes around the signal I/O pins, and leave the ground and power planes unbroken elsewhere.

b) **Provide a high quality power supply.** Use linear regulators, ground plane and power planes to provide power. Place high frequency 0.1µF decoupling capacitors < 0.2” away from each power-supply pin. Use wide, short traces to connect to these capacitors to the ground and power planes. Also use larger (2.2µF to 6.8µF) high-frequency decoupling capacitors to bypass lower frequencies. They may be somewhat further from the device, and be shared among several adjacent devices.

c) **Place external components close to the OPA698.** This minimizes inductance, ground loops, transmission line effects and propagation delay problems. Be extra careful with the feedback (R_f), input and output resistors.

d) **Use high-frequency components** to minimize parasitic elements. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter layout. Metal film or carbon composition axially-ledged resistors can also provide good performance when their leads are as short as possible. Never use wirewound resistors for high-frequency applications. Remember that most potentiometers have large parasitic capacitances and inductances. Multilayer ceramic chip capacitors work best and take up little space. Monolithic ceramic capacitors also work very well. Use R_f type capacitors with low ESR and ESL. The large power pin bypass capacitors (2.2µF to 6.8µF) should be tantalum for better high frequency and pulse performance.

e) **Choose low resistor values** to minimize the time constant set by the resistor and its parasitic parallel capacitance. Good metal film or surface mount resistors have approximately 0.2pF parasitic parallel capacitance. For resistors > 1.5kΩ, this adds a pole and/or zero below 500MHz. Make sure that the output loading is not too heavy. The recommended 402Ω feedback resistor is a good starting point in most designs.

f) **Use short direct traces to other wideband devices** on the board. Short traces act as a lumped capacitive load. Wide traces (50 to 100 mils) should be used. Estimate the total capacitive load at the output, and use the series isolation resistor recommended in the typical performance curve, R_S vs Capacitive Load. Parasitic loads < 2pF may not need the isolation resistor.
When long traces are necessary, use transmission line design techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50Ω transmission line is not required on board—a higher characteristic impedance will help reduce output loading. Use a matching series resistor at the output of the op amp to drive a transmission line, and a matched load resistor at the other end to make the line appear as a resistor. If the 6dB of attenuation that the matched load produces is not acceptable, and the line is not too long, use the series resistor at the source only. This will isolate the source from the reactive load presented by the line, but the frequency response will be degraded. Multiple destination devices are best handled as separate transmission lines, each with its own series source and shunt load terminations. Any parasitic impedances acting on the terminating resistors will alter the transmission line match, and can cause unwanted signal reflections and reactive loading.

Do not use sockets for high-speed parts like the OPA698. The additional lead length and pin-to-pin capacitance introduced by the socket creates an extremely troublesome parasitic network. Best results are obtained by soldering the part onto the board.

POWER SUPPLIES

The OPA698 is nominally specified for operation using either ±5V supplies or a single +5V supply. The maximum specified total supply voltage of 12V allows reasonable tolerances on the supplies. Higher supply voltages can break down internal junctions, possibly leading to catastrophic failure. Single-supply operation is possible as long as common mode voltage constraints are observed. The common-mode input and output voltage specifications can be interpreted as a required headroom to the supply voltage. Observing this input and output headroom requirement will allow design of non-standard or single-supply operation circuits. Figure 2 shows one approach to single-supply operation.

INPUT AND ESD PROTECTION

ESD damage has been known to damage MOSFET devices, but any semiconductor device is vulnerable to ESD damage. This is particularly true for very high-speed, fine geometry processes. ESD damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this may cause a noticeable degradation of offset voltage and drift. Therefore, ESD handling precautions are required when handling the OPA698.

FIGURE 26. Internal ESD Protection.
## Revision History

<table>
<thead>
<tr>
<th>DATE</th>
<th>REVISION</th>
<th>PAGE</th>
<th>SECTION</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>12/08</td>
<td>D</td>
<td>2</td>
<td>Absolute Maximum Ratings</td>
<td>Changed minimum Storage Temperature Range from -40°C to -65°C.</td>
</tr>
<tr>
<td>3/06</td>
<td>C</td>
<td>20</td>
<td>Design-In Tools</td>
<td>Board part number changed.</td>
</tr>
</tbody>
</table>

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA698ID</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 698</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA698IDG4</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 698</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA698IDR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 698</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA698IDRG4</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 698</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBsolete**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.**: The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead/Ball Finish**: Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer**: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and...
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF OPA698:

- Military: OPA698M

NOTE: Qualified Version Definitions:

- Military - QML certified for Military and Defense Applications
TAPE AND REEL INFORMATION

**REEL DIMENSIONS**

**TAPE DIMENSIONS**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA698IDR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*
# TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA698IDR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.

3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.

4. This dimension does not include interlead flash.

5. Reference JEDEC registration MS-012, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated