Wideband, Low Distortion, Unity-Gain Stable, Voltage-Feedback OPERATIONAL AMPLIFIER

Check for Samples: OPA842

FEATURES
- UNITY-GAIN BANDWIDTH: 400MHz
- GAIN-BANDWIDTH PRODUCT: 200MHz
- LOW INPUT VOLTAGE NOISE: 2.6nV/√Hz
- VERY LOW DISTORTION: –93dBc (5MHz)
- HIGH OPEN-LOOP GAIN: 110dB
- FAST 12-BIT SETTLING: 22ns (0.01%)
- LOW DC VOLTAGE OFFSET: 300μV Typical
- PROFESSIONAL LEVEL DIFF GAIN/PHASE ERROR: 0.003%/0.008°

APPLICATIONS
- ADC/DAC BUFFER DRIVER
- LOW DISTORTION IF AMPLIFIER
- ACTIVE FILTER CONFIGURATION
- LOW-NOISE DIFFERENTIAL RECEIVER
- HIGH-RESOLUTION IMAGING
- TEST INSTRUMENTATION
- PROFESSIONAL AUDIO
- OPA642 UPGRADE

DESCRIPTION
The OPA842 provides a level of speed and dynamic range previously unattainable in a monolithic op amp. Using unity-gain stable, voltage-feedback architecture with two internal gain stages, the OPA842 achieves exceptionally low harmonic distortion over a wide frequency range. The classic differential input provides all the familiar benefits of precision op amps, such as bias current cancellation and very low inverting current noise compared with wideband current differential gain/phase performance, low-voltage noise, and high output current drive make the OPA842 ideal for most high dynamic range applications.

Unity-gain stability makes the OPA842 particularly suitable for low-gain differential amplifiers, transimpedance amplifiers, gain of +2 video line drivers, wideband integrators, and low-distortion analog-to-digital converter (ADC) buffers. Where higher gain or even lower harmonic distortion is required, consider the OPA843—a higher-gain bandwidth and lower-noise version of the OPA842.

OPA842 RELATED PRODUCTS

<table>
<thead>
<tr>
<th>SINGLES</th>
<th>INPUT NOISE VOLTAGE (nV/√Hz)</th>
<th>GAIN-BANDWIDTH PRODUCT (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA843</td>
<td>2.0</td>
<td>800</td>
</tr>
<tr>
<td>OPA846</td>
<td>1.1</td>
<td>2500</td>
</tr>
<tr>
<td>OPA847</td>
<td>0.8</td>
<td>3700</td>
</tr>
</tbody>
</table>

AC-Coupled to 14-Bit ADS850 Interface

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ORDERING INFORMATION

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE-LEAD</th>
<th>PACKAGE DESIGNATOR</th>
<th>SPECIFIED TEMPERATURE RANGE</th>
<th>PACKAGE MARKING</th>
<th>ORDERING NUMBER</th>
<th>TRANSPORT MEDIA, QUANTITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA842</td>
<td>SO-8</td>
<td>D</td>
<td>-40°C to +85°C</td>
<td>OPA842</td>
<td>OPA842ID</td>
<td>Rails, 100</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>OPA842IDR</td>
<td>Tape and Reel, 2500</td>
</tr>
<tr>
<td>OPA842</td>
<td>SOT23-5</td>
<td>DBV</td>
<td>-40°C to +85°C</td>
<td>OPA842</td>
<td>OPA842IDBVT</td>
<td>Tape and Reel, 250</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>OPA842IDBVR</td>
<td>Tape and Reel, 3000</td>
</tr>
</tbody>
</table>

(1) For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet, or see device product folder at [www.ti.com](http://www.ti.com).

### ABSOLUTE MAXIMUM RATINGS

Over operating free-air temperature range, unless otherwise noted.

<table>
<thead>
<tr>
<th></th>
<th>OPA842</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supply</td>
<td>±6.5 V</td>
<td>DC</td>
</tr>
<tr>
<td>Internal Power Dissipation</td>
<td>See Thermal Analysis</td>
<td></td>
</tr>
<tr>
<td>Differential Input Voltage</td>
<td>±1.2 V</td>
<td></td>
</tr>
<tr>
<td>Input Voltage Range</td>
<td>±V_s</td>
<td>V</td>
</tr>
<tr>
<td>Storage Temperature Range (T_{stg}): D, DBV</td>
<td>-65 to +125 °C</td>
<td></td>
</tr>
<tr>
<td>Junction Temperature (T_j)</td>
<td>+175 °C</td>
<td></td>
</tr>
<tr>
<td>Human Body Model (HBM)</td>
<td>2000 V</td>
<td></td>
</tr>
<tr>
<td>Charge Device Model (CDM)</td>
<td>1500 V</td>
<td></td>
</tr>
<tr>
<td>Machine Model (MM)</td>
<td>200 V</td>
<td></td>
</tr>
</tbody>
</table>

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

---

**D PACKAGE SO-8 (TOP VIEW)**

- NC = No connection.

**DRB PACKAGE SOT23-5 (TOP VIEW)**

**OAQI**

Pin Orientation/Package Marking
### ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$

**Boldface** limits are tested at $+25°C$. At $T_A = +25°C$, $V_S = \pm 5V$, $R_F = 402\,\Omega$, $R_L = 100\,\Omega$, and $G = +2$, unless otherwise noted. See Figure 37 for ac performance.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>OP4242ID, IDBV</th>
<th>MIN/MAX OVER TEMPERATURE</th>
<th>TEST LEVELS(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>TYP</td>
<td>+25°C</td>
<td>+25°C(2)</td>
<td>0°C to +70°C(3)</td>
</tr>
<tr>
<td>AC Performance (see Figure 37)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Closed-Loop Bandwidth ($V_O = 100mV_{PP}$)</td>
<td>$G = +1, R_F = 25,\Omega$</td>
<td>350</td>
<td>MHz</td>
<td>typ</td>
</tr>
<tr>
<td></td>
<td>$G = +2$</td>
<td>150</td>
<td>105</td>
<td>101</td>
</tr>
<tr>
<td></td>
<td>$G = +5$</td>
<td>45</td>
<td>30</td>
<td>29</td>
</tr>
<tr>
<td></td>
<td>$G = +10$</td>
<td>21</td>
<td>15</td>
<td>14</td>
</tr>
<tr>
<td>Gain-Bandwidth Product</td>
<td>$G = +2, R_L = 100,\Omega, V_O = 100mV_{PP}$</td>
<td>105</td>
<td>MHz</td>
<td>typ</td>
</tr>
<tr>
<td>Bandwidth for 0.1dB Gain Flatness</td>
<td>$G = +1, R_L = 100,\Omega, R_F = 25,\Omega$</td>
<td>56</td>
<td>MHz</td>
<td>typ</td>
</tr>
<tr>
<td>Harmonic Distortion</td>
<td>$G = +2, f = 5MHz, V_O = 100mV_{PP}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>second-Harmonic</td>
<td>$R_L = 100,\Omega$</td>
<td>$-80$</td>
<td>$-78$</td>
<td>$-77$</td>
</tr>
<tr>
<td></td>
<td>$R_L = 500,\Omega$</td>
<td>$-94$</td>
<td>$-92$</td>
<td>$-91$</td>
</tr>
<tr>
<td>third-Harmonic</td>
<td>$R_L = 100,\Omega$</td>
<td>$-97$</td>
<td>$-96$</td>
<td>$-95$</td>
</tr>
<tr>
<td></td>
<td>$R_L = 500,\Omega$</td>
<td>$-93$</td>
<td>$-91$</td>
<td>$-90$</td>
</tr>
<tr>
<td>Two-Tone, Third-Order Intercept</td>
<td>$G = +2, f = 10MHz$</td>
<td>44</td>
<td>dBM</td>
<td>typ</td>
</tr>
<tr>
<td>Input Voltage Noise</td>
<td>$f &gt; 1MHz$</td>
<td>2.6</td>
<td>2.8</td>
<td>3.0</td>
</tr>
<tr>
<td>Input Current Noise</td>
<td>$f &gt; 1MHz$</td>
<td>2.7</td>
<td>2.8</td>
<td>2.9</td>
</tr>
<tr>
<td>Rise and Fall Time</td>
<td>0.2V Step</td>
<td>2.3</td>
<td>3.3</td>
<td>3.4</td>
</tr>
<tr>
<td>Slew Rate</td>
<td>2V Step</td>
<td>400</td>
<td>300</td>
<td>250</td>
</tr>
<tr>
<td>Settling Time to 0.01%</td>
<td>2V Step</td>
<td>22</td>
<td>ns</td>
<td>typ</td>
</tr>
<tr>
<td>Settling Time to 0.1%</td>
<td>2V Step</td>
<td>15</td>
<td>19.6</td>
<td>20.3</td>
</tr>
<tr>
<td>Settling Time to 1.0%</td>
<td>2V Step</td>
<td>9</td>
<td>10.2</td>
<td>11.3</td>
</tr>
<tr>
<td>Differential Gain</td>
<td>$G = +2, NTSC, R_L = 150,\Omega$</td>
<td>0.003</td>
<td>%</td>
<td>typ</td>
</tr>
<tr>
<td>Differential Phase</td>
<td>$G = +2, NTSC, R_L = 150,\Omega$</td>
<td>0.008</td>
<td>degrees</td>
<td>typ</td>
</tr>
</tbody>
</table>

### DC PERFORMANCE(6)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>OP4242ID, IDBV</th>
<th>MIN/MAX OVER TEMPERATURE</th>
<th>TEST LEVELS(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Open-Loop Voltage Gain ($A_{OL}$)</td>
<td>$V_O = 0V$</td>
<td>110</td>
<td>100</td>
<td>96</td>
</tr>
<tr>
<td>Input Offset Voltage</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm0.30$</td>
<td>$\pm1.2$</td>
<td>$\pm1.4$</td>
</tr>
<tr>
<td>Average Offset Voltage Drift</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm4$</td>
<td>$\pm4$ µV/°C</td>
<td>max</td>
</tr>
<tr>
<td>Input Bias Current</td>
<td>$V_{CM} = 0V$</td>
<td>$-20$</td>
<td>$-35$</td>
<td>$-36$</td>
</tr>
<tr>
<td>Input Bias Current Drift</td>
<td>$V_{CM} = 0V$</td>
<td>25</td>
<td>25</td>
<td>na/°C</td>
</tr>
<tr>
<td>Input Offset Current</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm0.35$</td>
<td>$\pm1.0$</td>
<td>$\pm1.15$</td>
</tr>
<tr>
<td>Input Offset Current Drift</td>
<td>$V_{CM} = 0V$</td>
<td>$\pm2$</td>
<td>$\pm2$ na/°C</td>
<td>max</td>
</tr>
</tbody>
</table>

### INPUT

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>OP4242ID, IDBV</th>
<th>MIN/MAX OVER TEMPERATURE</th>
<th>TEST LEVELS(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Common-Mode Input Range(5) (CMIR)</td>
<td></td>
<td>$\pm3.2$</td>
<td>$\pm3.0$</td>
<td>$\pm2.9$</td>
</tr>
<tr>
<td>Common-Mode Rejection Ratio (CMRR)</td>
<td>$V_{CM} = \pm1V$, Input-Referenced</td>
<td>95</td>
<td>85</td>
<td>84</td>
</tr>
<tr>
<td>Input Impedance</td>
<td>Differential Mode</td>
<td>$V_{CM} = 0V$</td>
<td>14</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Common-Mode</td>
<td>$V_{CM} = 0V$</td>
<td>3.1</td>
<td></td>
</tr>
</tbody>
</table>

(1) Test levels: (A) 100% tested at $+25°C$. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

(2) Junction temperature = ambient temperature for $+25°C$ specifications.

(3) Junction temperature = ambient at low temperature limits; junction temperature = ambient $+23°C$ at high temperature limit for over-temperature min/max specifications.

(4) Current is considered positive out-of-node. $V_{CM}$ is the input common-mode voltage.

(5) Tested < 3dB below minimum specified CMRR at $\pm$CMIR limits.

---

Copyright © 2002–2010, Texas Instruments Incorporated

Product Folder Link(s): OPA842
### ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

**Boldface** limits are tested at $+25^\circ C$. At $T_A = +25^\circ C$, $V_S = \pm 5V$, $R_F = 402\Omega$, $R_L = 100\Omega$, and $G = +2$, unless otherwise noted. See [Figure 37](#) for ac performance.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>OPA842ID, IDBV</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Voltage Swing</td>
<td>$R_L &gt; 1k\Omega$, Positive Output</td>
<td>$3.2 \pm 2.9 \pm 2.8 \text{ V min A}$</td>
</tr>
<tr>
<td></td>
<td>$R_L &gt; 1k\Omega$, Negative Output</td>
<td>$-3.7 -3.4 -3.3 \text{ V min A}$</td>
</tr>
<tr>
<td></td>
<td>$R_L = 100\Omega$, Positive Output</td>
<td>$3.0 2.7 2.6 \text{ V min A}$</td>
</tr>
<tr>
<td></td>
<td>$R_L = 100\Omega$, Negative Output</td>
<td>$-3.5 -3.2 -3.1 \text{ V min A}$</td>
</tr>
<tr>
<td>Current Output, Sourcing</td>
<td>$V_O = 0V$</td>
<td>$\pm 100 \pm 85 \pm 80 \text{ mA min A}$</td>
</tr>
<tr>
<td>Closed-Loop Output Impedance</td>
<td>$G = +2, f = 1kHz$</td>
<td>$0.00038 \Omega \text{ typ C}$</td>
</tr>
</tbody>
</table>

### POWER SUPPLY

| Specified Operating Voltage   | $\pm 5$                                   | $\text{ V typ C}$                     |
| Maximum Operating Voltage     | $\pm 3.5$                                 | $\text{ V min A}$                     |
| Minimum Operating Voltage     | $V_S = \pm 5V$                            | $20.2 22.2 22.5 \text{ mA max A}$     |
| Maximum Quiescent Current     | $V_S$                                     | $20.2 19.6 18.3 \text{ mA min A}$     |
| Minimum Quiescent Current     | $|V_{in}| = 4.5V to 5.5V, Input-Referred (+PSRR, −PSRR)$ | $100 90 88 85 \text{ dB min A}$       |

### THERMAL CHARACTERISTICS

| Specified Operating Range: D, DBV | $\pm 40$ to $+85^\circ C$ | $^\circ C \text{ typ C}$ |
| Thermal Resistance, $\theta_{JA}$ | —                           | —                        |
| D SO-8                           | 125                         | $^\circ C/W \text{ typ C}$ |
| DBV SOT23                        | 150                         | $^\circ C/W \text{ typ C}$ |

---

Copyright © 2002–2010, Texas Instruments Incorporated

Product Folder Link(s): **OPA842**
TYPICAL CHARACTERISTICS: \( V_S = \pm 5V \)

At \( T_A = +25^\circ C \), \( G = +2 \), \( R_F = 402\Omega \), and \( R_L = 100\Omega \), unless otherwise noted.

NONINVERTING SMALL-SIGNAL FREQUENCY RESPONSE

\[ V_O = 0.1V_{PP} \]
\[ G = +1 \]
\[ R_F = 25\Omega \]

See Figure 37

INVERTING SMALL-SIGNAL FREQUENCY RESPONSE

\[ V_O = 0.1V_{PP} \]
\[ G = -1 \]
\[ G = -2 \]

See Figure 38

NONINVERTING LARGE-SIGNAL FREQUENCY RESPONSE

\[ V_O = 2V_{PP} \]
\[ V_O = 5V_{PP} \]

See Figure 37

INVERTING LARGE-SIGNAL FREQUENCY RESPONSE

\[ R_L = 100\Omega \]
\[ G = -2V/V \]

See Figure 38

NONINVERTING PULSE RESPONSE

\[ G = +2 \]

See Figure 37

INVERTING PULSE RESPONSE

\[ G = -2 \]

See Figure 38

Copyright © 2002–2010, Texas Instruments Incorporated

Product Folder Link(s): OPA842
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

At $T_A = +25^\circ C$, $G = +2$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise noted.

**5MHz HARMONIC DISTORTION vs LOAD RESISTANCE**

- $V_O = 2V_{PP}$
- 2nd Harmonic
- 3rd Harmonic
- See Figure 37

![5MHz HARMONIC DISTORTION vs LOAD RESISTANCE](image)

**1MHz HARMONIC DISTORTION vs LOAD RESISTANCE**

- $V_O = 2V_{PP}$
- 2nd Harmonic
- 3rd Harmonic
- See Figure 37

![1MHz HARMONIC DISTORTION vs LOAD RESISTANCE](image)

**HARMONIC DISTORTION vs FREQUENCY**

- $V_O = 2V_{PP}$
- $R_L = 200\Omega$
- $G = +2$
- 2nd Harmonic
- 3rd Harmonic
- See Figure 37

![HARMONIC DISTORTION vs FREQUENCY](image)

**HARMONIC DISTORTION vs OUTPUT VOLTAGE**

- $R_L = 200\Omega$
- $f = 5MHz$
- 2nd Harmonic
- 3rd Harmonic
- See Figure 37

![HARMONIC DISTORTION vs OUTPUT VOLTAGE](image)

**HARMONIC DISTORTION vs NONINVERTING GAIN**

- $V_O = 2V_{PP}$
- $R_L = 200\Omega$
- $f = 5MHz$
- 2nd Harmonic
- 3rd Harmonic
- See Figure 37

![HARMONIC DISTORTION vs NONINVERTING GAIN](image)

**HARMONIC DISTORTION vs INVERTING GAIN**

- $V_O = 2V_{PP}$
- $R_L = 200\Omega$
- $f = 5MHz$
- $R_F = 402\Omega$
- 2nd Harmonic
- 3rd Harmonic
- See Figure 38

![HARMONIC DISTORTION vs INVERTING GAIN](image)
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

At $T_A = +25^\circ C$, $G = +2$, $R_F = 402\, \Omega$, and $R_L = 100\, \Omega$, unless otherwise noted.
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

At $T_A = +25^\circ C$, $G = +2$, $R_E = 402\, \Omega$, and $R_L = 100\, \Omega$, unless otherwise noted.

**COMMON-MODE REJECTION RATIO AND POWER-SUPPLY REJECTION RATIO vs FREQUENCY**

**OPEN–LOOP GAIN AND PHASE**

**OUTPUT VOLTAGE AND CURRENT LIMITATIONS**

**CLOSED-LOOP OUTPUT IMPEDANCE vs FREQUENCY**

**NONINVERTING OVERDRIVE RECOVERY**

**INVERTING OVERDRIVE RECOVERY**
TYPICAL CHARACTERISTICS: \( V_S = \pm 5V \) (continued)

At \( T_A = +25^\circ C, G = +2, R_F = 402\Omega, \) and \( R_L = 100\Omega, \) unless otherwise noted.

**SETTLING TIME**

![Settling Time Graph](image)

**VIDEO DIFFERENTIAL GAIN/DIFFERENTIAL PHASE**

![Video Differential Gain/Differential Phase Graph](image)

**TYPICAL DC DRIFT OVER TEMPERATURE**

![Typical DC Drift Over Temperature Graph](image)

**SUPPLY AND OUTPUT CURRENT vs TEMPERATURE**

![Supply and Output Current vs Temperature Graph](image)

**COMMON-MODE INPUT RANGE AND OUTPUT SWING vs SUPPLY VOLTAGE**

![Common-Mode Input Range and Output Swing Graph](image)

**COMMON-MODE AND DIFFERENTIAL INPUT IMPEDANCE**

![Common-Mode and Differential Input Impedance Graph](image)
TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

At $T_A = +25^\circ C$, $G = +2$, $R_F = 402\Omega$, and $R_L = 100\Omega$, unless otherwise noted.

**DIFFERENTIAL PERFORMANCE TEST CIRCUIT**

**DIFFERENTIAL LARGE-SIGNAL FREQUENCY RESPONSE**

**DIFFERENTIAL DISTORTION vs LOAD RESISTANCE**

**DIFFERENTIAL DISTORTION vs FREQUENCY**

**DIFFERENTIAL DISTORTION vs OUTPUT VOLTAGE**
WIDEBAND CURRENT FEEDBACK OPERATION

The OPA842 combination of speed and dynamic range is easily achieved in a wide variety of application circuits, providing that simple principles of good design practice are observed. For example, good power-supply decoupling, as shown in Figure 37, is essential to achieve the lowest possible harmonic distortion and smooth frequency response.

Proper printed circuit board (PCB) layout and careful component selection will maximize the performance of the OPA842 in all applications, as discussed in the following sections of this data sheet.

Figure 37 shows the gain of +2 configuration used as the basis for most of the Typical Characteristics. Most of the curves were characterized using signal sources with 50Ω driving impedance and with measurement equipment presenting 50Ω load impedance. In Figure 37, the 50Ω shunt resistor at the V1 terminal matches the source impedance of the test generator while the 50Ω series resistor at the VO terminal provides a matching resistor for the measurement equipment load. Generally, data sheet specifications refer to the voltage swing at the output pin (VO in Figure 37). The 100Ω load, combined with the 804Ω total feedback network load, presents the OPA842 with an effective load of approximately 90Ω in Figure 38.

In the inverting case, just the feedback resistor appears as part of the total output load in parallel with the actual load. For the 100Ω load used in the Typical Characteristics, this gives a total load of 80Ω in this inverting configuration. The gain resistor is set to get the desired gain (in this case, 200Ω for a gain of –2) while an additional input matching resistor (RM) can be used to set the total input impedance equal to the source if desired. In this case, RM = 66.5Ω in parallel with the 200Ω gain setting resistor gives a matched input impedance of 50Ω. This matching is only needed when the input needs to be matched to a source impedance, as in the characterization testing done using the circuit of Figure 38. The OPA842 offers extremely good dc accuracy as well as low noise and distortion. To take full advantage of that dc precision, the total dc impedance looking out of each of the input nodes must be matched to get bias current cancellation. For the circuit of Figure 38, this requires the 147Ω resistor shown to ground on the noninverting input. The calculation for this resistor includes a dc-coupled 50Ω source impedance along with a 0.1μF and 2.2μF capacitor to ground.

WIDEBAND INVERTING OPERATION

Operating the OPA842 as an inverting amplifier has several benefits and is particularly useful when a matched 50Ω source and input impedance is required. Figure 38 shows the inverting gain of –2 circuit used as the basis of the inverting mode Typical Characteristics.

Figure 38. Inverting G = –2 Specifications and Test Circuit

![Figure 37. Gain of +2, High-Frequency Application and Characterization Circuit](image)

Copyright © 2002–2010, Texas Instruments Incorporated

Product Folder Link(s): OPA842
with \( R_G \) and \( R_M \). Although this resistor will provide cancellation for the bias current, it must be well-decoupled (0.1\( \mu F \) in Figure 38) to filter the noise contribution of the resistor and the input current noise.

As the required \( R_G \) resistor approaches 50\( \Omega \) at higher gains, the bandwidth for the circuit in Figure 38 will far exceed the bandwidth at that same gain magnitude for the noninverting circuit of Figure 37. This occurs due to the lower noise gain for the circuit of Figure 38 when the 50\( \Omega \) source impedance is included in the analysis. For instance, at a signal gain of \(-8\) (\( R_G = 50\Omega, R_M = \text{open}, R_F = 402\Omega \)) the noise gain for the circuit of Figure 38 will be \( 1 + 402\Omega/(50\Omega + 50\Omega) = 5 \) due to the addition of the 50\( \Omega \) source in the noise gain equation. This gives considerable higher bandwidth than the noninverting gain of +8. Using the 200MHz gain bandwidth product for the OPA842, an inverting gain of \(-8 \) from a 50\( \Omega \) source to a 50\( \Omega \) \( R_G \) will give approximately 40MHz bandwidth, whereas the noninverting gain of +8 will give 25MHz.

**BUFFERING HIGH-PERFORMANCE ADCs**

To achieve full performance from a high dynamic range ADC, considerable care must be exercised in the design of the input amplifier interface circuit. The example circuit on the front page shows a typical ac-coupled interface to a very high dynamic range converter. This ac-coupled example allows the OPA842 to be operated using a signal range that swings symmetrically around ground (0V). The 2\( V_{PP} \) swing is then level-shifted through the blocking capacitor to a midscale reference level, which is created by a well-decoupled resistive divider off the converter internal reference voltages. To have a negligible effect on the rated spurious-free dynamic range (SFDR) of the converter, the amplifier SFDR should be at least 10dB greater than the converter. The OPA842 has no effect on the rated distortion of the ADS850, given its 82dB SFDR at 2\( V_{PP} \), 5MHz. The greater than 92dB SFDR for the OPA842 in this configuration will not degrade the converter.

Successful application of the OPA842 for ADC driving requires careful selection of the series resistor at the amplifier output, along with the additional shunt capacitor at the ADC input. To some extent, selection of this RC network will be determined empirically for each model of the converter. Many high-performance CMOS ADCs, like the ADS850, perform better with the shunt capacitor at the input pin. This capacitor provides low source impedance for the transient currents produced by the sampling process. Improved SFDR is often obtained by adding this external capacitor, whose value is often recommended in this converter data sheet. The external capacitor, in combination with the built-in capacitance of the ADC input, presents a significant capacitive load to the OPA842. Without a series isolation resistor, an undesirable peaking or loss of stability in the amplifier may result.

Since the dc bias current of the CMOS ADC input is negligible, the resistor has no effect on overall gain or offset accuracy. Refer to the Typical Characteristic graph, \( R_S \) vs Capacitive Load (Figure 15) to obtain a good starting value for the series resistor. This will ensure flat frequency response to the ADC input. Increasing the external capacitor value will allow the series resistor to be reduced. Intentionally bandlimiting using this RC network can also be used to limit noise at the converter input.

**VIDEO LINE DRIVING**

Most video distribution systems are designed with 75\( \Omega \) series resistors to drive a matched 75\( \Omega \) cable. In order to deliver a net gain of 1 to the 75\( \Omega \) matched load, the amplifier is typically set up for a voltage gain of +2, compensating for the 6dB attenuation of the voltage divider formed by the series and shunt 75\( \Omega \) resistors at either end of the cable.

The circuit of Figure 37 applies to this requirement if all references to 50\( \Omega \) resistors are replaced by 75\( \Omega \) values. Often, the amplifier gain is further increased to 2.2, which recovers the additional dc loss of a typical long cable run. This change would require the gain resistor (\( R_G \)) in Figure 37 to be reduced from 402\( \Omega \) to 335\( \Omega \). In either case, both the gain flatness and the differential gain/phase performance of the OPA842 will provide exceptional results in video distribution applications. Differential gain and phase measure the change in overall small-signal gain and phase for the color sub-carrier frequency (3.58MHz in NTSC systems) versus changes in the large-signal output level (which represents luminance information in a composite video signal). The OPA842, with the typical 150\( \Omega \) load of a single matched video cable, shows less than 0.01%/0.01° differential gain/phase errors over the standard luminance range for a positive video (negative sync) signal. Similar performance would be observed for negative video signals.
SINGLE OP AMP DIFFERENTIAL AMPLIFIER

The voltage-feedback architecture of the OPA842, with its high Common-Mode Rejection Ratio (CMRR), will provide exceptional performance in differential amplifier configurations. Figure 39 shows a typical configuration. The starting point for this design is the selection of the R_F value in the range of 200Ω to 2kΩ. Lower values reduce the required R_G, increasing the load on the V_2 source and on the OPA842 output. Higher values increase output noise and exacerbate the effects of parasitic board and device capacitances. Following the selection of R_F, R_G must be set to achieve the desired inverting gain for V_2. Remember that the bandwidth will be set approximately by the Gain Bandwidth Product (GBP) divided by the noise gain (1 + R_F/R_G). For accurate differential operation (that is, good CMRR), the ratio R_2/R_1 must be set equal to R_F/R_G.

![Figure 39. High-Speed, Single Differential Amplifier](image)

Usually, it is best to set the absolute values of R_2 and R_1 equal to R_F and R_G, respectively; this equalizes the divider resistances and cancels the effect of input bias currents. However, it is sometimes useful to scale the values of R_2 and R_1 in order to adjust the loading on the driving source V_1. In most cases, the achievable low-frequency CMRR will be limited by the accuracy of the resistor values. The 85dB CMRR of the OPA842 itself will not determine the overall circuit CMRR unless the resistor ratios are matched to better than 0.003%. If it is necessary to trim the CMRR, then R_2 is the suggested adjustment point.

THREE OP AMP DIFFERENCING (Instrumentation Topology)

The primary drawback of the single op amp differential amplifier is its relatively low input impedance. Where high impedance is required at the differential input, a standard instrumentation amplifier (INA) topology may be built using the OPA842 as the differencing stage. Figure 40 shows an example of this, in which the two input amplifiers are packaged together as a dual voltage-feedback op amp, the OPA2822. This approach saves board space, cost, and power compared to using two additional OPA842 devices, and still achieves very good noise and distortion performance due to the moderate loading on the input amplifiers.

![Figure 40. Wideband Three-Op Amp Differencing Amplifier](image)

In this circuit, the common-mode gain to the output is always 1, due to the four matched 500Ω resistors, whereas the differential gain is set by (1 + 2R_F/R_G), which is equal to 2 using the values in Figure 40. The differential to single-ended conversion is still performed by the OPA842 output stage. The high-impedance inputs allow the V_1 and V_2 sources to be terminated or impedance matched as required. If the V_1 and V_2 inputs are already truly differential, such as the output from a signal transformer, then a single matching termination resistor may be used between them. Remember, however, that a defined dc signal path must always exist for the V_1 and V_2 inputs; for the transformer case, a center-tapped secondary connected to ground would provide an optimum dc operating point.
DAC TRANSIMPEDEANCE AMPLIFIER

High-frequency digital-to-analog converters (DACs) require a low-distortion output amplifier to retain the SFDR performance into real-world loads. A single-ended output drive implementation is shown in Figure 41. In this circuit, only one side of the complementary output drive signal is used. The diagram shows the signal output current connected into the virtual ground-summing junction of the OPA842, which is set up as a transimpedance stage or I-V converter. The unused current output of the DAC is connected to ground. If the DAC requires its outputs terminated to a compliance voltage other than ground for operation, then the appropriate voltage level may be applied to the noninverting input of the OPA842.

![Figure 41. Wideband, Low-Distortion DAC Transimpedance Amplifier](image)

The dc gain for this circuit is equal to $R_F$. At high frequencies, the DAC output capacitance will produce a zero in the noise gain for the OPA842 that may cause peaking in the closed-loop frequency response. $C_F$ is added across $R_F$ to compensate for this noise-gain peaking. To achieve a flat transimpedance frequency response, this pole in the feedback network should be set to:

$$
\frac{1}{2\pi R_F C_F} = \sqrt[2]{\frac{GBP}{4\pi R_F C_D}}
$$

(1)

which will give a corner frequency ($f_{-3dB}$) of approximately:

$$
f_{-3dB} = \sqrt{\frac{GBP}{2\pi R_F C_D}}
$$

(2)

ACTIVE FILTERS

Most active filter topologies will have exceptional performance using the broad bandwidth and unity-gain stability of the OPA842. Topologies employing capacitive feedback require a unity-gain stable, voltage-feedback op amp. Sallen-Key filters simply use the op amp as a noninverting gain stage inside an RC network. Either current- or voltage-feedback op amps may be used in Sallen-Key implementations.

See Figure 42 for an example Sallen-Key low-pass filter, in which the OPA842 is set up to deliver a low-frequency gain of +2. The filter component values have been selected to achieve a maximally flat Butterworth response with a 5MHz, –3dB bandwidth. The resistor values have been slightly adjusted to compensate for the effects of the 150MHz bandwidth provided by the OPA842 in this configuration. This filter may be combined with the ADC driver suggestions to provide moderate (two-pole) Nyquist filtering, limiting noise, and out-of-band harmonics into the input of an ADC. This filter will deliver the exceptionally low harmonic distortion required by high SFDR ADCs such as the ADS850 (14-bit, 10MSPS, 82dB SFDR).

![Figure 42. 5MHz Butterworth Low-Pass Active Filter](image)
DESIGN-IN TOOLS

DEMONSTRATION FIXTURES

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA842 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 1.

Table 1. Demonstration Fixtures by Package

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE</th>
<th>ORDERING NUMBER</th>
<th>LITERATURE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA842ID</td>
<td>SO-8</td>
<td>DEM-OPA-SO-1A</td>
<td>SB0U009</td>
</tr>
<tr>
<td>OPA842IDBV</td>
<td>SOT23-5</td>
<td>DEM-OPA-SOT-1A</td>
<td>SB0U010</td>
</tr>
</tbody>
</table>

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA842 product folder.

MACROMODELS AND APPLICATIONS SUPPORT

Computer simulation of circuit performance using SPICE is often a quick way to analyze the performance of the OPA842 and its circuit designs. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can play a major role on circuit performance. A SPICE model for the OPA842 is available through the TI web page (www.ti.com). The applications group is also available for design assistance. These models predict typical small-signal ac, transient steps, dc performance, and noise under a wide variety of operating conditions. The models include the noise terms found in the Electrical Characteristics of the data sheet. These models do not attempt to distinguish between the package types in the small-signal ac performance.

OPERATING SUGGESTIONS

OPTIMIZING RESISTOR VALUES

Since the OPA842 is a unity-gain stable, voltage-feedback op amp, a wide range of resistor values may be used for the feedback and gain setting resistors. The primary limits on these values are set by dynamic range (noise and distortion) and parasitic capacitance considerations. For a noninverting unity-gain follower application, the feedback connection should be made with a 25Ω resistor—not a direct short. This will isolate the inverting input capacitance from the output pin and improve the frequency response flatness. Usually, the feedback resistor value should be between 200Ω and 1kΩ. Below 200Ω, the feedback network will present additional output loading which can degrade the harmonic distortion performance of the OPA842. Above 1kΩ, the typical parasitic capacitance (approximately 0.2pF) across the feedback resistor may cause unintentional band limiting in the amplifier response.

A good rule of thumb is to target the parallel combination of \( R_F \) and \( R_G \) (see Figure 37) to be less than about 200Ω. The combined impedance \( R_F \parallel R_G \) interacts with the inverting input capacitance, placing an additional pole in the feedback network, and thus a zero in the forward response. Assuming a 2pF total parasitic on the inverting node, holding \( R_F \parallel R_G < 200Ω \) will keep this pole above 400MHz. By itself, this constraint implies that the feedback resistor \( R_F \) can increase to several kΩ at high gains. This is acceptable as long as the pole formed by \( R_F \) and any parasitic capacitance appearing in parallel is kept out of the frequency range of interest.

In the inverting configuration, an additional design consideration must be noted. \( R_G \) becomes the input resistor and therefore the load impedance to the driving source. If impedance matching is desired, \( R_G \) may be set equal to the required termination value. However, at low inverting gains, the resultant feedback resistor value can present a significant load to the amplifier output. For example, an inverting gain of 2 with a 50Ω input matching resistor (equal to \( R_G \)) would require a 100Ω feedback resistor, which would contribute to output loading in parallel with the external load. In such a case, it would be preferable to increase both the \( R_F \) and \( R_G \) values, and then achieve the input matching impedance with a third resistor to ground (see Figure 38). The total input impedance becomes the parallel combination of \( R_G \) and the additional shunt resistor.

BANDWIDTH vs GAIN

Voltage-feedback op amps exhibit decreasing closed-loop bandwidth as the signal gain is increased. In theory, this relationship is described by the GBP shown in the specifications. Ideally, dividing GBP by the noninverting signal gain (also called the Noise Gain, or NG) will predict the closed-loop bandwidth. In practice, this only holds true when the phase margin approaches 90 degrees, as it does in high-gain configurations. At low signal gains, most amplifiers will exhibit a more complex response with lower phase margin. The OPA842 is optimized to give a maximally flat second-order Butterworth response in a gain of 2. In this configuration, the OPA842 has approximately 60 degrees of phase margin and will show a typical –3dB bandwidth of 150MHz. When the phase margin is 60 degrees, the closed-loop bandwidth is approximately \( \sqrt{2} \) greater.
than the value predicted by dividing GBP by the noise gain. Increasing the gain will cause the phase margin to approach 90 degrees and the bandwidth to more closely approach the predicted value of (GBP/NG). At a gain of +10, the 21MHz bandwidth shown in the Electrical Characteristics agrees with that predicted using the simple formula and the typical GBP of 200MHz.

**OUTPUT DRIVE CAPABILITY**

The OPA842 has been optimized to drive the demanding load of a doubly-terminated transmission line. When a 50Ω line is driven, a series 50Ω into the cable and a terminating 50Ω load at the end of the cable are used. Under these conditions, the cable impedance will appear resistive over a wide frequency range, and the total effective load on the OPA842 is 100Ω in parallel with the resistance of the feedback network. The Electrical Characteristics show a +2.8V to –3.3V swing into this load—which will then be reduced to a +1.4V to –1.65V swing at the termination resistor. The ±90mA output drive over temperature provides adequate current drive margin for this load. Higher voltage swings (and lower distortion) are achievable when driving higher impedance loads.

A single video load typically appears as a 150Ω load (using standard 75Ω cables) to the driving amplifier. The OPA842 provides adequate voltage and current drive to support up to three parallel video loads (50Ω total load) for an NTSC signal. With only one load, the OPA842 achieves an exceptionally low 0.003%/0.008° dG/dP error.

**DRIVING CAPACITIVE LOADS**

One of the most demanding, and yet very common, load conditions for an op amp is capacitive loading. A high-speed, high open-loop gain amplifier like the OPA842 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. In simple terms, the capacitive load reacts with the open-loop output resistance of the amplifier to introduce an additional pole into the loop and thereby decrease the phase margin. This issue has become a popular topic of application notes and articles, and several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

The Typical Characteristics show the recommended $R_S$ vs Capacitive Load (see Figure 15) and the resulting frequency response at the load. The criterion for setting the recommended resistor is maximum bandwidth, flat frequency response at the load. Since there is now a passive low-pass filter between the output pin and the load capacitance, the response at the output pin itself is typically somewhat peaked, and becomes flat after the roll-off action of the RC network. This is not a concern in most applications, but can cause clipping if the desired signal swing at the load is very close to the amplifier’s swing limit. Such clipping would be most likely to occur in pulse response applications where the frequency peaking is manifested as an overshoot in the step response.

Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA842. Long PCB traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA842 output pin (see Board Layout section).

**DISTORTION PERFORMANCE**

The OPA842 is capable of delivering an exceptionally low distortion signal at high frequencies and low gains. The distortion plots in the Typical Characteristics show the typical distortion under a wide variety of conditions. Most of these plots are limited to 100dB dynamic range. The OPA842 distortion does not rise above –100dBc until either the signal level exceeds 0.5V and/or the fundamental frequency exceeds 500kHz. Distortion in the audio band is ≤–120dBc. Generally, until the fundamental signal reaches very high frequencies or powers, the second-harmonic will dominate the distortion with a negligible third-harmonic component. Focusing then on the second-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network—in the noninverting configuration this is the sum of $R_F + R_{C0}$, whereas in the inverting configuration this is just $R_F$ (see Figure 37). Increasing the output voltage swing increases harmonic distortion directly. Increasing the signal gain will also increase the second-harmonic distortion. Again, a 6dB increase in gain will increase the second- and third-harmonics by 6dB even with a constant output power and frequency. Finally, the distortion increases as the fundamental frequency increases due to the roll off in the loop gain with frequency. Conversely, the distortion will improve going to lower frequencies down to the dominant open-loop pole at...
approximately 600Hz. Starting from the –100dBc second-harmonic for 2\(V_{pp}\) into 200\(\Omega\), \(G = +2\) distortion at 1MHz (from the Typical Characteristics), the second-harmonic distortion at 20kHz should be approximately:

\[-100\text{dB} – 20\log (1\text{MHz}/20\text{kHz}) = –134\text{dBc}\]

The OPA842 has an extremely low third-order harmonic distortion. This also gives an exceptionally good two-tone, third-order intermodulation intercept, as shown in the Typical Characteristics. This intercept curve is defined at the 50\(\Omega\) load when driven through a 50\(\Omega\)-matching resistor to allow direct comparisons to RF MMIC devices. This network attenuates the voltage swing from the output pin to the load by 6dB. If the OPA842 drives directly into the input of a high-impedance device, such as an ADC, this 6dB attenuation is not taken. Under these conditions, the intercept will increase by a minimum 6dBm. The intercept is used to predict the intermodulation spurious for two closely spaced frequencies. If the two test frequencies, \(f_1\) and \(f_2\), are specified in terms of average and delta frequency, \(f_o = (f_1 + f_2)/2\) and \(\Delta f = |f_2 - f_1|/2\), the two third-order, close-in spurious tones will appear at \(f_o \pm (3 \cdot \Delta f)\). The difference between the two equal test-tone power levels and these intermodulation spurious power levels is given by \(2 \cdot (IM_3 - P_o)\), where \(IM_3\) is the intercept taken from the Typical Characteristic curve and \(P_o\) is the power level in dBm at the 50\(\Omega\) load for one of the two closely-spaced test frequencies. For instance, at 10MHz, the OPA842 at a gain of \(+2\) has an intercept of 45dBm at a matched 50\(\Omega\) load. If the full envelope of the two frequencies needs to be 2\(V_{pp}\), this requires each tone to be 4dBm. The third-order intermodulation spurious tones will then be \(2 \cdot (45 – 4) = 82\text{dBc}\) below the test-tone power level (–80dBm). If this same 2\(V_{pp}\) two-tone envelope were delivered directly into the input of an ADC without the matching loss or loading of the 50\(\Omega\) network, the intercept would increase to at least 51dBm. With the same signal and gain conditions driving directly into a light load, the spurious tones will then be at least \(2 \cdot (51 – 4) = 94\text{dBc}\) below the 1\(V_{pp}\) test-tone signal levels.

NOISE PERFORMANCE

The OPA842 complements its ultralow harmonic distortion with low input noise terms. Both the input-referred voltage noise and the two input-referred current noise terms combine to give a low output noise under a wide variety of operating conditions. Figure 43 shows the op amp noise analysis model with all the noise terms included. In this model, all the noise terms are taken to be noise voltage or current density terms in either nV/\(\sqrt{Hz}\) or pA/\(\sqrt{Hz}\).

The total output spot noise voltage is computed as the square root of the squared contributing terms to the output noise voltage. This computation is adding commonly concerned with the noise figure for the amplifier. The total input referred voltage noise figure, \(NF\), has been set to match the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 3.

\[NF = 10\log \left( \frac{2 + \frac{E_n^2}{kT_{RF}NG}}{1 + kTRG} \right)\]

(3)

Dividing this expression by the noise gain [\(NG = (1 + \frac{R_F}{R_G})\)] will give the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 4.

\[E_n = \sqrt{\frac{E_n^2 + (I_{BN}R_{S})^2 + 4kTR_SNG}{NG^2}} + \frac{(I_{BF}R_F)^2}{NG}\]

(4)

Evaluating these two equations for the OPA842 circuit presented in Figure 37 will give a total output spot noise voltage of 6.6nV/\(\sqrt{Hz}\) and an equivalent input spot noise voltage of 3.3nV/\(\sqrt{Hz}\).

Narrow band communications systems are more commonly concerned with the noise figure for the amplifier. The total input referred voltage noise expression (see Equation 4), may be used to calculate the noise figure. Equation 5 shows this noise figure expression using the NG of Equation 4 for the noninverting configuration where the input terminating resistor, \(R_T\), has been set to match the source impedance, \(R_S\) (see Figure 37).

\[NF = 10\log \left( 2 + \frac{E_n^2}{kTR_S} \right)^{1/2}\]

(5)

Evaluating Equation 5 for the circuit of Figure 37 gives a noise figure = 17.6dB.
DC OFFSET CONTROL

The OPA842 can provide excellent dc signal accuracy due to its high open-loop gain, high common-mode rejection, high power-supply rejection, and low input offset voltage and bias current offset errors. To take full advantage of this low input offset voltage, careful attention to input bias current cancellation is also required. The high-speed input stage for the OPA842 has a relatively high input bias current (20μA typ into the pins) but with a very close match between the two input currents—typically 0.35μA input offset current. The total output offset voltage may be considerably reduced by matching the source impedances looking out of the two inputs. For example, one way to add bias current cancellation to the circuit of Figure 37 would be to insert a 175Ω series resistor into the noninverting input from the 50Ω terminating resistor. When the 50Ω source resistor is dc-coupled, this will increase the source impedance for the noninverting input bias current to 200Ω. Since this is now equal to the impedance looking out of the inverting input (Rf || Rf), the circuit will cancel the gains for the bias currents to the output leaving only the offset current times the feedback resistor as a residual dc error term at the output. Using a 40Ω feedback resistor, this output error will now be less than 1μA • 40Ω = 0.4mV at +25°C.

THERMAL ANALYSIS

The OPA842 will not require heat sinking or airflow in most applications. Maximum desired junction temperature would set the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed +175°C.

Operating junction temperature (Tj) is given by

\[ T_A + P_D \cdot 0_{ja} \]

The total internal power dissipation (P_D) is the sum of quiescent power (P_DQ) and additional power dissipated in the output stage (P_DL) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. PDL will depend on the required output signal and load but would, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this worst-case condition, P_DL = \( V_{S2}/(4 \cdot R_L) \), where R_L includes feedback network loading.

Note that it is the power in the output stage and not in the load that determines internal power dissipation.

As a worst-case example, compute the maximum Tj using an OPA842IDBV (SOT23-5 package) in the circuit of Figure 37 operating at the maximum specified ambient temperature of +85°C.

\[ P_D = 10V \cdot 22.5mA + 5^2[(4 \cdot (100Ω || 8000Ω)] = 291mW \]

Maximun Tj = +85°C + (0.29W • (150°C/W) = 129°C

BOARD LAYOUT

Achieving optimum performance with a high-frequency amplifier such as the OPA842 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:

a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.

b) Minimize the distance (< 0.25in., or 0.635cm) from the power-supply pins to high-frequency 0.1μF decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger (2.2μF to 6.8μF) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.

c) Careful selection and placement of external components will preserve the high-frequency performance of the OPA842. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wire-wound type resistors in a highfrequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values...
can create significant time constants that can degrade performance. Good axial metal-film or surface-mount resistors have approximately 0.2pF in shunt with the resistor. For resistor values greater than 1.5kΩ, this parasitic capacitance can add a pole and/or a zero below 500MHz that can affect circuit operation. Keep resistor values as low as possible consistent with load-driving considerations. It has been suggested here that a good starting point for design would be to set $R_S \parallel R_F \leq 200Ω$. Doing this will automatically keep the resistor noise terms low, and minimize the effect of the parasitic capacitance.

d) Connections to other wideband devices on the board may be made with short, direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $R_S$ from the plot of Recommended $R_S$ vs Capacitive Load (Figure 15). Low parasitic capacitive loads (less than 5pF) may not need an $R_S$ since the OPA842 is nominally compensated to operate with a 2pF parasitic load. Higher parasitic capacitive loads without an $R_S$ are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50Ω environment is normally not necessary on board, and in fact, a higher impedance environment will improve distortion as shown in the distortion versus load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA842 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and input impedance of the destination device; this total effective impedance should be set to match the trace impedance. If the 6dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of $R_S$ vs Capacitive Load. This will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

e) Socketing a high-speed part like the OPA842 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA842 onto the board.

INPUT AND ESD PROTECTION

The OPA842 is built using a very high speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins have limited ESD protection using internal diodes to the power supplies, as shown in Figure 44.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with ±15V supply parts driving into the OPA842), current-limiting series protection diodes can be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response. Figure 45 shows an example protection circuit for I/O voltages that may exceed the supplies.
# REVISION HISTORY

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision C (December, 2008) to Revision D

<table>
<thead>
<tr>
<th>Change Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Updated document format to current standards</td>
<td>1</td>
</tr>
<tr>
<td>Deleted <em>lead temperature</em> specifications from Absolute Maximum Ratings table</td>
<td>2</td>
</tr>
<tr>
<td>Added minimum operating voltage specification to <em>Electrical Characteristics</em> table</td>
<td>4</td>
</tr>
</tbody>
</table>

## Changes from Revision B (March, 2006) to Revision C

<table>
<thead>
<tr>
<th>Change Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Changed minimum storage temperature range from −40°C to −65°C</td>
<td>2</td>
</tr>
</tbody>
</table>
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA842ID</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 842</td>
<td></td>
</tr>
<tr>
<td>OPA842IDBVR</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OAQI</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA842IDBVT</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OAQI</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA842IDBVTG4</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DBV</td>
<td>5</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OAQI</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA842IDG4</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>75</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 842</td>
<td>Samples</td>
</tr>
<tr>
<td>OPA842IDR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>OPA 842</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE:** Product device recommended for new designs.
- **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substances do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA842IDR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.
### TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPA842IDR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.
NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated