PC16550D Universal Asynchronous Receiver/Transmitter With FIFOs

1 Features

- Capable of Running All Existing 16450 Software.
- Pin for Pin Compatible With the Existing 16450 Except for CSOUT (24) and NC (29). The Former CSOUT and NC Pins Are TXRDY and RXRDY, Respectively.
- After Reset, All Registers Are Identical to the 16450 Register Set.
- In the FIFO\(^1\) Mode Transmitter and Receiver Are Each Buffered With 16 Byte FIFO’s to Reduce the Number of Interrupts Presented to the CPU.
- Adds or Deletes Standard Asynchronous Communication Bits (Start, Stop, and Parity) to or From the Serial Data.
- Holding and Shift Registers in the 16450 Mode Eliminate the Need for Precise Synchronization Between the CPU and Serial Data.
- Independently Controlled Transmit, Receive, Line Status, and Data Set Interrupts.
- Programmable Baud Generator Divides Any Input Clock by 1 to \((2^{16} - 1)\) and Generates the \(16 \times \) Clock.
- Independent Receiver Clock Input.
- MODEM Control Functions (CTS, RTS, DSR, DTR, RI, and DCD).
- Fully Programmable Serial-Interface Characteristics
  - 5-, 6-, 7-, or 8-Bit Characters
  - Even, Odd, or No-Parity Bit Generation and Detection
  - 1-, 1 1/2-, or 2-Stop Bit Generation
  - Baud Generation (DC to 1.5 M Baud).
- False Start Bit Detection.
- Complete Status Reporting Capabilities.
- TRI-STATE TTL Drive for the Data and Control Buses.
- Line Break Generation and Detection.
- Internal Diagnostic Capabilities
  - Loopback Controls for Communications Link Fault Isolation
  - Break, Parity, Overrun, Framing Error Simulation.
- Full Prioritized Interrupt System Controls.

2 Applications

Modems or Generic UART Communication

3 Description

The PC16550D device is an improved version of the original 16450 Universal Asynchronous Receiver/Transmitter (UART). Functionally identical to the 16450 on powerup (CHARACTER mode; can also be reset to 16450 Mode under software control) the PC16550D can be put into an alternate mode (FIFO mode) to relieve the CPU of excessive software overhead.

In this mode internal FIFOs are activated allowing 16 bytes (plus 3 bits of error data per byte in the RCVR FIFO) to be stored in both receive and transmit modes. All the logic is on chip to minimize system overhead and maximize system efficiency. Two pin functions have been changed to allow signalling of DMA transfers.

The UART performs serial-to-parallel conversion on data characters received from a peripheral device or a MODEM, and parallel-to-serial conversion on data characters received from the CPU. The CPU can read the complete status of the UART at any time during the functional operation. Status information reported includes the type and condition of the transfer operations being performed by the UART, as well as any error conditions (parity, overrun, framing, or break interrupt).

Device Information\(^1\)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PC16550D</td>
<td>PLCC (44)</td>
<td>17.53 mm x 17.53 mm</td>
</tr>
<tr>
<td></td>
<td>PDIP (40)</td>
<td>52.58 mm x 13.97 mm</td>
</tr>
</tbody>
</table>

\(^1\) For all available packages, see the orderable addendum at the end of the datasheet.

Basic Configuration

---

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.
Table of Contents

1 Features .................................................................. 1
2 Applications ........................................................... 1
3 Description ............................................................. 1
4 Revision History ..................................................... 2
5 Description (continued) .............................................. 3
6 Pin Configuration and Functions ............................. 3
7 Specifications ............................................................ 8
   7.1 Absolute Maximum Ratings ................................. 8
   7.2 ESD Ratings ....................................................... 8
   7.3 Recommended Operating Conditions ................... 8
   7.4 Electrical Characteristics ................................... 8
   7.5 Timing Requirements .......................................... 9
8 Detailed Description ................................................ 15
   8.1 Overview .............................................................. 15
   8.2 Functional Block Diagram ................................... 15
   8.3 Feature Description ............................................. 16
8.4 Device Functional Modes ........................................ 16
8.5 Programming ........................................................ 17
8.6 Register Maps ....................................................... 17
9 Application and Implementation ............................ 25
   9.1 Application Information ........................................ 25
   9.2 Typical Applications ............................................ 25
   9.3 System Examples ............................................... 27
10 Power Supply Recommendations .......................... 27
11 Layout ................................................................. 27
   11.1 Layout Guidelines ............................................. 27
12 Device and Documentation Support ......................... 28
   12.1 Community Resources ....................................... 28
   12.2 Trademarks ....................................................... 28
   12.3 Electrostatic Discharge Caution .......................... 28
   12.4 Glossary ......................................................... 28
13 Mechanical, Packaging, and Orderable Information .... 28

4 Revision History

Changes from Revision B (June 1995) to Revision C

- Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ................................................................. 1
- Deleted the TQFP Package drawing .................................................. 3
5 Description (continued)

The UART includes a programmable baud rate generator that is capable of dividing the timing reference clock input by divisors of 1 to \((2^{16}-1)\), and producing a \(16 \times\) clock for driving the internal transmitter logic. Provisions are also included to use this \(16 \times\) clock to drive the receiver logic. The UART has complete MODEM-control capability, and a processor-interrupt system. Interrupts can be programmed to the user’s requirements, minimizing the computing required to handle the communications link.

The UART is fabricated using Texas Instruments advanced \(M^2\)CMOS process.

6 Pin Configuration and Functions
# Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>A0</td>
<td>PDIP 28</td>
<td>Register Select. Address signals connected to these 3 inputs select a UART register for the CPU to read from or write to during data transfer. A table of registers and their addresses is shown below. Note that the state of the Divisor Latch Access Bit (DLAB), which is the most significant bit of the Line Control Register, affects the selection of certain UART registers. The DLAB must be set high by the system software to access the Baud Generator Divisor Latches.</td>
</tr>
<tr>
<td>A1</td>
<td>PLCC 31</td>
<td>Address Strobe. The positive edge of an active Address Strobe (ADS) signal latches the Register Select (A0, A1, A2) and Chip Select (CS0, CS1, CS2) signals.</td>
</tr>
<tr>
<td>A2</td>
<td></td>
<td>NOTE An active ADS input is required when the Register Select (A0, A1, A2) and Chip Select (CS0, CS1, CS2) signals are not stable for the duration of a read or write operation. If not required, tie the ADS input permanently low.</td>
</tr>
<tr>
<td>ADS</td>
<td>PDIP 25</td>
<td>Baud Out. This is the 16 × clock signal from the transmitter section of the UART. The clock rate is equal to the main reference oscillator frequency divided by the specified divisor in the Baud Generator Divisor Latches. The BAUDOUT may also be used for the receiver section by tying this output to the RCLK input of the chip.</td>
</tr>
<tr>
<td>BAUDOUT</td>
<td>PLCC 28</td>
<td>Chip Select. When CS0 and CS1 are high and CS2 is low, the chip is selected. This enables communication between the UART and the CPU. The positive edge of an active Address Strobe signal latches the decoded chip select signals, completing chip selection. If ADS is always low, valid chip selects should stabilize according to the ICW parameter.</td>
</tr>
<tr>
<td>CS0</td>
<td>PDIP 15</td>
<td>Data Bus. This bus comprises eight TRISTATE input/output lines. The bus provides bidirectional communications between the UART and the CPU. Data, control words, and status information are transferred through the D7–D0 Data Bus.</td>
</tr>
<tr>
<td>CS1</td>
<td>PLCC 17</td>
<td>Clear to Send. When low, this indicates that the MODEM or data set is ready to exchange data. The CTS signal is a MODEM status input whose conditions can be tested by the CPU reading bit 4 (CTS) of the MODEM Status Register. Bit 4 is the complement of the CTS signal. Bit 0 (DCTS) of the MODEM Status Register indicates whether the CTS input has changed state since the previous reading of the MODEM Status Register. CTS has no effect on the Transmitter.</td>
</tr>
<tr>
<td>CTS</td>
<td>PLCC 36</td>
<td>NOTE Whenever the CTS bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled.</td>
</tr>
</tbody>
</table>

(1) The following describes the function of all UART pins. Some of these descriptions reference internal circuits. In the following descriptions, a low represents a logic 0 (0 V nominal) and a high represents a logic 1 (2.4 V nominal).
## Pin Functions (continued)

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>DCD</td>
<td>38</td>
<td>Data Carrier Detect. When low, indicates that the data carrier has been detected by the MODEM or data set. The DCD signal is a MODEM status input whose condition can be tested by the CPU reading bit 7 (DCD) of the MODEM Status Register. Bit 7 is the complement of the DCD signal. Bit 3 (DDCD) of the MODEM Status Register indicates whether the DCD input has changed state since the previous reading of the MODEM Status Register. DCD has no effect on the receiver.</td>
</tr>
<tr>
<td>DDIS</td>
<td>23</td>
<td>Driver Disable. This goes low whenever the CPU is reading data from the UART. It can disable or control the direction of a data bus transceiver between the CPU and the UART.</td>
</tr>
<tr>
<td>DSR</td>
<td>37</td>
<td>Data Set Ready. When low, this indicates that the MODEM or data set is ready to establish the communications link with the UART. The DSR signal is a MODEM status input whose condition can be tested by the CPU reading bit 5 (DSR) of the MODEM Status Register. Bit 5 is the complement of the DSR signal. Bit 1 (DDSR) of the MODEM Status Register indicates whether the DSR input has changed state since the previous reading of the MODEM Status Register.</td>
</tr>
<tr>
<td>DTR</td>
<td>33</td>
<td>Data Terminal Ready. When low, this informs the MODEM or data set that the UART is ready to establish a communications link. The DTR output signal can be set to an active low by programming bit 0 (DTR) of the MODEM Control Register to a high level. A Master Reset operation sets this signal to its inactive (high) state. Loop mode operation holds this signal in its inactive state.</td>
</tr>
<tr>
<td>INTR</td>
<td>30</td>
<td>Interrupt. This pin goes high whenever any one of the following interrupt types has an active high condition and is enabled through the IER Receiver Error Flag; Received Data Available timeout (FIFO Mode only); Transmitter Holding Register Empty; and MODEM Status. The INTR signal is reset low upon the appropriate interrupt service or a Master Reset operation.</td>
</tr>
<tr>
<td>MR</td>
<td>35</td>
<td>Master Reset. When this input is high, it clears all the registers (except the Receiver Buffer, Transmitter Holding, and Divisor Latches), and the control logic of the UART. The states of various output signals (SOUT, INTR, OUT 1, OUT 2, RTS, DTR) are affected by an active MR input (Refer to Table 3) This input is buffered with a TTL-compatible Schmitt Trigger with 0.5-V typical hysteresis.</td>
</tr>
<tr>
<td>OUT 1</td>
<td>34</td>
<td>Output 1. This user-designated output can be set to an active low by programming bit 2 (OUT 1) of the MODEM Control Register to a high level. A Master Reset operation sets this signal to its inactive (high) state. Loop mode operation holds this signal in its inactive state. In the XMOS parts this will achieve TTL levels.</td>
</tr>
<tr>
<td>OUT 2</td>
<td>31</td>
<td>Output 2. This user-designated output that can be set to an active low by programming bit 3 (OUT 2) of the MODEM Control Register to a high level. A Master Reset operation sets this signal to its inactive (high) state. Loop mode operation holds this signal in its inactive state. In the XMOS parts this will achieve TTL levels.</td>
</tr>
<tr>
<td>RCLK</td>
<td>9</td>
<td>Receiver Clock. This input is the 16 x baud rate clock for the receiver section of the chip.</td>
</tr>
<tr>
<td>RD</td>
<td>22</td>
<td>Read. When RD is high or RD is low while the chip is selected, the CPU can read status information or data from the selected UART register.</td>
</tr>
<tr>
<td>RD</td>
<td>21</td>
<td>Only an active RD or RD input is required to transfer data from the UART during a read operation. Therefore, tie either the RD input permanently low or the RD input permanently high, when it is not used.</td>
</tr>
</tbody>
</table>

---

1. **NOTE** Whenever the DCD bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled.

**NOTE** Whenever the DDSR bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled.

---

Copyright © 1995–2015, Texas Instruments Incorporated  
Submit Documentation Feedback  
Product Folder Links: PC16550D
### Pin Functions (continued)

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>RI</strong></td>
<td>39 43</td>
<td>Ring Indicator. When low, this indicates that a telephone ringing signal has been received by the MODEM or data set. The RI signal is a MODEM status input whose condition can be tested by the CPU reading bit 6 (RI) of the MODEM Status Register. Bit 6 is the complement of the RI signal. Bit 2 (TERI) of the MODEM Status Register indicates whether the RI input signal has changed from a low to a high state since the previous reading of the MODEM Status Register.</td>
</tr>
<tr>
<td><strong>RTS</strong></td>
<td>32 36</td>
<td>Request to Send. When low, this informs the MODEM or data set that the UART is ready to exchange data. The RTS output signal can be set to an active low by programming bit 1 (RTS) of the MODEM Control Register. A Master Reset operation sets this signal to its inactive (high) state. Loop mode operation holds this signal in its inactive state.</td>
</tr>
<tr>
<td><strong>RXRDY</strong></td>
<td>29 32</td>
<td>Receiver. DMA signaling is available through two pins (24 and 29). When operating in the FIFO mode, one of two types of DMA signaling per pin can be selected through FCR3. When operating as in the 16450 Mode, only DMA mode 0 is allowed. Mode 0 supports single transfer DMA where a transfer is made between CPU bus cycles. Mode 1 supports multi-transfer DMA where multiple transfers are made continuously until the RCVR FIFO has been emptied. <strong>Mode 0:</strong> When in the 16450 Mode (FCR0=0) or in the FIFO Mode (FCR0=1, FCR3=0) and there is at least 1 character in the RCVR FIFO or RCVR holding register, the RXRDY pin (29) will be low active. Once it is activated the RXRDY pin will go inactive when there are no more characters in the FIFO or holding register. <strong>Mode 1:</strong> In the FIFO Mode (FCR0=1) when the FCR3=1 and the trigger level or the timeout has been reached, the RXRDY pin will go low active. Once it is activated it will go inactive when there are no more characters in the FIFO or holding register.</td>
</tr>
<tr>
<td><strong>SIN</strong></td>
<td>10 11</td>
<td>Serial Input. Serial data input from the communications link (peripheral device, MODEM, or data set).</td>
</tr>
<tr>
<td><strong>SOUT</strong></td>
<td>11 13</td>
<td>Serial Output. Composite serial data output to the communications link (peripheral, MODEM or data set). The SOUT signal is set to the Marking (logic 1) state upon a Master Reset operation.</td>
</tr>
<tr>
<td><strong>TXRDY</strong></td>
<td>24 27</td>
<td>Transmitter. DMA signaling is available through two pins (24 and 29). When operating in the FIFO mode, one of two types of DMA signaling per pin can be selected through FCR3. When operating as in the 16450 Mode, only DMA mode 0 is allowed. Mode 0 supports single transfer DMA where a transfer is made between CPU bus cycles. Mode 1 supports multi-transfer DMA where multiple transfers are made continuously until the XMIT FIFO has been emptied. <strong>Mode 0:</strong> In the 16450 Mode (FCR0=0) or in the FIFO Mode (FCR0=1, FCR3=0) and there are no characters in the XMIT FIFO or XMIT holding register, the TXRDY pin (24) will be low active. Once it is activated the TXRDY pin will go inactive after the first character is loaded into the XMIT FIFO or holding register. <strong>Mode 1:</strong> In the FIFO Mode (FCR0=1) when FCR3=1 and there are no characters in the XMIT FIFO, the TXRDY pin will go low active. This pin will become inactive when the XMIT FIFO is completely full.</td>
</tr>
<tr>
<td><strong>VDD</strong></td>
<td>40 44</td>
<td>— 5-V supply.</td>
</tr>
<tr>
<td><strong>VSS</strong></td>
<td>20 22</td>
<td>— Ground (0 V) reference.</td>
</tr>
<tr>
<td><strong>WR</strong></td>
<td>19 21</td>
<td>Write. When WR is high or WR is low while the chip is selected, the CPU can write control words or data into the selected UART register. <strong>NOTE</strong> Only an active WR or WR input is required to transfer data to the UART during a write operation. Therefore, tie either the WR input permanently low or the WR input permanently high, when it is not used.</td>
</tr>
</tbody>
</table>

(1) **NOTE**

Whenever the RI bit of the MODEM Status Register changes from a high to a low state, an interrupt is generated if the MODEM Status Interrupt is enabled.
## Pin Functions (continued)

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>XOUT</td>
<td>17</td>
<td>(External Crystal Output). This signal output is used in conjunction with XIN to form a feedback circuit for the baud rate generator’s oscillator. If the clock signal will be generated off-chip, then this pin is unused.</td>
</tr>
</tbody>
</table>

(1) For a complete description of each pin, refer to the documentation provided.
7 Specifications

7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)

<table>
<thead>
<tr>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>–0.5</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

7.2 ESD Ratings

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>±2000</td>
<td>V</td>
</tr>
<tr>
<td>±1500</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

7.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>25</td>
<td>70</td>
<td>°C</td>
</tr>
<tr>
<td>4.5</td>
<td>5</td>
<td>5.5</td>
<td>V</td>
</tr>
</tbody>
</table>

7.4 Electrical Characteristics

\( T_A = 0°C \) to 70°C, \( V_{DD} = 5 \text{ V} \pm 10\% \), \( V_{SS} = 0 \text{ V} \), unless otherwise specified.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{ILX} )</td>
<td>Clock input low voltage</td>
<td>–0.5</td>
<td>0.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{IHX} )</td>
<td>Clock input high voltage</td>
<td>2.0</td>
<td>( V_{DD} )</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{IL} )</td>
<td>Input low voltage</td>
<td>–0.5</td>
<td>0.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{IH} )</td>
<td>Input high voltage</td>
<td>2</td>
<td>( V_{DD} )</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( I_{OL} )</td>
<td>Output low voltage</td>
<td>( I_{OL} = 1.6 \text{ mA on all} ) (1)</td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( I_{OH} )</td>
<td>Output high voltage</td>
<td>( I_{OH} = –1.0 \text{ mA} ) (1)</td>
<td>2.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( I_{CC(AV)} )</td>
<td>Average power supply current</td>
<td>( V_{DD} = 5.5 \text{ V}, T_A = 25°C ), No Loads on output, SIN, DSR, DCD, CTS, RI = 2.0 V, All other inputs = 0.8 V</td>
<td>15</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( I_{IL} )</td>
<td>Input leakage</td>
<td>( V_{DD} = 5.5 \text{ V}, V_{SS} = 0 \text{ V} ), All other pins floating,</td>
<td>±10</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( I_{CL} )</td>
<td>Clock leakage</td>
<td>( V_{IN} = 0 \text{ V}, 5.5 \text{ V} )</td>
<td>±10</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( I_{OZ} )</td>
<td>TRI-STATE leakage</td>
<td>( V_{DD} = 5.5 \text{ V}, V_{SS} = 0 \text{ V}, V_{OUT} = 0 \text{ V}, 5.25 \text{ V} ) 1) Chip deselected 2) WRITE mode, chip selected</td>
<td>±20</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( V_{ILMR} )</td>
<td>MR Schmitt ( V_{IL} )</td>
<td></td>
<td>0.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{IMMR} )</td>
<td>MR Schmitt ( V_{IH} )</td>
<td></td>
<td>2</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

CAPACITANCE: \( T_A = 25°C \), \( V_{DD} = 5 \text{ V} \), \( V_{SS} = 0 \text{ V} \)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( C_{IN} )</td>
<td>7</td>
<td>pF</td>
</tr>
<tr>
<td>( C_{XOUT} )</td>
<td>7</td>
<td>pF</td>
</tr>
<tr>
<td>( C_{IN} )</td>
<td>5</td>
<td>pF</td>
</tr>
<tr>
<td>( C_{OUT} )</td>
<td>6</td>
<td>pF</td>
</tr>
<tr>
<td>( C_{IO} )</td>
<td>10</td>
<td>pF</td>
</tr>
</tbody>
</table>

(1) Does not apply to XOUT.
### 7.5  Timing Requirements

**TA** = 0°C to 70°C, **VDD** = 5 V ± 10%

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>tADS</strong>  Address strobe width</td>
<td>60</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tAH</strong>   Address hold time</td>
<td>0</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tAR</strong>   RD, RD delay from address</td>
<td>See (1)</td>
<td>30</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tAS</strong>   Address setup time</td>
<td>60</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tAW</strong>   WR, WR delay from address</td>
<td>See (1)</td>
<td>30</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tCH</strong>   Chip select hold time</td>
<td>0</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tCS</strong>   Chip select setup time</td>
<td>60</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tCSR</strong>  RD, RD delay from chip select</td>
<td>See (1)</td>
<td>30</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tCSW</strong>  WR, WR delay from select</td>
<td>See (1)</td>
<td>30</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tDH</strong>   Data hold time</td>
<td>30</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tDS</strong>   Data setup time</td>
<td>30</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tHZ</strong>   RD, RD to floating data delay</td>
<td>At 100 pF loading (2)</td>
<td>0</td>
<td>100</td>
</tr>
<tr>
<td><strong>tMR</strong>   Master reset pulse width</td>
<td>5000</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tRA</strong>   Address hold time from RD, RD</td>
<td>See (1)</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tRC</strong>   Read cycle delay</td>
<td>125</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tRCS</strong>  Chip select hold time from RD, RD</td>
<td>See (1)</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tRD</strong>   RD, RD strobe width</td>
<td>125</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tRDD</strong>  RD, RD to driver enable/disable</td>
<td>At 100 pF loading (2)</td>
<td>60</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tRDV</strong>  Delay from RD, RD to data</td>
<td>At 100 pF loading</td>
<td>60</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tWA</strong>   Address hold time from WR, WR</td>
<td>See (1)</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tWC</strong>   Write cycle delay</td>
<td>150</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tWCS</strong>  Chip select hold time from WR, WR</td>
<td>See (1)</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tWR</strong>   WR, WR strobe width</td>
<td>100</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td><strong>tXH</strong>   Duration of clock high pulse</td>
<td>External Clock (8, Max.)</td>
<td>55</td>
<td>ns</td>
</tr>
<tr>
<td><strong>tXL</strong>   Duration of clock low pulse</td>
<td>External Clock (8, Max.)</td>
<td>55</td>
<td>ns</td>
</tr>
<tr>
<td><strong>RC</strong>    Read cycle = tAR + tRD + tRC</td>
<td>280</td>
<td>na</td>
<td></td>
</tr>
<tr>
<td><strong>WC</strong>    Write cycle = tAW + tWR + tWC</td>
<td>280</td>
<td>na</td>
<td></td>
</tr>
</tbody>
</table>

**BAUD GENERATOR**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>(N)</th>
<th>Baud divisor</th>
<th>(1 \leq 2^{16} - 1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>(tBHD)</td>
<td>Baud output positive edge delay</td>
<td>100-pF Load</td>
<td>175</td>
</tr>
<tr>
<td>(tBLD)</td>
<td>Baud output negative edge delay</td>
<td>100-pF Load</td>
<td>175</td>
</tr>
<tr>
<td>(tOW)</td>
<td>Baud output up time</td>
<td>(f_X = 8, \div 2, 100)-pF Load</td>
<td>75</td>
</tr>
<tr>
<td>(tOW)</td>
<td>Baud output down time</td>
<td>(f_X = 8, \div 2, 100)-pF Load</td>
<td>100</td>
</tr>
</tbody>
</table>

**RECEIVER**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Delay from active edge of RD to Reset Interrupt</th>
</tr>
</thead>
</table>

| Parameter | Delay from RD, RD (RD RBR/or RD LSR) to Reset Interrupt | 100-pF Load | 1000 | ns |
|-----------|---------------------------------------------------------|-------------------|
| \(tRXI\) | Delay from RD RBR to RXRDY Inactive | 290 | ns |
| \(tSCD\) | Delay from RCLK to sample time | 2000 | ns |
| \(tSINT\) | Delay from Stop to Set Interrupt | See (3) | 1 | RCLK Cycles |

(1) Applicable only when ADS is tied low.
(2) Charge and discharge time is determined by \(V_{OL}, V_{OH}\) and the external loading.
(3) In the FIFO mode (FCR=1) the trigger level interrupts, the receiver data available indication, the active RXRDY indication and the overrun error indication will be delayed 3 RCLKs. Status indicators (PE, FE, BI) will be delayed 3 RCLKs after the first byte has been received. For subsequently received bytes these indicators will be updated immediately after RDRBR goes inactive. Timeout interrupt is delayed 8 RCLKs.
## Timing Requirements (continued)

\( T_A = 0\,^\circ C \) to 70°C, \( V_{DD} = 5\, V \pm 10\% \)

<table>
<thead>
<tr>
<th>TRANSMITTER</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{HR} )</td>
<td>100-pF Load</td>
<td>175</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{IR} )</td>
<td>100-pF Load</td>
<td>250</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{IRS} )</td>
<td>Delay from Initial INTR Reset to Transmit Start</td>
<td>8</td>
<td>24</td>
</tr>
<tr>
<td>( t_{ISI} )</td>
<td>Delay from Initial Write to Interrupt</td>
<td>See (4)</td>
<td>16</td>
</tr>
<tr>
<td>( t_{ISTI} )</td>
<td>Delay from Stop to Interrupt (THRE)</td>
<td>See (2)</td>
<td>8</td>
</tr>
<tr>
<td>( t_{SXA} )</td>
<td>Delay from Start to TXRDY active</td>
<td>100-pF Load</td>
<td>8</td>
</tr>
<tr>
<td>( t_{WXI} )</td>
<td>Delay from Write to TXRDY inactive</td>
<td>100-pF Load</td>
<td>195</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>MODEM CONTROL</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{MDO} )</td>
<td>Delay from WR, WR (WR MCR) to Output</td>
<td>100-pF Load</td>
<td>200</td>
</tr>
<tr>
<td>( t_{RIM} )</td>
<td>Delay from RD, RD to Reset Interrupt (RD MSR)</td>
<td>100-pF Load</td>
<td>250</td>
</tr>
<tr>
<td>( t_{SIM} )</td>
<td>Delay from MODEM input to set interrupt</td>
<td>100-pF Load</td>
<td>250</td>
</tr>
</tbody>
</table>

(4) This delay will be lengthened by 1 character time, minus the last stop bit time if the transmitter interrupt delay circuit is active. (See FIFO Interrupt Mode Operation).

All timings are referenced to valid 0 and valid 1.

---

**Figure 1. External Clock Input (24 MHz Max)**

**Figure 2. AC Test Points**

**Figure 3. BAUDOUT Timing**
All timings are referenced to valid 0 and valid 1.

*Applicable Only When ADS is Tied Low.

**Figure 4. Write Cycle**

*Applicable Only When ADS is Tied Low.

**Figure 5. Read Cycle**
All timings are referenced to valid 0 and valid 1.

**Figure 6. Receiver Timing**

**Figure 7. Transmitter Timing**

**Figure 8. MODEM Control Timing**

(1) See Write Cycle Timing
(2) See Read Cycle Timing
All timings are referenced to valid 0 and valid 1.

Figure 9. RCVR FIFO First Byte (This Sets RDR)

Figure 10. RCVR FIFO Bytes Other Than the First Byte (RDR is Already Set)

(1) This is the reading of the last byte in the FIFO.

(2) If FCR0 = 1, then $t_{SINT} = 3$ RCLKs. For a timeout interrupt, $t_{SINT} = 8$ RCLKs.

Figure 11. Receiver Ready (Pin 29) FCR0 = 0 or FCR0 = 1 and FCR3 = 0 (Mode 0)
All timings are referenced to valid 0 and valid 1.

(1) This is the reading of the last byte in the FIFO.

(2) If FCR0 = 1, tSINT = 3 RCLKs.

Figure 12. Receiver Ready (Pin 29) FCR0=1 and FCR3=1 (Mode 1)

Figure 13. Transmitter Ready (Pin 24) FCR0=0 or FCR0=1 and FCR3=0 (Mode 0)

Figure 14. Transmitter Ready (Pin 24) FCR0=1 and FCR3=1 (Mode 1)
8 Detailed Description

8.1 Overview

The PC16550D is an improved version of the original 16450 Universal Asynchronous Receiver/Transmitter (UART). This device performs serialization/deserialization (ser/des) on data between a peripheral device, such as a modem, and the central processing unit (CPU). The PC16550D provides several status indicators to allow the CPU to monitor the type and status of data transfers.

8.2 Functional Block Diagram

NOTE: Applicable pinout numbers are included within parenthesis.
8.3 Feature Description

The PC16550D contains the full feature set and functionality of the 16450, but also features integrated transmit and receive FIFOs to relieve the CPU of excessive software overhead. Configuration of the modem status, modem control, interrupt enable, interrupt I/O, transmitter, receiver, line control registers are discussed in the Registers section. The PC16550D can be configured to support baud rates from DC to 1.5 M baud.

8.4 Device Functional Modes

8.4.1 FIFO Interrupt Mode Operation

When the RCVR FIFO and receiver interrupts are enabled (FCR0=1, IER0=1) RCVR interrupts will occur as follows:

1. The receive data available interrupt will be issued to the CPU when the FIFO has reached its programmed trigger level; it will be cleared as soon as the FIFO drops below its programmed trigger level.
2. The IIR receive data available indication also occurs when the FIFO trigger level is reached, and like the interrupt it is cleared when the FIFO drops below the trigger level.
3. The receiver line status interrupt (IIR=06), as before, has higher priority than the received data available (IIR=04) interrupt.
4. The data ready bit (LSR0) is set as soon as a character is transferred from the shift register to the RCVR FIFO. It is reset when the FIFO is empty.

When RCVR FIFO and receiver interrupts are enabled, RCVR FIFO timeout interrupts will occur as follows:

1. A FIFO timeout interrupt will occur, if the following conditions exist
   - at least one character is in the FIFO
   - the most recent serial character received was longer than 4 continuous character times ago (if 2 stop bits are programmed the second one is included in this time delay).
   - the most recent CPU read of the FIFO was longer than 4 continuous character times ago.

   The maximum time between a received character and a timeout interrupt will be 160 ms at 300 baud with a 12-bit receive character (that is, 1 Start, 8 Data, 1 Parity and 2 Stop Bits).
2. Character times are calculated by using the RCLK input for a clock signal (this makes the delay proportional to the baudrate).
3. When a timeout interrupt has occurred it is cleared and the timer reset when the CPU reads one character from the RCVR FIFO.
4. When a timeout interrupt has not occurred the timeout timer is reset after a new character is received or after the CPU reads the RCVR FIFO.

When the XMIT FIFO and transmitter interrupts are enabled (FCR0=1, IER1=1), XMIT interrupts will occur as follows:

1. The transmitter holding register interrupt (02) occurs when the XMIT FIFO is empty; it is cleared as soon as the transmitter holding register is written to (1 to 16 characters may be written to the XMIT FIFO while servicing this interrupt) or the IIR is read.
2. The transmitter FIFO empty indications will be delayed 1 character time minus the last stop bit time whenever the following occurs THRE=1 and there have not been at least two bytes at the same time in the transmit FIFO, since the last THRE=1. The first transmitter interrupt after changing FCR0 will be immediate, if it is enabled.

Character timeout and RCVR FIFO trigger level interrupts have the same priority as the current received data available interrupt; XMIT FIFO empty has the same priority as the current transmitter holding register empty interrupt.

8.4.2 FIFO Polled Mode Operation

With FCR0=1 resetting IER0, IER1, IER2, IER3 or all to zero puts the UART in the FIFO Polled Mode of operation. Since the RCVR and XMITTER are controlled separately either one or both can be in the polled mode of operation.

In this mode the user’s program will check RCVR and XMITTER status through the LSR. As stated previously:
- LSR0 will be set as long as there is one byte in the RCVR FIFO.
Device Functional Modes (continued)

- LSR1 to LSR4 will specify which error(s) has occurred. Character error status is handled the same way as when in the interrupt mode, the IIR is not affected since IER2=0.
- LSR5 will indicate when the XMIT FIFO is empty.
- LSR6 will indicate that both the XMIT FIFO and shift register are empty.
- LSR7 will indicate whether there are any errors in the RCVR FIFO.

There is no trigger level reached or timeout condition indicated in the FIFO Polled Mode, however, the RCVR and XMIT FIFOs are still fully capable of holding characters.

8.5 Programming

8.5.1 Programmable Baud Generator

The UART contains a programmable Baud Generator that is capable of taking any clock input from DC to 24 MHz and dividing it by any divisor from 2 to \(2^{16} - 1\). The output frequency of the Baud Generator is \(16 \times \text{Baud Rate} \times 16\). Two 8-bit latches store the divisor in a 16-bit binary format. These Divisor Latches must be loaded during initialization to ensure proper operation of the Baud Generator. Upon loading either of the Divisor Latches, a 16-bit Baud counter is immediately loaded.

Table 4 provides decimal divisors to use with crystal frequencies of 1.8432 MHz, 3.072 MHz and 18.432 MHz, respectively. For baud rates of 38400 and below, the error obtained is minimal. The accuracy of the desired baud rate is dependent on the crystal frequency chosen. Using a divisor of zero is not recommended.

8.6 Register Maps

Table 1. Summary of Registers

<table>
<thead>
<tr>
<th>REGISTER ADDRESS</th>
<th>Bit No.</th>
<th>0 DLAB=0</th>
<th>0 DLAB=0</th>
<th>1 DLAB=0</th>
<th>1 DLAB=0</th>
<th>2</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>0 DLAB=1</th>
<th>1 DLAB=1</th>
</tr>
</thead>
<tbody>
<tr>
<td>RBR 0 DLAB=0</td>
<td>0 DLAB=0</td>
<td>Transmitter Holding Register (Write Only)</td>
<td>Interrupt Enable Register</td>
<td>Interrupt Ident. Register (Read Only)</td>
<td>FIFO Control Register (Write Only)</td>
<td>Line Control Register</td>
<td>MODEM Control Register</td>
<td>Line Status Register</td>
<td>MODEM Status Register</td>
<td>Scratch Register</td>
<td>Divisor Latch (LS)</td>
<td>Divisor Latch (MS)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 Data Bit 0(1)</td>
<td>Data Bit 0</td>
<td>Enable Received Data Available Interrupt (ERBFI)</td>
<td>“0” if Interrupt Pending</td>
<td>FIFO Enable</td>
<td>Word Length Select Bit 0 (WLS0)</td>
<td>Data Terminal Ready (DTR)</td>
<td>Data Ready (DR)</td>
<td>Delta Clear to Send (DCTS)</td>
<td>Bit 0</td>
<td>Bit 0</td>
<td>Bit 8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 Data Bit 1</td>
<td>Data Bit 1</td>
<td>Enable Transmitter Holding Register Empty Interrupt (ETBEI)</td>
<td>Interrupt ID Bit (0)</td>
<td>RCVR FIFO Reset</td>
<td>Word Length Select Bit 1 (WLS1)</td>
<td>Request to Send (RTS)</td>
<td>Overrun Error (OE)</td>
<td>Delta Data Set Ready (DSR)</td>
<td>Bit 1</td>
<td>Bit 1</td>
<td>Bit 9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2 Data Bit 2</td>
<td>Data Bit 2</td>
<td>Enable Receiver Line Status Interrupt (ELS)</td>
<td>Interrupt ID Bit (1)</td>
<td>XMIT FIFO Reset</td>
<td>Number of Stop Bits (STB)</td>
<td>Parity Error (PE)</td>
<td>Framing Error (FE)</td>
<td>Delta Data Carrier Detect (DCD)</td>
<td>Bit 2</td>
<td>Bit 2</td>
<td>Bit 10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3 Data Bit 3</td>
<td>Data Bit 3</td>
<td>Enable MODEM Status Interrupt (EDSS)</td>
<td>Interrupt ID Bit (2)</td>
<td>DMA Mode Select</td>
<td>Parity Enable (PEN)</td>
<td>Out 2</td>
<td>Framing Error (FE)</td>
<td>Delta Data Carrier Detect (DCD)</td>
<td>Bit 3</td>
<td>Bit 3</td>
<td>Bit 11</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4 Data Bit 4</td>
<td>Data Bit 4</td>
<td>0</td>
<td>0</td>
<td>Reserved</td>
<td>Even Parity Select (EFS)</td>
<td>Loop</td>
<td>Break Interrupt (BI)</td>
<td>Clear to Send (CTS)</td>
<td>Bit 4</td>
<td>Bit 4</td>
<td>Bit 12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5 Data Bit 5</td>
<td>Data Bit 5</td>
<td>0</td>
<td>0</td>
<td>Reserved</td>
<td>Stick Parity</td>
<td>0 Transmitter Holding Register (THRS)</td>
<td>Data Set Ready (DSR)</td>
<td>Bit 5</td>
<td>Bit 5</td>
<td>Bit 13</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6 Data Bit 6</td>
<td>Data Bit 6</td>
<td>0</td>
<td>FIFOs Enabled (2)</td>
<td>RCVR Trigger (LSB)</td>
<td>Set Break</td>
<td>0 Transmitter Empty (TEM)</td>
<td>Ring Indicator (RI)</td>
<td>Bit 6</td>
<td>Bit 6</td>
<td>Bit 14</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Bit 0 is the least significant bit. It is the first bit serially transmitted or received.
(2) These bits are always 0 in the 16450 Mode.
Table 1. Summary of Registers (continued)

<table>
<thead>
<tr>
<th>Bit No.</th>
<th>REGISTER ADDRESS</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 DLAB=0</td>
<td>Receiver Buffer Register (Read Only)</td>
</tr>
<tr>
<td>0 DLAB=0</td>
<td>Transmitter Holding Register (Write Only)</td>
</tr>
<tr>
<td>1 DLAB=0</td>
<td>Interrupt Enable Register</td>
</tr>
<tr>
<td>2</td>
<td>Interrupt Ident. Register (Read Only)</td>
</tr>
<tr>
<td>3</td>
<td>FIFO Control Register (Write Only)</td>
</tr>
<tr>
<td>4</td>
<td>Line Control Register</td>
</tr>
<tr>
<td>5</td>
<td>MODEM Control Register</td>
</tr>
<tr>
<td>6</td>
<td>Line Status Register</td>
</tr>
<tr>
<td>7</td>
<td>MODEM Status Register</td>
</tr>
<tr>
<td>0 DLAB=1</td>
<td>Scratch Register</td>
</tr>
<tr>
<td>1 DLAB=1</td>
<td>Divisor Latch (LS)</td>
</tr>
<tr>
<td></td>
<td>Divisor Latch (MS)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>REGISTER</th>
<th>RBR</th>
<th>THR</th>
<th>IER</th>
<th>IIR</th>
<th>FCR</th>
<th>LCR</th>
<th>MCR</th>
<th>LSR</th>
<th>MSR</th>
<th>SCR</th>
<th>DLL</th>
<th>DLM</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Data Bit 7</td>
<td>Data Bit 7</td>
<td>0</td>
<td>FIFOs Enabled (2)</td>
<td>RCVR Trigger (MSB)</td>
<td>Divisor Latch Access Bit (DLAB)</td>
<td>0</td>
<td>Error in RCVR FIFO (2)</td>
<td>Data Carrier Detect (DCD)</td>
<td>Bit 7</td>
<td>Bit 7</td>
<td>Bit 15</td>
</tr>
</tbody>
</table>

8.6.1 Registers

The system programmer may access any of the UART registers summarized in Table 1 through the CPU. These registers control UART operations including transmission and reception of data. Each register bit in Table 1 has its name and reset state shown.

Table 2. Register Addresses

<table>
<thead>
<tr>
<th>DLAB</th>
<th>A2</th>
<th>A1</th>
<th>A0</th>
<th>REGISTER</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Receiver Buffer (read), Transmitter Holding Register (write)</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Interrupt Enable</td>
</tr>
<tr>
<td>X</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Interrupt Identification (read)</td>
</tr>
<tr>
<td>X</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>FIFO Control (write)</td>
</tr>
<tr>
<td>X</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Line Control</td>
</tr>
<tr>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>MODEM Control</td>
</tr>
<tr>
<td>X</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Line Status</td>
</tr>
<tr>
<td>X</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>MODEM Status</td>
</tr>
<tr>
<td>X</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Scratch</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Divisor Latch (least significant byte)</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Divisor Latch (most significant byte)</td>
</tr>
</tbody>
</table>
### Table 3. UART Reset Configuration

<table>
<thead>
<tr>
<th>REGISTER/SIGNAL</th>
<th>RESET CONTROL</th>
<th>RESET STATE(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Interrupt Enable Register</td>
<td>Master Reset</td>
<td>0000 0000</td>
</tr>
<tr>
<td>Interrupt Identification Register</td>
<td>Master Reset</td>
<td>0000 0001</td>
</tr>
<tr>
<td>FIFO Control</td>
<td>Master Reset</td>
<td>0000 0000</td>
</tr>
<tr>
<td>Line Control Register</td>
<td>Master Reset</td>
<td>0000 0000</td>
</tr>
<tr>
<td>MODEM Control Register</td>
<td>Master Reset</td>
<td>0000 0000</td>
</tr>
<tr>
<td>Line Status Register</td>
<td>Master Reset</td>
<td>0110 0000</td>
</tr>
<tr>
<td>MODEM Status Register</td>
<td>Master Reset</td>
<td>XXXX 0000(2)</td>
</tr>
<tr>
<td>SOUT</td>
<td>Master Reset</td>
<td>High</td>
</tr>
<tr>
<td>INTR (RCVR Errs)</td>
<td>Read LSR/MR</td>
<td>Low</td>
</tr>
<tr>
<td>INTR (RCVR Data Ready)</td>
<td>Read RBR/MR</td>
<td>Low</td>
</tr>
<tr>
<td>INTR (THRE)</td>
<td>Read IIR/Write THR/MR</td>
<td>Low</td>
</tr>
<tr>
<td>INTR (Modem Status Changes)</td>
<td>Read MSR/MR</td>
<td>Low</td>
</tr>
<tr>
<td>OUT 2</td>
<td>Master Reset</td>
<td>High</td>
</tr>
<tr>
<td>RTS</td>
<td>Master Reset</td>
<td>High</td>
</tr>
<tr>
<td>DTR</td>
<td>Master Reset</td>
<td>High</td>
</tr>
<tr>
<td>OUT 1</td>
<td>Master Reset</td>
<td>High</td>
</tr>
<tr>
<td>RCVR FIFO</td>
<td>MR/FCR1●FCR0/DFCR0</td>
<td>All Bits Low</td>
</tr>
<tr>
<td>XMIT FIFO</td>
<td>MR/FCR1●FCR0/DFCR0</td>
<td>All Bits Low</td>
</tr>
</tbody>
</table>

(1) **Boldface** bits are permanently low.
(2) Bits 7 – 4 are driven by the input signals.

### Table 4. Baud Rates, Divisors and Crystals

<table>
<thead>
<tr>
<th>BAUD RATE</th>
<th>1.8432 MHz CRYSTAL</th>
<th>3.072 MHz CRYSTAL</th>
<th>18.432 MHz CRYSTAL</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DECIMAL DIVISOR for 16 × Clock</td>
<td>PERCENT ERROR</td>
<td>DECIMAL DIVISOR for 16 × Clock</td>
</tr>
<tr>
<td>50</td>
<td>2304</td>
<td>–</td>
<td>3840</td>
</tr>
<tr>
<td>75</td>
<td>1536</td>
<td>–</td>
<td>2560</td>
</tr>
<tr>
<td>110</td>
<td>1047</td>
<td>0.026</td>
<td>1745</td>
</tr>
<tr>
<td>134.5</td>
<td>857</td>
<td>0.058</td>
<td>1428</td>
</tr>
<tr>
<td>150</td>
<td>768</td>
<td>–</td>
<td>1280</td>
</tr>
<tr>
<td>300</td>
<td>384</td>
<td>–</td>
<td>640</td>
</tr>
<tr>
<td>600</td>
<td>192</td>
<td>–</td>
<td>320</td>
</tr>
<tr>
<td>1200</td>
<td>96</td>
<td>–</td>
<td>160</td>
</tr>
<tr>
<td>1800</td>
<td>64</td>
<td>–</td>
<td>107</td>
</tr>
<tr>
<td>2000</td>
<td>58</td>
<td>0.69</td>
<td>96</td>
</tr>
<tr>
<td>2400</td>
<td>48</td>
<td>–</td>
<td>80</td>
</tr>
<tr>
<td>3600</td>
<td>32</td>
<td>–</td>
<td>53</td>
</tr>
<tr>
<td>4800</td>
<td>24</td>
<td>–</td>
<td>40</td>
</tr>
<tr>
<td>7200</td>
<td>16</td>
<td>–</td>
<td>27</td>
</tr>
<tr>
<td>9600</td>
<td>12</td>
<td>–</td>
<td>20</td>
</tr>
<tr>
<td>19200</td>
<td>6</td>
<td>–</td>
<td>10</td>
</tr>
<tr>
<td>38400</td>
<td>3</td>
<td>–</td>
<td>5</td>
</tr>
<tr>
<td>56000</td>
<td>2</td>
<td>2.86</td>
<td>–</td>
</tr>
<tr>
<td>128000</td>
<td>–</td>
<td>–</td>
<td>–</td>
</tr>
</tbody>
</table>
8.6.2 Line Control Register

The system programmer specifies the format of the asynchronous data communications exchange and set the Divisor Latch Access bit through the Line Control Register (LCR). The programmer can also read the contents of the Line Control Register. The read capability simplifies system programming and eliminates the need for separate storage in system memory of the line characteristics. Table 1 shows the contents of the LCR. Details on each bit follow.

**Bits 0 and 1:** These two bits specify the number of bits in each transmitted or received serial character. The encoding of bits 0 and 1 is as follows:

<table>
<thead>
<tr>
<th>Bit 1</th>
<th>Bit 0</th>
<th>Character Length</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>5 Bits</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>6 Bits</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>7 Bits</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>8 Bits</td>
</tr>
</tbody>
</table>

**Bit 2:** This bit specifies the number of Stop bits transmitted and received in each serial character. If bit 2 is a logic 0, one Stop bit is generated in the transmitted data. If bit 2 is a logic 1 when a 5-bit word length is selected through bits 0 and 1, one and a half Stop bits are generated. If bit 2 is a logic 1 when either a 6-, 7-, or 8-bit word length is selected, two Stop bits are generated. The Receiver checks the first Stop-bit only, regardless of the number of Stop bits selected.

**Bit 3:** This bit is the Parity Enable bit. When bit 3 is a logic 1, a Parity bit is generated (transmit data) or checked (receive data) between the last data word bit and Stop bit of the serial data. (The Parity bit is used to produce an even or odd number of 1s when the data word bits and the Parity bit are summed.)

**Bit 4:** This bit is the Even Parity Select bit. When bit 3 is a logic 1 and bit 4 is a logic 0, an odd number of logic 1s is transmitted or checked in the data word bits and Parity bit. When bit 3 is a logic 1 and bit 4 is a logic 1, an even number of logic 1s is transmitted or checked.

**Bit 5:** This bit is the Stick Parity bit. When bits 3, 4 and 5 are logic 1 the Parity bit is transmitted and checked as a logic 0. If bits 3 and 5 are 1 and bit 4 is a logic 0 then the Parity bit is transmitted and checked as a logic 1. If bit 5 is a logic 0 Stick Parity is disabled.

**Bit 6:** This bit is the Break Control bit. It causes a break condition to be transmitted to the receiving UART. When it is set to a logic 1, the serial output (SOUT) is forced to the Spacing (logic 0) state. The break is disabled by setting bit 6 to a logic 0. The Break Control bit acts only on SOUT and has no effect on the transmitter logic.

Note: This feature enables the CPU to alert a terminal in a computer communications system. If the following sequence is followed, no erroneous or extraneous characters will be transmitted because of the break.

1. Load an all 0s, pad character, in response to THRE.
2. Set break after the next THRE
3. Wait for the transmitter to be idle, (TEMt=1), and clear break when normal transmission has to be restored.

During the break, the Transmitter can be used as a character timer to accurately establish the break duration.

**Bit 7:** This bit is the Divisor Latch Access Bit (DLAB). It must be set high (logic 1) to access the Divisor Latches of the Baud Generator during a Read or Write operation. It must be set low (logic 0) to access the Receiver Buffer, the Transmitter Holding Register, or the Interrupt Enable Register.

8.6.3 Line Status Register

This register provides status information to the CPU concerning the data transfer. Table 1 shows the contents of the Line Status Register. Details on each bit follow.

**Bit 0:** This bit is the receiver Data Ready (DR) indicator. Bit 0 is set to a logic 1 whenever a complete incoming character has been received and transferred into the Receiver Buffer Register or the FIFO. Bit 0 is reset to a logic 0 by reading all of the data in the Receiver Buffer Register or the FIFO.
Bit 1: This bit is the Overrun Error (OE) indicator. Bit 1 indicates that data in the Receiver Buffer Register was not read by the CPU before the next character was transferred into the Receiver Buffer Register, thereby destroying the previous character. The OE indicator is set to a logic 1 upon detection of an overrun condition and reset whenever the CPU reads the contents of the Line Status Register. If the FIFO mode data continues to fill the FIFO beyond the trigger level, an overrun error will occur only after the FIFO is full and the next character has been completely received in the shift register. OE is indicated to the CPU as soon as it happens. The character in the shift register is overwritten, but it is not transferred to the FIFO.

Bit 2: This bit is the Parity Error (PE) indicator. Bit 2 indicates that the received data character does not have the correct even or odd parity, as selected by the even-parityselect bit. The PE bit is set to a logic 1 upon detection of a parity error and is reset to a logic 0 whenever the CPU reads the contents of the Line Status Register. In the FIFO mode this error is associated with the particular character in the FIFO it applies to. This error is revealed to the CPU when its associated character is at the top of the FIFO.

Bit 3: This bit is the Framing Error (FE) indicator. Bit 3 indicates that the received character did not have a valid Stop bit. Bit 3 is set to a logic 1 whenever the Stop bit following the last data bit or parity bit is detected as a logic 0 bit (Spacing level). The FE indicator is reset whenever the CPU reads the contents of the Line Status Register. In the FIFO mode this error is associated with the particular character in the FIFO it applies to. This error is revealed to the CPU when its associated character is at the top of the FIFO. The UART will try to resynchronize after a framing error. To do this it assumes that the framing error was due to the next start bit, so it samples this “start” bit twice and then takes in the “data”.

Bit 4: This bit is the Break Interrupt (BI) indicator. Bit 4 is set to a logic 1 whenever the received data input is held in the Spacing (logic 0) state for longer than a full word transmission time (that is, the total time of Start bit + data bits + Parity + Stop bits). The BI indicator is reset whenever the CPU reads the contents of the Line Status Register. In the FIFO mode this error is associated with the particular character in the FIFO it applies to. This error is revealed to the CPU when its associated character is at the top of the FIFO. When break occurs only one zero character is loaded into the FIFO. The next character transfer is enabled after SIN goes to the marking state and receives the next valid start bit.

NOTE
Bits 1 through 4 are the error conditions that produce a Receiver Line Status interrupt whenever any of the corresponding conditions are detected and the interrupt is enabled.

<table>
<thead>
<tr>
<th>FIFO Mode Identification Register</th>
<th>Interrupt Set and Reset Functions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 3</td>
<td>Bit 2</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
Bit 5: This bit is the Transmitter Holding Register Empty (THRE) indicator. Bit 5 indicates that the UART is ready to accept a new character for transmission. In addition, this bit causes the UART to issue an interrupt to the CPU when the Transmit Holding Register Empty Interrupt enable is set high. The THRE bit is set to a logic 1 when a character is transferred from the Transmitter Holding Register into the Transmitter Shift Register. The bit is reset to logic 0 concurrently with the loading of the Transmitter Holding Register by the CPU. In the FIFO mode this bit is set when the XMIT FIFO is empty; it is cleared when at least 1 byte is written to the XMIT FIFO.

Bit 6: This bit is the Transmitter Empty (TEMT) indicator. Bit 6 is set to a logic 1 whenever the Transmitter Holding Register (THR) and the Transmitter Shift Register (TSR) are both empty. It is reset to a logic 0 whenever either the THR or TSR contains a data character. In the FIFO mode this bit is set to one whenever the transmitter FIFO and shift register are both empty.

Bit 7: In the 16450 Mode this is a 0. In the FIFO mode LSR7 is set when there is at least one parity error, framing error or break indication in the FIFO. LSR7 is cleared when the CPU reads the LSR, if there are no subsequent errors in the FIFO.

NOTE
The Line Status Register is intended for read operations only. Writing to this register is not recommended as this operation is only used for factory testing. In the FIFO mode the software must load a data byte in the Rx FIFO through Loopback Mode in order to write to LSR2–LSR4. LSR0 and LSR7 can’t be written to in FIFO mode.

8.6.4 FIFO Control Register
This is a write only register at the same location as the IIR (the IIR is a read only register). This register is used to enable the FIFOs, clear the FIFOs, set the RCVR FIFO trigger level, and select the type of DMA signalling.

Bit 0: Writing a 1 to FCR0 enables both the XMIT and RCVR FIFOs. Resetting FCR0 will clear all bytes in both FIFOs. When changing from the FIFO Mode to the 16450 Mode and vice versa, data is automatically cleared from the FIFOs. This bit must be a 1 when other FCR bits are written to or they will not be programmed.

Bit 1: Writing a 1 to FCR1 clears all bytes in the RCVR FIFO and resets its counter logic to 0. The shift register is not cleared. The 1 that is written to this bit position is self-clearing.

Bit 2: Writing a 1 to FCR2 clears all bytes in the XMIT FIFO and resets its counter logic to 0. The shift register is not cleared. The 1 that is written to this bit position is self-clearing.

Bit 3: Setting FCR3 to a 1 will cause the RXRDY and TXRDY pins to change from mode 0 to mode 1 if FCR0=1 (see description of RXRDY and TXRDY pins).

Bit 4, 5: FCR4 to FCR5 are reserved for future use.

Bit 6, 7: FCR6 and FCR7 are used to set the trigger level for the RCVR FIFO interrupt.

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>RCVR FIFO Trigger Level (Bytes)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>01</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>04</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>08</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>14</td>
</tr>
</tbody>
</table>

8.6.5 Interrupt Identification Register
In order to provide minimum software overhead during data character transfers, the UART prioritizes interrupts into four levels and records these in the interrupt Identification Register. The four levels of interrupt conditions in order of priority are Receiver Line Status; Received Data Ready; Transmitter Holding Register Empty; and MODEM Status.

When the CPU accesses the IIR, the UART freezes all interrupts and indicates the highest priority pending interrupt to the CPU. While this CPU access is occurring, the UART records new interrupts, but does not change its current indication until the access is complete. Table 1 shows the contents of the IIR. Details on each bit follow.
Bit 0: This bit can be used in a prioritized interrupt environment to indicate whether an interrupt is pending. When bit 0 is a logic 0, an interrupt is pending and the IIR contents may be used as a pointer to the appropriate interrupt service routine. When bit 0 is a logic 1, no interrupt is pending.

Bits 1 and 2: These two bits of the IIR are used to identify the highest priority interrupt pending as indicated in Table 5.

Bit 3: In the 16450 Mode this bit is 0. In the FIFO mode this bit is set along with bit 2 when a timeout interrupt is pending.

Bits 4 and 5: These two bits of the IIR are always logic 0.

Bits 6 and 7: These two bits are set when FCR0=1.

8.6.6 Interrupt Enable Register

This register enables the five types of UART interrupts. Each interrupt can individually activate the interrupt (INTR) output signal. It is possible to totally disable the interrupt system by resetting bits 0 through 3 of the Interrupt Enable Register (IER). Similarly, setting bits of the IER register to a logic 1, enables the selected interrupt(s). Disabling an interrupt prevents it from being indicated as active in the IIR and from activating the INTR output signal. All other system functions operate in their normal manner, including the setting of the Line Status and MODEM Status Registers. Table 1 shows the contents of the IER. Details on each bit follow.

Bit 0: This bit enables the Received Data Available Interrupt (and timeout interrupts in the FIFO mode) when set to logic 1.

Bit 1: This bit enables the Transmitter Holding Register Empty Interrupt when set to logic 1.

Bit 2: This bit enables the Receiver Line Status Interrupt when set to logic 1.

Bit 3: This bit enables the MODEM Status Interrupt when set to logic 1.

Bits 4 through 7: These four bits are always logic 0.

8.6.7 Modem Control Register

This register controls the interface with the MODEM or data set (or a peripheral device emulating a MODEM). The contents of the MODEM Control Register are indicated in Table 1 and are described below.

Bit 0: This bit controls the Data Terminal Ready (DTR) output. When bit 0 is set to a logic 1, the DTR output is forced to a logic 0. When bit 0 is reset to a logic 0, the DTR output is forced to a logic 1.

NOTE
The DTR output of the UART may be applied to an EIA inverting line driver (such as the DS1488) to obtain the proper polarity input at the succeeding MODEM or data set.

Bit 1: This bit controls the Request to Send (RTS) output. Bit 1 affects the RTS output in a manner identical to that described above for bit 0.

Bit 2: This bit controls the Output 1 (OUT 1) signal, which is an auxiliary user-designated output. Bit 2 affects the OUT 1 output in a manner identical to that described above for bit 0.

Bit 3: This bit controls the Output 2 (OUT 2) signal, which is an auxiliary user-designated output. Bit 3 affects the OUT 2 output in a manner identical to that described above for bit 0.

Bit 4: This bit provides a local loopback feature for diagnostic testing of the UART. When bit 4 is set to logic 1, the following occur the transmitter Serial Output (SOUT) is set to the Marking (logic 1) state; the receiver Serial Input (SIN) is disconnected; the output of the Transmitter Shift Register is “looped back” into the Receiver Shift Register input; the four MODEM Control inputs (DSR, CTS, RI, and DCD) are disconnected; and the four MODEM Control outputs (DTR, RTS, OUT 1, and OUT 2) are internally connected to the four MODEM Control inputs, and the MODEM Control output pins are forced to their inactive state (high). In the loopback mode, data that is transmitted is immediately received. This feature allows the processor to verify the transmit-and-received-data paths of the UART.
In the loopback mode, the receiver and transmitter interrupts are fully operational. Their sources are external to the part. The MODEM Control Interrupts are also operational, but the interrupts’ sources are now the lower four bits of the MODEM Control Register instead of the four MODEM Control inputs. The interrupts are still controlled by the Interrupt Enable Register.

**Bits 5 through 7:** These bits are permanently set to logic 0.

### 8.6.8 Modem Status Register

This register provides the current state of the control lines from the MODEM (or peripheral device) to the CPU. In addition to this current-state information, four bits of the MODEM Status Register provide change information. These bits are set to a logic 1 whenever a control input from the MODEM changes state. They are reset to logic 0 whenever the CPU reads the MODEM Status Register.

The contents of the MODEM Status Register are indicated in Table 1 and described below.

**Bit 0:** This bit is the Delta Clear to Send (DCTS) indicator. Bit 0 indicates that the $\overline{\text{CTS}}$ input to the chip has changed state since the last time it was read by the CPU.

**Bit 1:** This bit is the Delta Data Set Ready (DDSR) indicator. Bit 1 indicates that the DSR input to the chip has changed state since the last time it was read by the CPU.

**Bit 2:** This bit is the Trailing Edge of Ring Indicator (TERI) detector. Bit 2 indicates that the $\overline{\text{RI}}$ input to the chip has changed from a low to a high state.

**Bit 3:** This bit is the Delta Data Carrier Detect (DDCD) indicator. Bit 3 indicates that the $\overline{\text{DCD}}$ input to the chip has changed state.

> **NOTE**
> Whenever bit 0, 1, 2, or 3 is set to logic 1, a MODEM Status Interrupt is generated.

**Bit 4:** This bit is the complement of the Clear to Send ($\overline{\text{CTS}}$) input. If bit 4 (loop) of the MCR is set to a 1, this bit is equivalent to RTS in the MCR.

**Bit 5:** This bit is the complement of the Data Set Ready ($\overline{\text{DSR}}$) input. If bit 4 of the MCR is set to a 1, this bit is equivalent to DTR in the MCR.

**Bit 6:** This bit is the complement of the Ring Indicator ($\overline{\text{RI}}$) input. If bit 4 of the MCR is set to a 1, this bit is equivalent to OUT 1 in the MCR.

**Bit 7:** This bit is the complement of the Data Carrier Detect ($\overline{\text{DCD}}$) input. If bit 4 of the MCR is set to a 1, this bit is equivalent to OUT 2 in the MCR.

### 8.6.9 Scratchpad Register

This 8-bit Read/Write Register does not control the UART in anyway. It is intended as a scratchpad register to be used by the programmer to hold data temporarily.
9 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

9.1 Application Information
The PC16550D is a Universal Asynchronous Receiver/Transmitter (UART) with integrated transmit and receive FIFOs.

9.2 Typical Applications
The following sections describe the typical use cases and common implementation practices for this device.

9.2.1 Typical Interface for a High-Capacity Data Bus

Figure 15. Typical Application Schematic

9.2.1.1 Design Requirements
This section lists some critical areas for printed circuit board design consideration and study.

• Be sure to provide adequate power supply decoupling and filtering. These components should be placed as close to the power pins as possible.
• Ensure that signals fed to the PC1550D do not violate datasheet input min and max specs. To avoid excursion (over-shoot, or under-shoot), consider implementing series termination resistors. These are typically on the order of 10 Ω to 33 Ω.

9.2.1.2 Detailed Design Procedure
To begin the design process determine the following:

• Maximum power draw for PCB regulator selection.
• Determine a clocking scheme for the baud rate generator. Either apply a system reference clock or implement a crystal based clock solution.
• Review datasheet descriptions for each register and plan for the desired device configuration and operating mode.
Figure 16. Basic Connections of an PC16550D to an 8088 CPU
9.3 System Examples

9.3.1 Typical Clock Circuits

![Diagrams of clock circuits]

Table 6. Typical Crystal Oscillator Network\(^{(1)}\)

<table>
<thead>
<tr>
<th>CRYSTAL</th>
<th>RP</th>
<th>RX2</th>
<th>C1</th>
<th>C2</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.1 MHz</td>
<td>1 MX</td>
<td>1.5k</td>
<td>10-30 pF</td>
<td>40-60 pF</td>
</tr>
<tr>
<td>1.8 MHz</td>
<td>1 MX</td>
<td>1.5k</td>
<td>10-30 pF</td>
<td>40-60 pF</td>
</tr>
</tbody>
</table>

\(^{(1)}\) These R and C values are approximate and may vary 2x depending on the crystal characteristics. All crystal circuits should be designed specifically for the system.

10 Power Supply Recommendations

Power supply filtering typically consists of a bulk 22-\(\mu\)F capacitor with an array of 0.1-\(\mu\)F capacitors all placed near the device. Additional bypass capacitors or capacitors of different values may be required depending on system conditions.

11 Layout

11.1 Layout Guidelines

For a successful PCB layout, be sure to connect the power pins to power planes. Avoid long, skinny power traces. Route the parallel data lines and RCLK line as a phased match bus. Use controlled impedance traces for the serial data nets.
12 Device and Documentation Support

12.1 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community** *TI's Engineer-to-Engineer (E2E) Community*. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

12.2 Trademarks
E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

12.3 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

12.4 Glossary
**SLYZ022 — TI Glossary.**
This glossary lists and explains terms, acronyms, and definitions.

13 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>PC16550DV/NOPB</td>
<td>LIFEBUY</td>
<td>PLCC</td>
<td>FN</td>
<td>44</td>
<td>25</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-3-245C-168 HR</td>
<td>0 to 70</td>
<td>PC16550DV</td>
<td>PATENTED</td>
</tr>
<tr>
<td>PC16550DVX/NOPB</td>
<td>LIFEBUY</td>
<td>PLCC</td>
<td>FN</td>
<td>44</td>
<td>500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU SN</td>
<td>Level-3-245C-168 HR</td>
<td>0 to 70</td>
<td>PC16550DV</td>
<td>PATENTED</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE:** Product device recommended for new designs.
- **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "-" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.
NOTES:

1. All linear dimensions are in inches. Any dimensions in brackets are in millimeters. Any dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.

3. Dimension does not include mold protrusion. Maximum allowable mold protrusion .01 in [0.25 mm] per side.

4. Reference JEDEC registration MS-018.
NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
EXAMPLE STENCIL DESIGN

SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:4X

NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated