# **18-BIT STEREO AUDIO CODEC, SINGLE-ENDED ANALOG INPUT/OUTPUT**

# **FEATURES**

- Monolithic 18-Bit  $\Delta \Sigma$  ADC and DAC
- 16- or 18-Bit Input/Output Data
- Accepts Seven Alternate Formats
- Stereo ADC:
  - Single-Ended Voltage Input
  - 64× Oversampling Digital Filter
    - Pass-Band Ripple: ±0.05 dB
    - Stop-Band Attenuation: -65 dB
  - High Performance:
    - THD+N: -88 dB
    - SNR: 94 dB
    - Dynamic Range: 94 dB
  - Digital High-Pass Filter
- Stereo DAC
  - Single-Ended Voltage Outut
  - Analog Low-Pass Filter
  - 8× Oversampling Digital Filter
    - Pass-Band Ripple: ±0.17 dB
    - Stop-Band Attenuation: 35 dB
  - High Performance:
    - THD+N: -90 dB
    - SNR: 98 dB
    - Dynamic Range: 97 dB
- Special Features (PCM3000)
  - Digital De-Emphasis
  - Digital Attenuation (256 Steps)
  - Soft Mute
  - Digital Loopback
- Sample Rate: 4 kHz to 48 kHz
- System Clock: 256 f<sub>s</sub>, 384 f<sub>s</sub>, 512 f<sub>s</sub>

- Single 5-V Power Supply
- Small Package: SSOP-28

# **APPLICATIONS**

- Sampling Keyboards
- Digital Mixers
- Mini-Disk Recorders
- Hard-Disk Recorders
- Karaoke Systems
- DSP-Based Car Stereo
- DAT Recorders
- Video Conferencing

# DESCRIPTION

The PCM3000/3001 is a low-cost, single-chip stereo audio codec (analog-to-digital and digital-to-analog converter) with single-ended analog voltage input and output.

Both ADCs and DACs employ delta-sigma modulation with 64-times oversampling. The ADCs include a digital decimation filter and the DACs include an 8-times oversampling digital interpolation filter. The DACs also include digital attenuation, de-emphasis, infinite zero detection and soft mute to form a complete subsystem. The PCM3000/3001 operates with left-justified, right-justified, I<sup>2</sup>S or DSP data formats.

The PCM3000 can be programmed with a three-wire serial interface for special features and data formats. The PCM3001 can be pin-programmed for data formats.

The PCM3000 and PCM3001 are fabricated using a highly advanced CMOS process and are available in a small 28-pin SSOP package. The PCM3000/3001 are suitable for a wide variety of cost-sensitive consumer applications where good performance is required.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

System Two, Audio Precision are trademarks of Audio Precision, Inc. All other trademarks are the property of their respective owners.







This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ELECTRICAL CHARACTERISTICS

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{DD} = V_{CC} = 5 \text{ V}$ ,  $f_S = 44.1 \text{ kHz}$ , SYSCLK = 384  $f_{S,}$  CLKIO input, and 18-bit data, unless otherwise noted

|                                | PARAMETER                         | TEST CONDITIONS                     | MIN                  | TYP     | MAX                  | UNIT              |  |
|--------------------------------|-----------------------------------|-------------------------------------|----------------------|---------|----------------------|-------------------|--|
| DIGITAL                        | INPUT/OUTPUT                      | 1                                   | ÷                    |         |                      |                   |  |
| Input Log                      | jic                               |                                     |                      |         |                      |                   |  |
| $V_{IH}^{(1)}$                 |                                   |                                     | 2                    |         |                      |                   |  |
| $V_{IL}^{(1)}$                 | Input logic level                 |                                     |                      |         | 0.8                  | VDC               |  |
| I <sub>IN</sub> <sup>(2)</sup> |                                   |                                     |                      |         | ±1                   | ۵                 |  |
| I <sub>IN</sub> <sup>(3)</sup> | Input logic current               |                                     |                      |         | -120                 | μΑ                |  |
| V <sub>IH</sub> <sup>(4)</sup> |                                   |                                     | 0.64 V <sub>DD</sub> |         |                      | VDC               |  |
| V <sub>IL</sub> <sup>(4)</sup> | Input logic level                 |                                     |                      |         | 0.28 V <sub>DD</sub> |                   |  |
| I <sub>IN</sub> <sup>(4)</sup> | Input logic current               |                                     |                      |         | ±40                  | μA                |  |
| Output Lo                      | ogic                              | 1                                   | ÷                    |         |                      |                   |  |
| V <sub>OH</sub> <sup>(5)</sup> |                                   | I <sub>OUT</sub> = -1.6 mA          | 4.5                  |         |                      |                   |  |
| V <sub>OL</sub> <sup>(5)</sup> | Output logic level                | I <sub>OUT</sub> = 3.2 mA           |                      |         | 0.5                  |                   |  |
| V <sub>OH</sub> <sup>(6)</sup> |                                   | I <sub>OUT</sub> = -3.2 mA          | 4.5                  |         |                      | VDC               |  |
| V <sub>OL</sub> <sup>(6)</sup> | Output logic level                | I <sub>OUT</sub> = 3.2 mA           |                      |         | 0.5                  |                   |  |
| Clock Fre                      | equency                           |                                     |                      |         |                      |                   |  |
| f <sub>S</sub>                 | Sampling frequency                |                                     | 4 <sup>(7)</sup>     | 44.1    | 48                   | kHz               |  |
|                                |                                   | 256 f <sub>S</sub>                  | 1.024                | 11.2896 | 12.288               |                   |  |
|                                | System clock frequency            | 384 f <sub>S</sub>                  | 1.536                | 16.9344 | 18.432               | MHz               |  |
|                                |                                   | 512 f <sub>S</sub>                  | 2.048                | 22.5792 | 24.576               |                   |  |
| ADC CHA                        | ARACTERISTICS                     |                                     |                      |         |                      |                   |  |
| Resolutio                      | on                                |                                     |                      | 18      |                      | Bits              |  |
| DC Accui                       | racy                              |                                     |                      |         |                      |                   |  |
|                                | Gain mismatch, channel-to-channel |                                     |                      | ±1      | ±5                   | 04 - <b>1</b> EOD |  |
|                                | Gain error                        |                                     |                      | ±2      | ±5                   | % of FSR          |  |
|                                | Gain drift                        |                                     |                      | ±20     |                      | ppm of FSR/°C     |  |
|                                | Bipolar zero error                | High-pass filter off <sup>(8)</sup> |                      | ±1.7    |                      | % of FSR          |  |
|                                | Bipolar zero drift                | High-pass filter off <sup>(8)</sup> |                      | ±20     |                      | ppm of FSR/°C     |  |

(1) Pins 16, 17, 18, 22, 25, 26, 27, 28: LRCIN, BCKIN, DIN, CLKIO, MC/FMT2, MD/FMT1, ML/FMT0, RSTB

(2) Pins 16, 17, 18, 22: LRCIN, BCKIN, DIN, CLKIO (Schmitt-trigger input)

(3) Pins 25, 26, 27, 28: MC/FMT2, MD/FMT1, ML/FMT0, RSTB (Schmitt-trigger input, 70-kΩ internal pullup resistor)

(4) Pin 20: XTI

(5) Pins 19, 22: DOUT, CLKIO

(6) Pin 21: XTO

(7) Refer to Application Bulletin SBAA033 for information relating to operation at lower sampling frequencies.

(8) High-pass filter disabled (PCM3000 only) to measure dc offset



# **ELECTRICAL CHARACTERISTICS (continued)**

All specifications at  $T_A = 25^{\circ}$ C,  $V_{DD} = V_{CC} = 5$  V,  $f_S = 44.1$  kHz, SYSCLK = 384  $f_{S,}$  CLKIO input, and 18-bit data, unless otherwise noted

| PARAMETER                            | TEST CONDITIONS                      | MIN                  | TYP                  | MAX                  | UNIT          |
|--------------------------------------|--------------------------------------|----------------------|----------------------|----------------------|---------------|
| Dynamic Performance <sup>(9)</sup>   |                                      |                      |                      |                      |               |
|                                      | f = 1 kHz, V <sub>IN</sub> = -0.5 dB |                      | -88                  | -80                  |               |
| THD+N                                | f = 1 kHz, V <sub>IN</sub> = –60 dB  |                      | -31                  |                      | dB            |
| Dynamic range                        | f = 1 kHz, A-weighted                | 90                   | 94                   |                      | dB            |
| Signal-to-noise ratio                | f = 1 kHz, A-weighted                | 90                   | 94                   |                      | dB            |
| Channel separation                   |                                      | 88                   | 92                   |                      | dB            |
| Digital Filter Performance           | L                                    |                      |                      |                      |               |
| Pass band                            |                                      |                      |                      | 0.454 f <sub>S</sub> | Hz            |
| Stop band                            |                                      | 0.583 f <sub>S</sub> |                      |                      | Hz            |
| Pass-band ripple                     |                                      |                      |                      | ±0.05                | dB            |
| Stop-band attenuation                |                                      | -65                  |                      |                      | dB            |
| Delay time (latency)                 |                                      |                      | 17.4/f <sub>S</sub>  |                      | S             |
| Digital High-Pass Filter Response    |                                      |                      | <b>3</b>             |                      |               |
| Cutoff frequency                     | –3 dB                                |                      | 0.019 f <sub>S</sub> |                      | mHz           |
| ANALOG INPUT                         |                                      |                      |                      |                      |               |
| Voltage range                        | 0 dB (full scale)                    |                      | 2.9                  |                      | Vp-p          |
| Center voltage                       |                                      |                      | 2.1                  |                      | VDC           |
| Input impedance                      |                                      |                      | 15                   |                      | kΩ            |
| Antialiasing Filter                  |                                      |                      |                      |                      |               |
| Cutoff frequency                     | –3 dB, C <sub>EXT</sub> = 470 pF     |                      | 170                  |                      | kHz           |
| DAC CHARACTERISTICS                  |                                      |                      |                      |                      |               |
| Resolution                           |                                      |                      | 18                   |                      | Bits          |
| DC Accuracy                          |                                      |                      |                      |                      |               |
| Gain mismatch, channel-to-channel    |                                      |                      | ±1                   | ±5                   | % of FSR      |
| Gain error                           |                                      |                      | ±1                   | ±5                   | % of FSR      |
| Gain drift                           |                                      |                      | ±20                  |                      | ppm of FSR/°C |
| Bipolar zero error                   |                                      |                      | ±1                   |                      | % of FSR      |
| Bipolar zero drift                   |                                      |                      | ±20                  |                      | ppm of FSR/°C |
| Dynamic Performance <sup>(9)</sup>   |                                      |                      |                      |                      |               |
|                                      | V <sub>OUT</sub> = 0 dB (full scale) |                      | -90                  | -80                  |               |
| THD+N                                | $V_{OUT} = -60 \text{ dB}$           |                      | -34                  |                      | dB            |
| Dynamic range                        | EIAJ A-weighted                      | 90                   | 97                   |                      | dB            |
| Signal-to-noise ratio (idle channel) | EIAJ A-weighted                      | 92                   | 98                   |                      | dB            |
| Channel separation                   |                                      | 90                   | 95                   |                      | dB            |
| Digital Filter Performance           |                                      |                      |                      |                      | 30            |
| Pass band                            |                                      |                      |                      | 0.445 f <sub>S</sub> | Hz            |
| Stop band                            |                                      | 0.555 f <sub>S</sub> |                      | 0.440 18             | Hz            |
| Pass-band ripple                     |                                      | 0.000 15             |                      | ±0.17                | dB            |
| Stop-band attenuation                |                                      | -35                  |                      | ±0.17                | dB            |
| Delay time                           |                                      |                      | 11.1/f <sub>S</sub>  |                      | s             |

(9) f<sub>IN</sub> = 1 kHz, using the System Two<sup>™</sup> audio measurement system by Audio Precision<sup>™</sup>, rms mode with 20-kHz LPF, 400-Hz HPF used for performance calculation or measurement.



# **ELECTRICAL CHARACTERISTICS (continued)**

All specifications at  $T_A = 25^{\circ}$ C,  $V_{DD} = V_{CC} = 5$  V,  $f_S = 44.1$  kHz, SYSCLK = 384  $f_{S,}$  CLKIO input, and 18-bit data, unless otherwise noted

| PARAMETER                                         |                    | TEST CONDITIONS         | MIN | TYP                  | MAX      | UNIT |
|---------------------------------------------------|--------------------|-------------------------|-----|----------------------|----------|------|
| Analog Out                                        | put                | · · ·                   |     |                      | <u>.</u> |      |
|                                                   | Voltage range      |                         |     | 0.62 V <sub>CC</sub> |          | Vp-p |
|                                                   | Center voltage     |                         |     | 0.5 V <sub>CC</sub>  |          | VDC  |
|                                                   | Load impedance     | AC load                 | 5   |                      |          | kΩ   |
| Analog Low                                        | -Pass Filter       | · · ·                   |     |                      | U        |      |
|                                                   | Frequency response | f = 20 kHz              |     | -0.16                |          | dB   |
| POWER SU                                          | PPLY REQUIREMENTS  | · · ·                   |     |                      | <u>.</u> |      |
| V <sub>CC</sub>                                   |                    |                         | 4.5 | 5                    | 5.5      | VDC  |
| V <sub>DD</sub>                                   | Voltage range      |                         | 4.5 | 5                    | 5.5      | VDC  |
| I <sub>CC</sub> , I <sub>DD</sub> <sup>(10)</sup> | Supply current     | $V_{CC} = V_{DD} = 5 V$ |     | 32                   | 50       | mA   |
|                                                   | Power dissipation  | $V_{CC} = V_{DD} = 5 V$ |     | 160                  | 250      | mW   |
| TEMPERAT                                          | URE RANGE          | · · ·                   |     |                      |          |      |
| T <sub>A</sub> Operation                          |                    |                         | -25 |                      | 85       | °C   |
| T <sub>stg</sub>                                  | Storage            |                         | -55 |                      | 125      | °C   |
| θ <sub>JA</sub>                                   | Thermal resistance |                         |     | 100                  |          | °C/W |

(10) With no load on XTO and CLKIO

#### **PACKAGE/ORDERING INFORMATION**

| PRODUCT    | PACKAGE     | PACKAGE<br>CODE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA | QUANTITY      |          |       |    |
|------------|-------------|-----------------|--------------------|--------------------|--------------------|---------------|----------|-------|----|
| PCM3000E   |             | PCM3000E        | PCM3000E           | Rails              | 47                 |               |          |       |    |
| PCIVI3000E |             |                 | DP                 | DB                 | PCM3000E/2K        | Tape and reel | 2000     |       |    |
|            | 28-pin SSOP | 26-pin 550P     | 20-pin 550P        | 20-pill 330P       | DB                 |               | PCM3001E | Rails | 47 |
| PCM3001E   |             |                 | PCM3001E           | PCM3001E/2K        | Tape and reel      | 2000          |          |       |    |

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

| Supply voltage: V <sub>DD</sub> , V <sub>CC</sub> 1, V <sub>CC</sub> 2 | –0.3 V to 6.5 V                                               |
|------------------------------------------------------------------------|---------------------------------------------------------------|
| Supply voltage differences                                             | ±0.1 V                                                        |
| GND voltage differences                                                | ±0.1 V                                                        |
| Digital input voltage                                                  | -0.3 to V <sub>DD</sub> + 0.3 V, < 6.5 V                      |
| Analog input voltage                                                   | -0.3 to V <sub>CC</sub> 1, V <sub>CC</sub> 2 + 0.3 V, < 6.5 V |
| Power dissipation                                                      | 300 mW                                                        |
| Input current (any pins except supplies)                               | ±10 mA                                                        |
| Operating temperature                                                  | –25°C to 85°C                                                 |
| Storage temperature                                                    | –55°C to 125°C                                                |
| Lead temperature, soldering                                            | 260°C, 5 s                                                    |
| Package temperature (IR reflow, peak)                                  | 235°C                                                         |

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                                                             |                | MIN   | NOM | MAX    | UNIT |
|-------------------------------------------------------------|----------------|-------|-----|--------|------|
| Analog supply voltage, V <sub>CC</sub> 1, V <sub>CC</sub> 2 |                | 4.5   | 5   | 5.5    | VDC  |
| Digital supply voltage, V <sub>DD</sub>                     |                | 4.5   | 5   | 5.5    | VDC  |
| Analog input voltage, full scale (-0 c                      | dB)            |       | 2.9 |        | Vp-p |
| Digital input logic family                                  |                |       | TTL |        |      |
| Digital input clock frequency                               | System clock   | 8.192 |     | 24.576 | MHz  |
|                                                             | Sampling clock | 32    |     | 48     | kHz  |
| Analog output load resistance                               |                | 5     |     |        | kΩ   |
| Analog output load capacitance                              |                |       | 50  |        | pF   |
| Digital output load capacitance                             |                |       | 10  |        | pF   |
| Operating free-air temperature, T <sub>A</sub>              |                | -25   |     | 85     | °C   |



#### PIN CONFIGURATION—PCM3000/3001





P0007-01

#### PIN ASSIGNMENTS—PCM3000

| NAME               | PIN | I/O | DESCRIPTION                                                       |
|--------------------|-----|-----|-------------------------------------------------------------------|
| AGND1              | 3   | -   | ADC analog ground                                                 |
| AGND2              | 13  | -   | DAC analog ground                                                 |
| BCKIN              | 17  | I   | Bit clock input <sup>(1)</sup>                                    |
| C <sub>IN</sub> NL | 9   | -   | ADC antialias filter capacitor (-), Lch                           |
| C <sub>IN</sub> NR | 8   | -   | ADC antialias filter capacitor (-), Rch                           |
| C <sub>IN</sub> PL | 10  | -   | ADC antialias filter capacitor (+), Lch                           |
| C <sub>IN</sub> PR | 7   | -   | ADC antialias filter capacitor (+), Rch                           |
| CLKIO              | 22  | I/O | Buffered oscillator output or external clock input <sup>(1)</sup> |
| DGND               | 24  | -   | Digital ground                                                    |
| DIN                | 18  | I   | Data input <sup>(1)</sup>                                         |
| DOUT               | 19  | 0   | Data output                                                       |
| LRCIN              | 16  | I   | Sample rate clock input (f <sub>S</sub> ) <sup>(1)</sup>          |
| MC                 | 25  | I   | Serial mode control, bit clock                                    |
| MD                 | 26  | I   | Serial mode control, data                                         |
| ML                 | 27  | I   | Serial mode control, strobe pulse                                 |
| RSTB               | 28  | I   | Reset, active-low <sup>(1)(2)</sup>                               |
| V <sub>CC</sub> 1  | 2   | -   | ADC analog power supply                                           |
| V <sub>CC</sub> 2  | 14  | -   | DAC analog power supply                                           |
| V <sub>DD</sub>    | 23  | -   | Digital power supply                                              |
| VCOM               | 11  | -   | DAC output common                                                 |
| V <sub>IN</sub> L  | 1   | I   | ADC analog input, Lch                                             |
| V <sub>IN</sub> R  | 6   | I   | ADC analog input, Rch                                             |
| V <sub>OUT</sub> L | 15  | 0   | DAC analog output, Lch                                            |
| V <sub>OUT</sub> R | 12  | 0   | DAC analog output, Rch                                            |
| V <sub>REF</sub> L | 4   | -   | ADC input reference, Lch                                          |
| V <sub>REF</sub> R | 5   | -   | ADC input reference, Rch                                          |

(1) Schmitt-trigger input

(2) With 70-k $\Omega$  typical internal pullup resistor



# PIN ASSIGNMENTS—PCM3000 (continued)

| NAME | PIN | I/O | DESCRIPTION       |
|------|-----|-----|-------------------|
| XTI  | 20  | I   | Oscillator input  |
| ХТО  | 21  | 0   | Oscillator output |

#### PIN ASSIGNMENTS—PCM3001

| NAME               | PIN | I/O | DESCRIPTION                                                       |
|--------------------|-----|-----|-------------------------------------------------------------------|
| AGND1              | 3   | _   | ADC analog ground                                                 |
| AGND2              | 13  | _   | DAC analog ground                                                 |
| BCKIN              | 17  | I   | Bit clock input <sup>(1)</sup>                                    |
| C <sub>IN</sub> NL | 9   | -   | ADC antialias filter capacitor (-), Lch                           |
| C <sub>IN</sub> NR | 8   | _   | ADC antialias filter capacitor (-), Rch                           |
| C <sub>IN</sub> PL | 10  | _   | ADC antialias filter capacitor (+), Lch                           |
| C <sub>IN</sub> PR | 7   | _   | ADC antialias filter capacitor (+), Rch                           |
| CLKIO              | 22  | I/O | Buffered oscillator output or external clock input <sup>(1)</sup> |
| DGND               | 24  | -   | Digital ground                                                    |
| DIN                | 18  | I   | Data input <sup>(1)</sup>                                         |
| DOUT               | 19  | 0   | Data output                                                       |
| FMT0               | 27  | I   | Audio data format control 0 <sup>(1)(2)</sup>                     |
| FMT1               | 26  | I   | Audio data format control 1 <sup>(1)(2)</sup>                     |
| FMT2               | 25  | I   | Audio data format control 2 <sup>(1)(2)</sup>                     |
| LRCIN              | 16  | I   | Sample rate clock input (f <sub>S</sub> ) <sup>(1)</sup>          |
| RSTB               | 28  | I   | Reset, active-low <sup>(1)(2)</sup>                               |
| V <sub>CC</sub> 1  | 2   | -   | ADC analog power supply                                           |
| V <sub>CC</sub> 2  | 14  | _   | DAC analog power supply                                           |
| V <sub>DD</sub>    | 23  | -   | Digital power supply                                              |
| VCOM               | 11  | -   | DAC output common                                                 |
| V <sub>IN</sub> L  | 1   | I   | ADC analog input, Lch                                             |
| V <sub>IN</sub> R  | 6   | I   | ADC analog input, Rch                                             |
| V <sub>OUT</sub> L | 15  | 0   | DAC analog output, Lch                                            |
| V <sub>OUT</sub> R | 12  | 0   | DAC analog output, Rch                                            |
| V <sub>REF</sub> L | 4   | _   | ADC input reference, Lch                                          |
| V <sub>REF</sub> R | 5   | -   | ADC input reference, Rch                                          |
| XTI                | 20  | I   | Oscillator input                                                  |
| XTO                | 21  | 0   | Oscillator output                                                 |

Schmitt-trigger input
With 70-kΩ typical internal pullup resistor



# TYPICAL PERFORMANCE CURVES OF ADC SECTION

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{CC} = V_{DD} = 5 \text{ V}$ ,  $f_{IN} = 1 \text{ kHz}$ ,  $f_S = 44.1 \text{ kHz}$ , 18-bit data,  $V_{IN} = 2.9 \text{ Vp-p}$ , and SYSCLK = 384  $f_S$ , unless otherwise noted





# **TYPICAL PERFORMANCE CURVES OF ADC SECTION (continued)**

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{CC} = V_{DD} = 5$  V,  $f_{IN} = 1$  kHz,  $f_S = 44.1$  kHz, 18-bit data,  $V_{IN} = 2.9$  Vp-p, and SYSCLK = 384  $f_S$ , unless otherwise noted



#### TYPICAL PERFORMANCE CURVES OF DAC SECTION

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{CC} = V_{DD} = 5 \text{ V}$ ,  $f_{IN} = 1 \text{ kHz}$ ,  $f_S = 44.1 \text{ kHz}$ , 18-bit data, and SYSCLK = 384  $f_S$ , unless otherwise noted



### **TYPICAL PERFORMANCE CURVES OF DAC SECTION (continued)**

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{CC} = V_{DD} = 5 \text{ V}$ ,  $f_{IN} = 1 \text{ kHz}$ ,  $f_S = 44.1 \text{ kHz}$ , 18-bit data, and SYSCLK = 384  $f_S$ , unless otherwise noted











# TYPICAL PERFORMANCE CURVES OF INTERNAL FILTERS (ADCs)

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{CC} = V_{DD} = 5$  V, and SYSCLK = 384  $f_S$ , unless otherwise noted

### **DECIMATION FILTER**









Figure 13.

# TEXAS INSTRUMENTS www.ti.com

# TYPICAL PERFORMANCE CURVES OF INTERNAL FILTERS (ADCs) (continued)

All specifications at  $T_{A}$  = 25°C,  $V_{CC}$  =  $V_{DD}$  = 5 V, and SYSCLK = 384  $f_{S}$ , unless otherwise noted

#### **HIGH-PASS FILTER**



#### ANTIALIASING FILTER





# **TYPICAL PERFORMANCE CURVES OF INTERNAL FILTERS (DACs)**

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{CC} = V_{DD} = 5$  V, and SYSCLK = 384  $f_S$ , unless otherwise noted

#### **DIGITAL FILTER**





#### **DE-EMPHASIS FILTER**







# **TYPICAL PERFORMANCE CURVES OF INTERNAL FILTERS (DACs) (continued)**

All specifications at  $T_A = 25^{\circ}C$ ,  $V_{CC} = V_{DD} = 5$  V, and SYSCLK = 384  $f_S$ , unless otherwise noted





# **TYPICAL PERFORMANCE CURVES OF INTERNAL FILTERS (DACs) (continued)**

All specifications at  $T_{A}$  = 25°C,  $V_{CC}$  =  $V_{DD}$  = 5 V, and SYSCLK = 384  $f_{S}$ , unless otherwise noted

# ANALOG LOW-PASS FILTER







#### Block Diagram



B0004-05



Figure 17. Analog Front-End (Single-Channel)

### PCM AUDIO INTERFACE

The four-wire digital audio interface for the PCM3000/3001 is on LRCIN (pin 16), BCKIN (pin 17), DIN (pin 18), and DOUT (pin 19). The PCM3000/3001 can operate with seven different data formats. For the PCM3000, these formats are selected through program register 3 in the software mode. For the PCM3001, data formats are selected by pin-strapping the three format pins. Figure 18, Figure 19, Figure 20 and Figure 21 illustrate the audio data input/output format. Figure 22 shows the audio data input/output timing. The PCM3000/3001 can accept 32, 48, or 64 bit clocks (BCKIN) during one clock of LRCIN. Only formats 0, 2, and 6 can be selected when 32 bit clocks/LRCIN are applied.



#### FORMAT 0: FMT[2:0] = 000

DAC: 16-Bit, MSB-First, Right-Justified



#### ADC: 16-Bit, MSB-First, Left-Justified



#### FORMAT 1: FMT[2:0] = 001





FORMAT 2: FMT[2:0] = 010

Texas

TRUMENTS www.ti.com

IN



ADC: 16-Bit, MSB-First, Right-Justified



### FORMAT 3: FMT[2:0] = 011







1

LSB

#### FORMAT 4: FMT[2:0] = 100



LSB

ADC: 18-Bit, MSB-First, Left-Justified

1 2 3

MSB



MSB

#### FORMAT 5: FMT[2:0] = 101



T0016-09





PCM3000 PCM3001

FORMAT 6: FMT[2:0] = 110



Figure 21. Audio Data Input/Output Format (Format 6)





Figure 22. Audio Data Input/Output Timing

#### SYSTEM CLOCK

The system clock for the PCM3000/3001 must be either 256  $f_S$ , 384  $f_S$ , or 512  $f_S$ , where  $f_S$  is the audio sampling frequency. The system clock can be either a crystal oscillator placed between XTI (pin 20) and XTO (pin 21), or an external clock input. If an external clock is used, the clock is provided to either XTI or CLKIO (pin 22), and XTO is open. The PCM3000/3001 has an XTI clock detection circuit which senses if an XTI clock is operating. When the external clock is delivered to XTI, CLKIO is a buffered output of XTI. When XTI is connected to ground, the external clock must be tied to CLKIO. For best performance, the external-clock-input-2 circuit in Figure 23 is recommended.

The PCM3000/3001 also has a system-clock detection circuit which automatically senses if the system clock is operating at 256  $f_s$ , 384  $f_s$ , or 512  $f_s$ . When a 384- $f_s$  or 512- $f_s$  system clock is used, the clock is divided into 256  $f_s$  automatically. The 256- $f_s$  clock is used to operate the digital filters and the modulators.

Table 1 lists the relationship of typical sampling frequencies and system clock frequencies, and Figure 23 and Figure 24 illustrate the typical system clock connections and external system clock timing.



Crystal Resonator Connection (Xtal must be fundamental mode, parallel resonant)



S0017-01

Figure 23. System Clock Connections

| SAMPLING RATE FREQUENCY (kHz) | SYSTEM CLOCK FREQUENCY (MHz) |                    |                       |                         |
|-------------------------------|------------------------------|--------------------|-----------------------|-------------------------|
|                               | 256 f <sub>S</sub>           | 384 f <sub>S</sub> | 512 f <sub>S</sub>    |                         |
| 32                            | 8.1920                       | 12.2880            | 16.3840               |                         |
| 44.1                          | 11.2896                      | 16.9344            | 22.5792               |                         |
| 48                            | 12.2880                      | 18.4320            | 24.5760               |                         |
|                               |                              |                    | ХТІ                   | CLKIC                   |
|                               |                              |                    | XTI<br>3.2 V<br>1.4 V | CLKIC<br>2.0 V<br>0.8 V |
|                               | t <sub>(CLKIH)</sub>         | 12                 | 3.2 V                 | 2.0 V<br>0.8 V          |





#### **POWER-ON RESET**

The PCM3000/3001 has internal power-on reset circuitry. Power-on reset occurs when the system clock (XTI or CLKIO) is active and  $V_{DD} > 4$  V. For the PCM3001, the system clock must complete a minimum of 3 complete cycles prior to  $V_{DD} > 4$  V to ensure proper reset operation. The initialization sequence requires 1024 system cycles for completion, as shown in Figure 25. Figure 26 shows the state of the DAC and ADC outputs during and after the reset sequence.



Figure 25. Internal Power-On Reset Timing



- (1) Power down is for PCM3000 only.
- (2) The HPF transient response (exponentially attenuated signal from ±1.5% dc with 200-ms time constant) appears initially.

#### Figure 26. DAC Output and ADC Output for Reset and Power Down

#### **EXTERNAL RESET**

The PCM3000/3001 includes a reset input, RSTB (pin 28). As shown in Figure 27, the external reset signal must drive RSTB low for a minimum of 40 nanoseconds while the system clock is active in order to initiate the reset sequence. Initialization starts on the rising edge of RSTB, and requires 1024 system clock cycles for completion. Figure 26 shows the state of the DAC and ADC outputs during and after the reset sequence.





#### SYNCHRONIZATION WITH THE DIGITAL AUDIO SYSTEM

The PCM3000/3001 operates with LRCIN synchronized to the system clock. The codec does not require any specific phase relationship between LRCIN and the system clock, but there must be synchronization of LRCIN and the system clock. If the synchronization between the system clock and LRCIN changes more than 6 bit clocks (BCKIN) during one sample (LRCIN) period because of phase jitter on LRCIN, internal operation of the DAC stops within  $1/f_S$ , and the analog output is forced to bipolar zero ( $V_{CC}2/2$ ) until the system clock is resynchronized to LRCIN. Internal operation of the ADC also stops within  $1/f_S$ , and the digital output codes are set to bipolar zero until resynchronization occurs. If LRCIN is synchronized within 5 or fewer bit clocks to the system clock, operation remains normal.

Figure 28 illustrates the effects on the output when synchronization is lost. Before the outputs are forced to bipolar zero ( $<1/f_S$  seconds), the outputs are not defined and some noise may occur. During the transitions between normal data and undefined states, the output has discontinuities, which cause output noise.

TEXAS INSTRUMENTS www.ti.com

SBAS055A-OCTOBER 2000-REVISED OCTOBER 2004



(1) The HPF transient response (exponentially attenuated signal from ±1.5% dc with 200-ms time constant) appears initially.

#### Figure 28. DAC Output and ADC Output For Loss of Synchronization

#### **OPERATIONAL CONTROL**

The PCM3000 can be controlled in the software mode with a three-wire serial interface on MC (pin 25), MD (pin 26), and ML (pin 27). Table 2 indicates selectable functions, and Figure 29 and Figure 30 illustrate control data input format and timing. The PCM3001 only allows for control of data format.

| FUNCTION                                    | ADC/DAC | DEFAULT (PCM3000)                                   |
|---------------------------------------------|---------|-----------------------------------------------------|
| Audio data format (7 selectable formats)    | ADC/DAC | DAC: 16-bit, MSB-first, right-justified             |
|                                             |         | ADC: 16-bit, MSB-first, left-justified              |
| LRCIN polarity                              | ADC/DAC | Left/right = high/low                               |
| Loopback control                            | ADC/DAC | OFF                                                 |
| Left-channel attenuation                    | DAC     | 0 dB                                                |
| Right-channel attenuation                   | DAC     | 0 dB                                                |
| Attenuation control                         | DAC     | Left channel and right channel = individual control |
| Infinite zero detection                     | DAC     | OFF                                                 |
| DAC output control                          | DAC     | Output enabled                                      |
| Soft mute control                           | DAC     | OFF                                                 |
| De-emphasis (OFF, 32 kHz, 44.1 kHz, 48 kHz) | DAC     | OFF                                                 |
| Power-down control                          | ADC     | OFF                                                 |
| High-pass filter operation                  | ADC     | ON                                                  |

#### **Table 2. Selectable Functions**







| MC pulse duration, LOW                      | t <sub>(MCL)</sub>                          | 40 ns (min)                           |
|---------------------------------------------|---------------------------------------------|---------------------------------------|
| MC pulse duration, HIGH                     | t <sub>(MCH)</sub>                          | 40 ns (min)                           |
| MD setup time                               | t <sub>(MDS)</sub>                          | 40 ns (min)                           |
| MD hold time                                | t <sub>(MDH)</sub>                          | 40 ns (min)                           |
| ML low-level time                           | t <sub>(MLL)</sub>                          | 40 ns + 1 SYSCLK <sup>(1)</sup> (min) |
| ML high-level time                          | t <sub>(MHH)</sub>                          | 40 ns + 1 SYSCLK <sup>(1)</sup> (min) |
| ML setup time <sup>(2)</sup>                | t <sub>(MLS)</sub>                          | 40 ns (min)                           |
| ML hold time <sup>(3)</sup>                 | t <sub>(MLH)</sub>                          | 40 ns (min)                           |
| SYSCLK (period): 1/256 f <sub>S</sub> or 1/ | '384 f <sub>S</sub> or 1/512 f <sub>S</sub> |                                       |

(1) SYSCK: system clock cycle

- (2) ML rising edge to the next MC rising edge
- (3) MC rising edge for LSB-to-ML rising edge

#### Figure 30. Control Data Input Timing

#### **MAPPING OF PROGRAM REGISTERS**

|            | B15                                                           | B14 | B13 | B12 | B11 | B10 | B9 | B8   | B7   | B6  | B5  | B4   | B3   | B2   | B1   | B0  |
|------------|---------------------------------------------------------------|-----|-----|-----|-----|-----|----|------|------|-----|-----|------|------|------|------|-----|
| REGISTER 0 | res                                                           | res | res | res | res | A1  | A0 | LDL  | AL7  | AL6 | AL5 | AL4  | AL3  | AL2  | AL1  | AL0 |
| REGISTER 1 | res                                                           | res | res | res | res | A1  | A0 | LDR  | AR7  | AR6 | AR5 | AR4  | AR3  | AR2  | AR1  | AR0 |
| REGISTER 2 | res                                                           | res | res | res | res | A1  | A0 | PDWN | BYPS | res | ATC | IZD  | OUT  | DEM1 | DEM0 | MUT |
| REGISTER 3 | res                                                           | res | res | res | res | A1  | A0 | res  | res  | res | LOP | FMT2 | FMT1 | FMT0 | LRP  | res |
|            | NOTE: res indicates a reserved bit, which should be set to 0. |     |     |     |     |     |    |      |      |     |     |      |      |      |      |     |

#### **PROGRAM REGISTER (PCM3000)**

The software mode allows the user to control special functions. The PCM3000 special functions are controlled using four program registers which are each 16 bits long. There are four distinct registers, with bits 9 and 10 determining which register is in use. Table 3 describes the functions of the four registers.



|               |                 |          | Registers                                   |
|---------------|-----------------|----------|---------------------------------------------|
| REGISTER NAME | REGISTER BIT(S) | BIT NAME | DESCRIPTION                                 |
| Register 0    | 15–11           | res      | Reserved, should be set to 0                |
|               | 10–9            | A[1:0]   | Register address 00                         |
|               | 8               | LDL      | DAC attenuation data load control for Lch   |
|               | 7–0             | AL[7:0]  | DAC attenuation data for Lch                |
| Register 1    | 15–11           | res      | Reserved, should be set to 0                |
|               | 10–9            | A[1:0]   | Register address 01                         |
|               | 8               | LDR      | DAC attenuation data load control for Rch   |
|               | 7–0             | AR[7:0]  | DAC attenuation data for Rch                |
| Register 2    | 15–11           | res      | Reserved, should be set to 0                |
|               | 10–9            | A[1:0]   | Register address 10                         |
|               | 8               | PDWN     | ADC power-down control                      |
|               | 7               | BYPS     | ADC high-pass filter bypass control         |
|               | 6               | res      | Reserved, should be set to 0                |
|               | 5               | ATC      | DAC attenuation data mode control           |
|               | 4               | IZD      | DAC infinite zero detection circuit control |
|               | 3               | OUT      | DAC output enable control                   |
|               | 2–1             | DEM[1:0] | DAC de-emphasis control                     |
|               | 0               | MUT      | DAC Lch and Rch soft mute control           |
| Register 3    | 15–11           | res      | Reserved, should be set to 0                |
|               | 10–9            | A[1:0]   | Register address 11                         |
|               | 8–6             | res      | Reserved, should be set to 0                |
|               | 5               | LOP      | ADC/DAC analog loopback control             |
|               | 4–2             | FMT[2:0] | ADC/DAC audio data format selection         |
|               | 1               | LRP      | ADC/DAC polarity of LR-clock selection      |
|               | 0               | res      | Reserved, should be set to 0                |
|               |                 |          |                                             |

### Table 3. Functions of the Registers

#### PROGRAM REGISTER 0

res: E

Bits 15:11 - Reserved

These bits are reserved and should be set to 0.

A[1:0]: Bits 10:9 – Register Address

These bits definte the address for REGISTER 0:

| A1 | A0 |            |
|----|----|------------|
| 0  | 0  | Register 0 |

LDL: Bit 8 – DAC Attenuation Data Load Control for Left Channel

This bit is used to simultaneously set the analog outputs of the left and right channels. The output level is controlled by AL[7:0] attenuation data when this bit is set to 1. When set to 0, the new attenuation data is stored into a register, and the output level remains at the previous attenuation level. The LDR bit in REGISTER 1 has the equivalent function as LDL. When either LDL or LDR is set to 1, the output levels of the left and right channels are simultaneously controlled.

#### AL[7:0]: Bits 7:0 – DAC Attenuation Data for Left Channel

AL7 and AL0 are the MSB and LSB, respectively. The attenuation level (ATT) is given by

| AL[7:0] | ATTENUATION LEVEL |
|---------|-------------------|
| 00h     | -∞ dB (mute)      |
| 01h     | -48.16 dB         |
| :       | :                 |
| FEh     | –0.07 dB          |
| FFh     | 0 dB (default)    |

#### **PROGRAM REGISTER 1**

res: Bits 15:11 – Reserved

These bits are reserved and should be set to 0.

A[1:0]: Bits 10:9 – Register Address

These bits definte the address for REGISTER 1.

| A1 | A0 |            |
|----|----|------------|
| 0  | 1  | Register 1 |

LDR: Bit 8 – DAC Attenuation Data Load Control for Right Channel

This bit is used to simultaneously set the analog outputs of the left and right channels. The output level is controlled by AR[7:0] attenuation data when this bit is set to 1. When set to 0, the new attenuation data is stored into a register, and the output level remains at the previous attenuation level. The LDL bit in REGISTER 0 has the equivalent function as LDR. When either LDL or LDR is set to 1, the output levels of the left and right channels are simultaneously controlled.

**AR[7:0]:** Bits 7:0 – DAC Attenuation Data for Right Channel

AR7 and AR0 are the MSB and LSB, respectively. The attenuation level (ATT) is given by

ATT = 20 × log<sub>10</sub> (AR[7:0]/256) (dB), except AR[7:0] = FFh

| AR[7:0] | ATTENUATION LEVEL |
|---------|-------------------|
| 00h     | –∞ dB (mute)      |
| 01h     | -48.16 dB         |
| :       | :                 |
| FEh     | –0.07 dB          |
| FFh     | 0 dB (default)    |

#### **PROGRAM REGISTER 2**

res: Bits 15:11 – Reserved

These bits are reserved and should be set to 0.

A[1:0]: Bits 10:9 – Register Address

These bits define the address for REGISTER 2:

| Α | 1 | A0 |            |
|---|---|----|------------|
| 1 |   | 0  | Register 2 |



# PDWN: Bit 8 – ADC Power-Down Control

This bit places the ADC section in a power-down mode, forcing the output data to all zeroes. This has no effect on the DAC section or the contents of the mode registers.

| PDWN |                                    |
|------|------------------------------------|
| 0    | Power-down mode disabled (default) |
| 1    | Power-down mode enabled            |

BYPS: Bit 7 – ADC High-Pass Filter Bypass Control

This bit enables or disables the high-pass filter for the ADC.

| BYPS |                                      |
|------|--------------------------------------|
| 0    | High-pass filter enabled (default)   |
| 1    | High-pass filter disabled (bypassed) |

res: Bit 6 – Reserved

This bit is reserved and should be set to 0.

# ATC: Bit 5 – DAC Attenuation Data Mode Control

When set to 1, the REGISTER 0 attenuation data is used for both DAC channels. In this case, the REGISTER 1 attenuation data is ignored.

| ATC |                                                       |
|-----|-------------------------------------------------------|
| 0   | Individual channel attenuation data control (default) |
| 1   | Common channel attenuation data control               |

# IZD: Bit 4 – DAC Infinite Zero Detection Circuit Control

This bit enables the infinite zero detection circuit in the PCM3000. When enabled, this circuit disconnects the analog output amplifier from the delta-sigma DAC when the input is continuously zero for 65,536 consecutive cycles of BCKIN.

| IZD |                                            |
|-----|--------------------------------------------|
| 0   | Infinite zero detection disabled (default) |
| 1   | Infinite zero detection enabled            |

# OUT: Bit 3 – DAC Output Enable Control

When set to 1, the outputs are forced to  $V_{CC}/2$  (bipolar zero). In this case, all registers in the PCM3000 hold the present data. Therefore, when set to 0, the outputs return to the previous programmed state.

| OUT |                                                |
|-----|------------------------------------------------|
| 0   | DAC outputs enabled (default normal operation) |
| 1   | DAC outputs disabled (forced to BPZ)           |

**DEM[1:0]:** Bits 2:1 – DAC De-Emphasis Control

These bits select the de-emphasis mode as shown.

| DEM1 | DEM0 |                           |
|------|------|---------------------------|
| 0    | 0    | De-emphasis OFF (default) |
| 0    | 1    | De-emphasis 48 kHz ON     |
| 1    | 0    | De-emphasis 44.1 kHz ON   |
| 1    | 1    | De-emphasis 32 kHz ON     |

#### MUT: Bit 0 – DAC Soft Mute Control

When set to 1, both left- and right-channel DAC outputs are muted at the same time. This muting is done by attenuating the data in the digital filter, so that there is no audible click noise when soft mute is turned on.

| MUT |                         |
|-----|-------------------------|
| 0   | Mute disabled (default) |
| 1   | Mute enabled            |

#### **PROGRAM REGISTER 3**

res: Bits 15:11 – Reserved

These bits are reserved and should be set to 0.

A[1:0]: Bits 10:9 – Register Address

These bits define the address for REGISTER 3.

| A1 | A0 |            |
|----|----|------------|
| 1  | 1  | Register 3 |

res: Bits 8:6 – Reserved

These bits are reserved and should be set to 0.

**LOP:** Bit 5 – ADC to DAC Loopback Control

When this bit is set to 1, the ADC audio data is sent directly to the DAC. The data format defaults to I<sup>2</sup>S; DOUT is still available in loopback mode.

| LOP |                             |
|-----|-----------------------------|
| 0   | Loopback disabled (default) |
| 1   | Loopback enabled            |

#### FMT[2:0]: Bits 4:2 – Audio Data Format Select

These bits determine the input and output audio data formats. (default:  $FMT[2:0] = 000_{b}$ )

| FM2 | FMT1 | FMT0 | DAC DATA FORMAT                         | ADC DATA FORMAT                     |
|-----|------|------|-----------------------------------------|-------------------------------------|
| 0   | 0    | 0    | 16-bit, MSB-first, right-justified      | 16-bit, MSB-first, left-justified   |
| 0   | 0    | 1    | 18-bit, MSB-first, right-justified      | 18-bit, MSB-first, left-justified   |
| 0   | 1    | 0    | 16-bit, MSB-first, right-justified      | 16-bit, MSB-first, right-justified  |
| 0   | 1    | 1    | 18-bit, MSB-first, right-justified      | 18-bit, MSB-first, right-justified  |
| 1   | 0    | 0    | 16-/18-bit, MSB-first, left-justified   | 18-bit, MSB-first, left-justified   |
| 1   | 0    | 1    | 16-/18-bit, MSB-first, I <sup>2</sup> S | 18-bit, MSB-first, I <sup>2</sup> S |
| 1   | 1    | 0    | 16-bit, MSB-first, DSP-frame            | 16-bit, MSB-first, DSP-frame        |
| 1   | 1    | 1    | Reserved                                | Reserved                            |

LRP: Bit 1 – ADC-to-DAC LRCK Polarity Select

Polarity of LRCIN applies only to formats 0 through 4.

| LOP |                                                  |
|-----|--------------------------------------------------|
| 0   | Left channel is H, right channel is L (default). |
| 1   | Left channel is L, right channel is H.           |

res: Bit 0 – Reserved

This bit is reserved and should be set to 0.

#### PCM3001 DATA FORMAT CONTROL

The input and output data formats are controlled by pins 27 (FMT0), 26 (FMT1), and 25 (FMT2). Set these pins to the same values shown for the bit-mapped PCM3000 controls in program register 3.



#### THEORY OF OPERATION

#### ADC SECTION

The PCM3000/3001 ADC consists of a band-gap reference, a stereo single-to-differential converter, a fully differential 5th-order delta-sigma modulator, a decimation filter (including digital high pass), and a serial interface circuit. The block diagram in this data sheet illustrates the architecture of the ADC section. Figure 17 shows the single-to-differential converter, and Figure 31 illustrates the architecture of the 5th-order delta-sigma modulator and transfer functions.

An internal high-precision reference with two external capacitors provides all reference voltages required by the ADC, which defines the full scale range for the converter. The internal single-to-differential voltage converter saves the space and extra parts needed for external circuitry which is required by many delta-sigma converters. The internal full-differential signal processing architecture provides a wide dynamic range and excellent power supply rejection performance.

The input signal is sampled at a 64× oversampling rate, eliminating the need for a sample-and-hold circuit, and simplifying antialias filtering requirements. The 5th-order delta-sigma noise shaper consists of five integrators which use a switched-capacitor topology, a comparator, and a feedback loop consisting of a one-bit DAC. The delta-sigma modulator shapes the quantization noise, shifting it out of the audio band in the frequency domain. The high order of the modulator enables it to randomize the modulator outputs, reducing idle tone levels.

The 64- $f_S$  1-bit data stream from the modulator is converted to 1- $f_S$ , 18-bit data words by the decimation filter, which also acts as a low-pass filter to remove the shaped quantization noise. The dc components are removed by a high-pass filter function contained within the decimation filter.



B0005-01

Figure 31. Simplified Fifth-Order Delta-Sigma Modulator

#### DAC SECTION

The delta-sigma DAC section of the PCM3000/3001 is based on a 5-level amplitude quantizer and a 3rd-order noise shaper. This section converts the oversampled input data to a 5-level delta-sigma format. A block diagram of the 5-level delta-sigma modulator is shown in Figure 32. This 5-level delta-sigma modulator has the advantage of improved stability and reduced clock-jitter sensitivity over the typical one-bit (2-level) delta-sigma modulator.

The combined oversampling rate of the delta-sigma modulator and the internal  $8\times$  interpolation filter is 64 f<sub>S</sub> for a 256-f<sub>S</sub> system clock. The theoretical quantization noise performance of the 5-level delta-sigma modulator is shown in Figure 33.



B0008-02

Figure 32. 5-Level  $\Delta\Sigma$  Modulator Block Diagram



Figure 33. Quantization Noise Spectrum



#### **APPLICATION INFORMATION**

### APPLICATION AND LAYOUT CONSIDERATIONS

#### **TYPICAL CONNECTION**

A typical connection diagram for the PCM3000/3001 is shown in Figure 34.



- (1) Bypass capacitor = 0.1  $\mu$ F and 10  $\mu$ F.
- (2) The input capacitor affects the pole of the HPF. Example: 2.2  $\mu$ F sets the cutoff frequency to 4.8 Hz, with a 66-ms time constant.

#### Figure 34. Typical Connection Diagram for PCM3000/3001

#### POWER SUPPLY BYPASSING

The digital and analog power-supply lines to the PCM3000/3001 should be bypassed to the corresponding ground pins with both 0.1- $\mu$ F ceramic and 10- $\mu$ F tantalum capacitors as close to the device pins as possible to maximize the performance of the ADC and DAC. Although the PCM3000/3001 has three power supply lines to optimize dynamic performance, the use of one common power supply is generally recommended to avoid unexpected latch-up or pop noise due to power-supply sequencing problems. If separate power supplies are used, back-to-back diodes between the two power sources near the device are recommended to avoid latch-up problems.



#### **APPLICATION INFORMATION (continued)**

#### GROUNDING

In order to optimize dynamic performance of the PCM3000/3001, the analog and digital grounds are not internally connected. PCM3000/3001 performance is optimized with a single ground plane for all returns. It is recommended to tie all PCM3000/3001 ground pins to the analog ground plane using low-impedance connections. The PCM3000/3001 should reside entirely over this plane to avoid coupling high-frequency digital switching noise into the analog ground plane.

#### VOLTAGE INPUTS

A tantalum or aluminum electrolytic capacitor, between 2.2  $\mu$ F and 10  $\mu$ F, is recommended as an ac-coupling capacitor at the inputs. Combined with the 15-k $\Omega$  characteristic input impedance, a 2.2- $\mu$ F coupling capacitor establishes a 4.8-Hz cutoff frequency for blocking dc. The input voltage range can be increased by adding a series resistor on the analog input line. This series resistor, when combined with the 15-k $\Omega$  input impedance, creates a voltage divider and enables larger input ranges.

#### **V<sub>REF</sub> INPUTS**

A 4.7- $\mu$ F to 10- $\mu$ F tantalum capacitor is recommended between V<sub>REF</sub>L, V<sub>REF</sub>R, and AGND1 to ensure low source impedance for the ADC references. These capacitors should be located as close as possible to the reference pins to reduce dynamic errors on the ADC reference.

#### C<sub>IN</sub>P AND C<sub>IN</sub>N INPUTS

A 470-pF to 1000-pF film or NPO ceramic capacitor is recommended between  $C_{IN}PL$  and  $C_{IN}NL$ , and also between  $C_{IN}PR$  and  $C_{IN}NR$  to create an antialias filter that has a 170-kHz to 80-kHz cutoff frequency. These capacitors should be located as close as possible to the  $C_{IN}P$  and  $C_{IN}N$  pins to avoid introducing undesirable noise or dynamic errors into the delta-sigma modulator.

#### **VCOM INPUT**

A 4.7- $\mu$ F to 10- $\mu$ F tantalum capacitor is recommended between VCOM and AGND2 to ensure low source impedance of the DAC output common. This capacitor should located as close as possible to the VCOM pin to reduce dynamic errors on the DAC common.

#### SYSTEM CLOCK

The quality of the system clock can influence the dynamic performance of both the ADC and DAC in the PCM3000/3001. The duty cycle, jitter, and threshold voltage at the system clock input pin should be carefully managed. When power is supplied to the part, the system clock, bit clock (BCKIN), and word clock (LCRIN) must also be supplied simultaneously. Failure to supply the audio clocks results in a power dissipation increase of up to three times normal dissipation and may degrade long-term reliability if the maximum power dissipation limit is exceeded.

#### **RSTB CONTROL**

If capacitors greater than 4.7  $\mu$ F are used on V<sub>REF</sub> and VCOM, an external reset control with delay time corresponding to the V<sub>REF</sub>, VCOM response is required.



# PACKAGING INFORMATION

| Orderable Device |        | Package Type | •       | Pins | •    |              | Lead finish/ | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|--------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | (6)<br>(6)   | (3)                |              | (4/5)          |         |
| PCM3000E         | ACTIVE | SSOP         | DB      | 28   | 47   | RoHS & Green | NIPDAU       | Level-1-260C-UNLIM |              | PCM3000E       | Samples |
| PCM3000E/2K      | ACTIVE | SSOP         | DB      | 28   | 2000 | RoHS & Green | NIPDAU       | Level-1-260C-UNLIM |              | PCM3000E       | Samples |
| PCM3001E         | ACTIVE | SSOP         | DB      | 28   | 47   | RoHS & Green | NIPDAU       | Level-1-260C-UNLIM |              | PCM3001E       | Samples |
| PCM3001E/2K      | ACTIVE | SSOP         | DB      | 28   | 2000 | RoHS & Green | NIPDAU       | Level-1-260C-UNLIM |              | PCM3001E       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| PCM3000E/2K                 | SSOP            | DB                 | 28 | 2000 | 330.0                    | 17.4                     | 8.5        | 10.8       | 2.4        | 12.0       | 16.0      | Q1               |
| PCM3001E/2K                 | SSOP            | DB                 | 28 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| PCM3001E/2K                 | SSOP            | DB                 | 28 | 2000 | 330.0                    | 17.4                     | 8.5        | 10.8       | 2.4        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Feb-2024



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PCM3000E/2K | SSOP         | DB              | 28   | 2000 | 336.6       | 336.6      | 28.6        |
| PCM3001E/2K | SSOP         | DB              | 28   | 2000 | 356.0       | 356.0      | 35.0        |
| PCM3001E/2K | SSOP         | DB              | 28   | 2000 | 336.6       | 336.6      | 28.6        |

# TEXAS INSTRUMENTS

www.ti.com

24-Feb-2024

# TUBE



# - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ  | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|------|--------|--------|--------|--------|
| PCM3000E    | DB           | SSOP         | 28   | 47   | 500    | 10.6   | 500    | 9.6    |
| PCM3001E    | DB           | SSOP         | 28   | 47   | 500    | 10.6   | 500    | 9.6    |
| PCM3001E    | DB           | SSOP         | 28   | 47   | 530    | 10.5   | 4000   | 4.1    |
| PCM3001E/2K | DB           | SSOP         | 28   | 2000 | 500    | 10.6   | 500    | 9.6    |

# **DB0028A**



# **PACKAGE OUTLINE**

# SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# DB0028A

# **EXAMPLE BOARD LAYOUT**

# SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0028A

# **EXAMPLE STENCIL DESIGN**

# SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated