SLOS074 - D2785, OCTOBER 1983 - REVISED JUNE 1988

- Matched Gain and Offset Between Amplifiers
- Unity-Gain Bandwidth . . . 3 MHz Min
- Slew Rate . . . 1.5 V/ns Min
- Low Equivalent Input Noise Voltage 2 μV/Hz Max (20 Hz to 20 kHz)
- No Frequency Compensation Required
- No Latch Up
- Wide Common-Mode Voltage Range
- Low Power Consumption
- Designed to be Interchangeable with Raytheon RC4559



symbol (each amplifier)



#### AVAILABLE OPTIONS

| SYMBO  | DLIZATION | OPERATING    |                                |
|--------|-----------|--------------|--------------------------------|
| DEVICE | PACKAGE   | TEMPERATURE  | V <sub>IO</sub> max<br>at 25°C |
|        | SUFFIX    | RANGE        |                                |
| RC4559 | D, P      | −0°C to 70°C | 6 mV                           |

The D packages are available taped and reeled. Add the suffix R to the device type when ordering. (i.e.,RC4559DR)

#### description

The RC4559 is a dual high-performance operational amplifier. The high common-mode input voltage and the absence of latch-up make this amplifier ideal for low-noise signal applications such as audio preamplifiers and signal conditioners. This amplifier features a guaranteed dynamic performance and output drive capability that far exceeds that of the general-purpose type amplifiers.

The RC4559 is characterized for operation from 0°C to 70°C.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

|                                                                                    | ,        |
|------------------------------------------------------------------------------------|----------|
| Supply voltage V <sub>CC+</sub> (see Note 1)                                       | . 18 V   |
| Supply voltage V <sub>CC</sub> (see Note 1)                                        | –18 V    |
| Differential input voltage (see Note 2)                                            | ±30 V    |
| Input voltage (any input, see Notes 1 and 3)                                       | ±15 V    |
| Duration of output short-circuit to ground, one amplifier at a time (see Note 4) u | nlimited |
| Continuous total dissipation                                                       | 500 mW   |
| Operating free-air temperature range 0°C                                           | to 70°C  |
| Storage temperature range                                                          | o 125°C  |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                       | 260°C    |
|                                                                                    |          |

NOTES: 1. All voltage values, unless otherwise noted, are with respect to the zero reference level (ground) of the supply voltages where the zero reference level is the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>.

- 2. Differential voltages are at the noninverting input terminal with respect to the inverting input terminal.
- 3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 volts, whichever is less.
- 4. Temperature and/or supply voltages must be limited to ensure that the dissipation rating is not exceeded.



## RC4559 DUAL HIGH-PERFORMANCE OPERATIONAL AMPLIFIER

|                                  | PARAMETER                                                      | TEST CONDITIONS <sup>†</sup>                                     | T <sub>A</sub> ‡ | MIN  | TYP | MAX | UNIT |  |
|----------------------------------|----------------------------------------------------------------|------------------------------------------------------------------|------------------|------|-----|-----|------|--|
|                                  | land offerstand term                                           |                                                                  | 25°C             |      | 2   | 6   | mV   |  |
| VIO                              | Input offset voltage                                           | $V_{O} = 0$                                                      | Full Range       |      |     | 7.5 | mv   |  |
| lia                              | hand affect annual                                             |                                                                  | 25°C             |      | 5   | 100 | nA   |  |
| IIO                              | Input offset current                                           | $V_{O} = 0$                                                      | Full range       |      |     | 200 | nA   |  |
|                                  | nput bias current                                              |                                                                  | 25°C             |      | 40  | 250 | nA   |  |
| IBI                              | nput bias current                                              | $V_{O} = 0$                                                      | Full range       |      |     | 500 | ΠA   |  |
| VI                               | Input voltage range                                            |                                                                  | 25°C             | ±12  | ±13 |     | V    |  |
|                                  |                                                                | $R_L \ge 3 k\Omega$                                              | 25°C             | ±12  | ±13 |     |      |  |
| VOM                              | Maximum peak output voltlage swing                             | RL = 600 Ω                                                       | 25°C             | ±9.5 | ±10 |     | V    |  |
|                                  |                                                                | $R_L \ge 2 k\Omega$                                              | Full range       | ±10  |     |     |      |  |
|                                  |                                                                | $V_{O} = \pm 10 V,$                                              | 25°C             | 20   | 300 |     |      |  |
| VI                               | Input voltage range                                            | $R_L = 2 k\Omega$                                                | Full range       | 15   |     |     | V/mV |  |
| BOM                              | Maximum output-swing bandwidth                                 | V <sub>OPP</sub> = 20 V,<br>R <sub>L</sub> = 2 kΩ                | 25°C             | 24   | 32  |     | kHz  |  |
| B <sub>1</sub>                   | Unity-gain bandwidth                                           |                                                                  | 25°C             | 3    | 4   |     | MHz  |  |
| r <sub>i</sub>                   | Input resistance                                               |                                                                  | 25°C             | 0.3  | 1   |     | MΩ   |  |
| CMRR                             | Common-mode rejection ratio                                    | $V_{O} = 0$                                                      | 25°C             | 80   | 100 |     | dB   |  |
| ksvs                             | Supply voltage sensitivity ( $\Delta V_{IO} / \Delta V_{CC}$ ) | $V_{O} = 0$                                                      | 25°C             |      | 10  | 75  | μV/V |  |
| Vn                               | Equivalent input noise voltage (closed loop)                   | $A_{VD}$ = 100,<br>$R_S$ = 1 k $\Omega$ ,<br>f = 20 Hz to 20 kHz | 25°C             |      | 1.4 | 2   | μV   |  |
| In                               | Equivalent input noise current                                 | f = 20 Hz to 20 kHz                                              | 25°C             |      | 25  |     | pА   |  |
|                                  |                                                                |                                                                  | 25°C             |      | 3.3 | 5.6 |      |  |
| ICC                              | Supply current (both amplifiers)                               | No load, No signal                                               | 0°C              |      | 4   | 6.6 | mA   |  |
|                                  |                                                                |                                                                  | 70°C             |      | 3   | 5   |      |  |
| V <sub>01</sub> /V <sub>02</sub> | Crosstalk attentuation                                         | $A_{VD} = 100,$<br>R <sub>S</sub> = 1 kΩ,<br>f = 10 kHz          | 25°C             |      | 90  |     | dB   |  |

## electrical characteristics at specified free-air temperature, $V_{CC+} = 15 V$ , $V_{CC-} = -15 V$

<sup>†</sup> All characteristics are specified under open-loop operation, unless otherwise noted.

<sup>‡</sup>Full range operating free-air temperature range is 0°C to 70°C.

## matching characteristics at V\_{CC+} = 15 V, V\_{CC-} = –15 V, T<sub>A</sub> = 25°C

|     | PARAMETER                                       | TEST CONDITIONS                                               | MIN | TYP  | MAX | UNIT |
|-----|-------------------------------------------------|---------------------------------------------------------------|-----|------|-----|------|
| VIO | Input offset voltage                            | $V_{O} = 0$                                                   |     | ±0.2 |     | mV   |
| lio | Input offset current                            | $V_{O} = 0$                                                   |     | ±7.5 |     | nA   |
| IIB | Input bias current                              | $V_{O} = 0$                                                   |     | ±15  |     | nA   |
| AVD | Large-signal differential voltage amplification | $V_{O} = \pm 10 \text{ V}, \text{ R}_{L} = 2 \text{ k}\Omega$ |     | ±1   |     | dB   |

## operating characteristics, V\_{CC+} = 15 V, V\_{CC-} = –15 V, T<sub>A</sub> = 25°C

|    | PARAMETER               |                         | TEST CONDITIC       | MIN                     | TYP | MAX | UNIT |      |
|----|-------------------------|-------------------------|---------------------|-------------------------|-----|-----|------|------|
| tr | Rise time               | V <sub>I</sub> = 20 mV, | $R_L = 2 k\Omega$ , | C <sub>L</sub> = 100 pF |     | 80  |      | μs   |
|    | Overshoot               |                         |                     |                         |     | 18% |      |      |
| SR | Slew rate at unity gain | Vj = 10 mV,             | $R_L = 2 k\Omega$ , | CL = 100 pF             | 1.5 | 2   |      | V/µs |





### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |         |              |         |      |         |              | (6)           |                    |              |                |         |
| RC4559D          | LIFEBUY | SOIC         | D       | 8    | 75      | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | RC4559         |         |
| RC4559DR         | ACTIVE  | SOIC         | D       | 8    | 2500    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | RC4559         | Samples |
| RC4559P          | ACTIVE  | PDIP         | Р       | 8    | 50      | RoHS & Green | NIPDAU        | N / A for Pkg Type | 0 to 70      | RC4559P        | Samples |
| RC4559PE4        | LIFEBUY | PDIP         | Р       | 8    | 50      | RoHS & Green | NIPDAU        | N / A for Pkg Type | 0 to 70      | RC4559P        |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device   | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| RC4559DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

10-Jan-2024



\*All dimensions are nominal

| Device   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------|--------------|-----------------|------|------|-------------|------------|-------------|
| RC4559DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

### TEXAS INSTRUMENTS

www.ti.com

10-Jan-2024

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| RC4559D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| RC4559P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| RC4559PE4 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |

# D0008A



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated