Noninverting Buffers With Open-Collector Outputs

description

These devices contain six independent noninverting buffers. They perform the Boolean function \( Y = A \). The open-collector outputs require pullup resistors to perform correctly. They can be connected to other open-collector outputs to implement active-low wired-OR or active-high wired-AND functions. Open-collector devices are often used to generate higher \( V_{OH} \) levels.

ORDERING INFORMATION

\[\begin{array}{|c|c|c|c|}
\hline
T_A & PACKAGE & ORDERABLE & TOP-SIDE \\
\hline
0^\circ \text{C to } 70^\circ \text{C} & SOIC – D & SN7ALS1035D & \text{ALS1035} \\
& SOIC – D & SN7ALS1035DR & \\
& PDIP – N & SN74ALS1035N & SN74ALS1035N \\
& CDIP – J & SNJ54ALS1035J & SNJ54ALS1035J \\
& CFP – W & SNJ54ALS1035W & SNJ54ALS1035W \\
& LCCC - FK & SNJ54ALS1035FK & SNJ54ALS1035FK \\
\hline
\end{array}\]

\[\text{† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.}\]

FUNCTION TABLE

\[\begin{array}{|c|c|}
\hline
INPUT & OUTPUT \\
\hline
H & H \\
L & L \\
\hline
\end{array}\]

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
hex noninverting buffers with open-collector outputs

logic diagram (positive logic)

Pin numbers shown are for the D, J, N, and W packages.

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

Supply voltage, \( V_{CC} \) ................................................................. 7 V
Input voltage, \( V_I \) ........................................................................ 7 V
Off-state output voltage ................................................................. 7 V
Package thermal impedance, \( \theta_JA \) (see Note 1): D package ......................... 86°C/W
N package ........................................................................... 80°C/W
Storage temperature range, \( T_{stg} \) .............................................. –65°C to 150°C

† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

1. The package thermal impedance is calculated in accordance with JESD 51-7.

recommended operating conditions

<table>
<thead>
<tr>
<th></th>
<th>SN54ALS1035</th>
<th></th>
<th></th>
<th>SN74ALS1035</th>
<th></th>
<th></th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>MIN</td>
<td>NOM</td>
<td>MAX</td>
<td>MIN</td>
<td>NOM</td>
<td>MAX</td>
<td></td>
</tr>
<tr>
<td>( V_{CC} )</td>
<td>4.5</td>
<td>5</td>
<td>5.5</td>
<td>4.5</td>
<td>5</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>( V_{IH} )</td>
<td>2</td>
<td></td>
<td></td>
<td>2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_{IL} )</td>
<td>0.7</td>
<td></td>
<td></td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_{OH} )</td>
<td>5.5</td>
<td></td>
<td></td>
<td>5.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( I_{OL} )</td>
<td>12</td>
<td></td>
<td></td>
<td>24</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>( T_A )</td>
<td>–55</td>
<td>125</td>
<td>0</td>
<td>125</td>
<td>0</td>
<td>70</td>
<td>°C</td>
</tr>
</tbody>
</table>
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>SN54ALS1035</th>
<th>SN74ALS1035</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>MIN</td>
<td>TYPT</td>
</tr>
<tr>
<td>VIH</td>
<td>VCC = 4.5 V, Ii = –18 mA</td>
<td>–1.5</td>
<td>–1.5</td>
</tr>
<tr>
<td>VOL</td>
<td>VCC = 4.5 V</td>
<td>0.25</td>
<td>0.4</td>
</tr>
<tr>
<td></td>
<td>IOL = 12 mA</td>
<td>0.25</td>
<td>0.4</td>
</tr>
<tr>
<td></td>
<td>IOL = 24 mA</td>
<td>0.35</td>
<td>0.5</td>
</tr>
<tr>
<td>IOH</td>
<td>VCC = 4.5 V, VOH = 5.5 V</td>
<td>0.1</td>
<td>0.1</td>
</tr>
<tr>
<td>Ii</td>
<td>VCC = 5.5 V, VI = 7 V</td>
<td>0.1</td>
<td>0.1</td>
</tr>
<tr>
<td>IiH</td>
<td>VCC = 5.5 V, VI = 2.7 V</td>
<td>20</td>
<td>20</td>
</tr>
<tr>
<td>IIL</td>
<td>VCC = 5.5 V, VI = 0.4 V</td>
<td>–0.1</td>
<td>–0.1</td>
</tr>
<tr>
<td>IICCH</td>
<td>VCC = 5.5 V, VI = 4.5 V</td>
<td>3</td>
<td>6</td>
</tr>
<tr>
<td>IICCL</td>
<td>VCC = 5.5 V, VI = 0</td>
<td>8</td>
<td>14</td>
</tr>
</tbody>
</table>

† All typical values are at VCC = 5 V, TA = 25°C.

switching characteristics (see Figure 1)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>FROM (INPUT)</th>
<th>TO (OUTPUT)</th>
<th>SN54ALS1035</th>
<th>SN74ALS1035</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>tPLH</td>
<td>A</td>
<td>Y</td>
<td>5</td>
<td>35</td>
<td>5</td>
</tr>
<tr>
<td>tPHL</td>
<td>A</td>
<td>Y</td>
<td>2</td>
<td>14</td>
<td>2</td>
</tr>
</tbody>
</table>

‡ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
PARAMETER MEASUREMENT INFORMATION
SERIES 54ALS/74ALS AND 54AS/74AS DEVICES

LOAD CIRCUIT FOR BI-STATE
TOTEM-POLE OUTPUTS

LOAD CIRCUIT FOR OPEN-COLLECTOR OUTPUTS

LOAD CIRCUIT FOR 3-STATE OUTPUTS

FROM OUTPUT
UNDER TEST

TEST POINT

C_L

LOAD CIRCUIT FOR BI-STATE
TOTEM-POLE OUTPUTS

LOAD CIRCUIT FOR OPEN-COLLECTOR OUTPUTS

LOAD CIRCUIT FOR 3-STATE OUTPUTS

VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES

VOLTAGE WAVEFORMS
PULSE DURATIONS

VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS

VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES

NOTES:

A. C_L includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
   Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
D. All input pulses have the following characteristics: PRR ≤ 1 MHz, t_r = t_f = 2 ns, duty cycle = 50%.
E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>5962-88742012A</td>
<td>ACTIVE</td>
<td>LCCC</td>
<td>FK</td>
<td>20</td>
<td>1</td>
<td>TBD</td>
<td>POST-PLATE</td>
<td>N / A for Pkg Type</td>
<td>-55 to 125</td>
<td>5962-88742012A</td>
<td>Samples</td>
</tr>
<tr>
<td>5962-8874201CA</td>
<td>ACTIVE</td>
<td>CDIP</td>
<td>J</td>
<td>14</td>
<td>1</td>
<td>TBD</td>
<td>A42</td>
<td>N / A for Pkg Type</td>
<td>-55 to 125</td>
<td>5962-8874201CA</td>
<td>Samples</td>
</tr>
<tr>
<td>SN54ALS1035J</td>
<td>ACTIVE</td>
<td>CDIP</td>
<td>J</td>
<td>14</td>
<td>1</td>
<td>TBD</td>
<td>A42</td>
<td>N / A for Pkg Type</td>
<td>-55 to 125</td>
<td>SN54ALS1035J</td>
<td>Samples</td>
</tr>
<tr>
<td>SN74ALS1035D</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>50</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>0 to 70</td>
<td>ALS1035</td>
<td></td>
</tr>
<tr>
<td>SN74ALS1035DR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>0 to 70</td>
<td>ALS1035</td>
<td></td>
</tr>
<tr>
<td>SN74ALS1035N</td>
<td>ACTIVE</td>
<td>PDIP</td>
<td>N</td>
<td>14</td>
<td>25</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>N / A for Pkg Type</td>
<td>0 to 70</td>
<td>SN74ALS1035N</td>
<td>Samples</td>
</tr>
<tr>
<td>SNJ54ALS1035FK</td>
<td>ACTIVE</td>
<td>LCCC</td>
<td>FK</td>
<td>20</td>
<td>1</td>
<td>TBD</td>
<td>POST-PLATE</td>
<td>N / A for Pkg Type</td>
<td>-55 to 125</td>
<td>5962-88742012A</td>
<td>Samples</td>
</tr>
<tr>
<td>SNJ54ALS1035J</td>
<td>ACTIVE</td>
<td>CDIP</td>
<td>J</td>
<td>14</td>
<td>1</td>
<td>TBD</td>
<td>A42</td>
<td>N / A for Pkg Type</td>
<td>-55 to 125</td>
<td>5962-8874201CA</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:
The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF SN54ALS1035, SN74ALS1035:

- Catalog: SN74ALS1035
- Military: SN54ALS1035

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications
TAPE AND REEL INFORMATION

REEL DIMENSIONS

TAPE DIMENSIONS

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>SN74ALS1035DR</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.5</td>
<td>9.0</td>
<td>2.1</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
W Overall width of the carrier tape
P1 Pitch between successive cavity centers
### TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>SN74ALS1035DR</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>38.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.
NOTES:

1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This package is hermetically sealed with a ceramic lid using glass frit.
4. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.
D. Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.
E. Reference JEDEC MS-012 variation AB.
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Publication IPC-7351 is recommended for alternate designs.  
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.  
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
N (R-PDIP-T**)  PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN

<table>
<thead>
<tr>
<th>DIM</th>
<th>14</th>
<th>16</th>
<th>18</th>
<th>20</th>
</tr>
</thead>
<tbody>
<tr>
<td>A MAX</td>
<td>0.775 (19.69)</td>
<td>0.775 (19.69)</td>
<td>0.920 (23.37)</td>
<td>1.060 (26.92)</td>
</tr>
<tr>
<td>A MIN</td>
<td>0.745 (18.92)</td>
<td>0.745 (18.92)</td>
<td>0.850 (21.59)</td>
<td>0.940 (23.88)</td>
</tr>
</tbody>
</table>

| MS-001 VARIATION | AA | BB | AC | AD |

NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
D. The 20 pin end lead shoulder width is a vendor option, either half or full width.
# LEADLESS CERAMIC CHIP CARRIER

## Dimensions

<table>
<thead>
<tr>
<th>NO. OF TERMINALS</th>
<th>A</th>
<th>B</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>MIN</strong></td>
<td><strong>MAX</strong></td>
<td><strong>MIN</strong></td>
</tr>
<tr>
<td>20</td>
<td>0.342 (8.69)</td>
<td>0.358 (9.09)</td>
</tr>
<tr>
<td>28</td>
<td>0.442 (11.23)</td>
<td>0.458 (11.63)</td>
</tr>
<tr>
<td>44</td>
<td>0.640 (16.26)</td>
<td>0.660 (16.76)</td>
</tr>
<tr>
<td>52</td>
<td>0.740 (18.78)</td>
<td>0.761 (19.32)</td>
</tr>
<tr>
<td>68</td>
<td>0.938 (23.81)</td>
<td>0.962 (24.43)</td>
</tr>
<tr>
<td>84</td>
<td>1.141 (28.99)</td>
<td>1.165 (29.59)</td>
</tr>
</tbody>
</table>

**NOTES:**

A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. This package can be hermetically sealed with a metal lid.

D. Falls within JEDEC MS-004
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated