- Operates With Single 5-V Power Supply
- Meets or Exceeds the Requirements of TIA/EIA-232-F and ITU Recommendation V. 28
- Improved Performance Replacement for MAX241
- Operates at Data Rates up to 100 kbit/s Over a 3-m Cable
- Low-Power Shutdown Mode ... $\leq 1 \mu \mathrm{~A}$ Typ
- LinBiCMOSTM Process Technology
- Four Drivers and Five Receivers
- $\pm 30$-V Input Levels
- 3-State TTL/CMOS Receiver Outputs
- $\pm 9-\mathrm{V}$ Output Swing With a 5-V Supply
- Applications
- TIA/EIA-232-F Interface
- Battery-Powered Systems
- Terminals
- Modems
- Computers
- Packaged in Plastic Small-Outline Package


## description

The SN75LBC241 is a low-power LinBiCMOSTM line-interface device containing four independent drivers and five receivers. It is designed as a plug-in replacement for the Maxim MAX241. The SN75LBC241 provides a capacitive-charge-pump voltage generator to produce RS-232 voltage levels from a $5-\mathrm{V}$ supply. The charge-pump oscillator frequency is 20 kHz . Each receiver converts RS-232 inputs to $5-\mathrm{V}$ TTL/CMOS levels. The receivers have a typical threshold of 1.2 V and a typical hysteresis of 0.5 V and can accept $\pm 30$ - V inputs. Each driver converts TTL/CMOS input levels into RS-232 levels.
The SN75LBC241 includes a receiver, a 3-state control line, and a low-power shutdown control line. When the $\overline{\mathrm{EN}}$ line is high, receiver outputs are placed in the high-impedance state. When $\overline{\mathrm{EN}}$ is low, normal operation is enabled.
The shutdown mode reduces power dissipation to less than $5 \mu \mathrm{~W}$, typically. In this mode, receiver outputs have high impedance, driver outputs are turned off, and the charge-pump circuit is turned off. When SHUTDOWN is high, the shutdown mode is enabled. When SHUTDOWN is low, normal operation is enabled.
This device has been designed to conform to TIA/EIA-232-F and ITU Recommendation V.28.
The SN75LBC241 has been designed using LinBiCMOS technology and cells contained in the Texas Instruments LinASICTM library. Use of LinBiCMOS circuitry increases latch-up immunity in this device over an all-CMOS design.
The SN75LBC241 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

## LOW-POWER LinBiCMOS™ MULTIPLE DRIVERS AND RECEIVERS

SLLS137F - MAY 1992 - REVISED FEBRUARY 2001
logic symbol $\dagger$

$\dagger$ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
logic diagram (positive logic)


## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Input supply voltage range, $\mathrm{V}_{\text {CC }}$ (see Note 1) | -0.3 V to 6 V |
| :---: | :---: |
| Positive output supply voltage range, $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}$ to 15 V |
| Negative output supply voltage range, $\mathrm{V}_{\text {SS }}$ | 0.3 V to -15 V |
| Input voltage range, $\mathrm{V}_{\mathrm{l}}$ : Driver | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Receiver | $\pm 30 \mathrm{~V}$ |
| Output voltage range, $\mathrm{V}_{\mathrm{O}}$ : TOUT | $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| ROUT | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Short-circuit duration: TOUT | Unlimited |
| Continuous total dissipation | See Dissipation Rating Table |
| Package thermal impedance, $\theta_{\text {JA }}$ (see Note 2) | $46^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead temperature 1,6 mm ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds | $260^{\circ} \mathrm{C}$ |
| Storage temperature range, $T_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltage values are with respect to the network ground terminal.
2. The package thermal impedance is calculated in accordance with JESD 51-7.

DISSIPATION RATING TABLE

| PACKAGE | $\mathbf{T}_{\mathbf{A}} \leq \mathbf{2 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING | OPERATING FACTOR <br> ABOVE $\mathbf{A}_{\mathbf{A}}=\mathbf{2 5}^{\circ} \mathrm{C}$ | $\mathbf{T}_{\mathbf{A}}=\mathbf{7 0}{ }^{\circ} \mathbf{C}$ <br> POWER RATING |
| :---: | :---: | :---: | :---: |
| DW | 1603 mW | $12.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 1026 mW |

recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ Supply voltage | Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.5 | 5 | 5.5 | V |
| High-level input voltage | TIN | 2 |  |  | V |
|  | $\overline{\mathrm{EN}}$, SHUTDOWN | 2.4 |  |  |  |
| $\mathrm{V}_{\mathrm{IL}} \quad$ Low-level input voltage | TIN, $\overline{\text { EN }}$, SHUTDOWN |  |  | 0.8 | V |
| External charge-pump capacitor | C1-C4 (see Figure 5) | 1 |  |  | $\mu \mathrm{F}$ |
| External charge-pump capacitor voltage rating | C1, C3 (see Figure 5) | 6.3 |  |  | V |
|  | C2, C4 (see Figure 5) | 16 |  |  |  |
| Receiver input voltage |  |  |  | $\pm 30$ | V |
| Operating free-air temperature |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | High-level output voltage | TOUT | $\mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega$ to GND, See Note 3 | 5 | 9 |  | V |
|  |  | ROUT | $\mathrm{I} \mathrm{OH}=-1 \mathrm{~mA}$ | 3.5 |  |  |  |
| VOL | Low-level output voltage | TOUT | $\mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega$ to GND, See Note 4 |  | -9 $\ddagger$ | -5 | V |
|  |  | ROUT | $\mathrm{IOL}=3.2 \mathrm{~mA}$ |  |  | 0.4 |  |
| $\mathrm{V}_{1 \mathrm{~T}_{+}}$ | Receiver positive-going input threshold voltage | RIN | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \quad \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.7 | 2.4 | V |
| $\mathrm{V}_{\text {IT- }}$ | Receiver negative-going input threshold voltage | RIN | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \quad \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0.8 | 1.2 |  | V |
| $V_{\text {hys }}$ | Input hysteresis voltage ( $\mathrm{V}_{\text {IT }}$ - $\mathrm{V}_{\text {IT }}$ ) | RIN | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 0.5 | 1 | V |
| $\mathrm{r}_{\mathrm{i}}$ | Receiver input resistance | RIN | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \quad \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 3 | 5 | 7 | $\mathrm{k} \Omega$ |
|  | Output resistance | TOUT | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{CC}}=0, \\ & \mathrm{~V}_{\mathrm{O}}= \pm 2 \mathrm{~V} \end{aligned}$ | 300 |  |  | $\Omega$ |
| Ios | Short-circuit output current§ | TOUT | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{O}}=0$ |  | $\pm 10$ |  | mA |
| IIS | Short-circuit input current | TIN | $\mathrm{V}_{\mathrm{I}}=0$ |  |  | 200 | $\mu \mathrm{A}$ |
| ICC | Supply current |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C},$ <br> All outputs open |  | 4 | 8 | mA |
|  |  |  | All outputs open, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, SHUTDOWN high |  | 1 | 10 |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for logic voltage levels only.
§ Not more than one output should be shorted at one time.
NOTES: 3. Total IOH drawn from TOUT1, TOUT2, TOUT3, TOUT4, and $V_{D D}$ terminals should not exceed 12 mA .
4. Total IOL drawn from TOUT1, TOUT2, TOUT3, TOUT4, and $\mathrm{V}_{\text {SS }}$ terminals should not exceed -12 mA .
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPLH(R) | Receiver propagation-delay time, low- to high-level output | See Figure 1 |  | 500 |  | ns |
| tPHL(R) | Receiver propagation-delay time, high- to low-level output | See Figure 1 |  | 500 |  | ns |
| tPZH | Receiver output-enable time to high level | See Figure 4 |  | 100 |  | ns |
| tPZL | Receiver output-enable time to low level | See Figure 4 |  | 100 |  | ns |
| tPHZ | Receiver output-disable time from high level | See Figure 4 |  | 50 |  | ns |
| tplZ | Receiver output-disable time from low level | See Figure 4 |  | 50 |  | ns |
| SR | Driver slew rate | $\mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \text { to } 7 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2500 \mathrm{pF},$ <br> See Figure 3 |  |  | 30 | V/ $/ \mathrm{s}$ |
| $\mathrm{SR}_{(\text {(tr) }}$ | Driver transition-region slew rate | $\mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega \text { to } 7 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2500 \mathrm{pF},$ See Figure 3 | 4 | 6 |  | V/ $/ \mathrm{s}$ |

## PARAMETER MEASUREMENT INFORMATION



TEST CIRCUIT


VOLTAGE WAVEFORMS

NOTES: A. The pulse generator has the following characteristics: $Z_{O}=50 \Omega$, duty cycle $\leq 50 \%$.
B. $C_{L}$ includes probe and jig capacitance.
C. All diodes are 1 N 3064 or equivalent.

Figure 1. Receiver Test Circuit and Waveforms for $\mathrm{t}_{\text {PHL }}$ and $\mathrm{t}_{\text {PLH }}$ Measurement


TEST CIRCUIT


VOLTAGE WAVEFORMS

NOTES: A. The pulse generator has the following characteristics: $Z_{O}=50 \Omega$, duty cycle $\leq 50 \%$.
B. $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

Figure 2. Driver Test Circuit and Waveforms for $\mathrm{t}_{\mathrm{PHL}}$ and $\mathrm{t}_{\text {PLH }}$ Measurement (5- $\mu \mathrm{s}$ Input)


VOLTAGE WAVEFORMS
NOTES: A. The pulse generator has the following characteristics: $Z_{O}=50 \Omega$, duty cycle $\leq 50 \%$.
B. $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

Figure 3. Test Circuit and Waveforms for $\mathrm{t}_{\mathrm{THL}}$ and $\mathrm{t}_{\mathbf{T} L \mathrm{H}}$ Measurement ( $20-\mu \mathrm{s}$ Input)

## PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics: $Z_{O}=50 \Omega$, duty cycle $\leq 50 \%$.
B. $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

Figure 4. Receiver Output Enable and Disable Timing

APPLICATION INFORMATION


Figure 5. Typical Operating Circuit

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN75LBC241DW | ACTIVE | SOIC | DW | 28 | 20 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | SN75LBC241 | Samples |
| SN75LBC241DWR | ACTIVE | SOIC | DW | 28 | 1000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | SN75LBC241 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TAPE AND REEL INFORMATION


TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :---: | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN75LBC241DWR | SOIC | DW | 28 | 1000 | 330.0 | 32.4 | 11.35 | 18.67 | 3.1 | 16.0 | 32.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN75LBC241DWR | SOIC | DW | 28 | 1000 | 350.0 | 350.0 | 66.0 |

## TUBE


— B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | $\mathbf{L}(\mathbf{m m})$ | W (mm) | T ( $\boldsymbol{\mu m}$ ) | $\mathbf{B}(\mathbf{m m})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN75LBC241DW | DW | SOIC | 28 | 20 | 506.98 | 12.7 | 4826 | 6.6 |

DW (R-PDSO-G28)
PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013 variation AE.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2024, Texas Instruments Incorporated

