1 Features

• Operating Power-Supply Voltage Range of 2.7 V to 5.5 V
• Supports Bidirectional Data Transfer of I^2C Bus Signals
• SDA and SCL Lines are Buffered Which Increases Fanout
• 1-V Precharge on all SDA and SCL Lines Prevents Corruption During Live Board Insertion and Removal From Backplane
• SDA and SCL Input Lines are Isolated From Outputs
• Accommodates Standard Mode and Fast Mode I^2C Devices
• Improved Noise Immunity
• Applications Include Hot Board Insertion and Bus Extension
• Low I^CC Chip Disable of < 1 μA
• READY Open-Drain Output
• Supports Clock Stretching, Arbitration, and Synchronization
• Powered-Off High-Impedance I^2C Pins
• Open-Drain I^2C Pins
• Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
• ESD Protection Exceeds JESD 22
  – 8000-V Human-Body Model (A114-A)
  – 200-V Machine Model (A115-A)
  – 1000-V Charged-Device Model (C101)

2 Applications

• Servers
• Routers (Telecom Switching Equipment)
• Base Stations
• Industrial Automation

3 Description

The TCA4311A is a hot-swappable I^2C bus buffer that supports I/O card insertion into a live backplane without corruption of the data and clock busses. Control circuitry prevents the backplane from being connected to the card until a stop command or bus idle occurs on the backplane without bus contention on the card. When the connection is made, this device provides bidirectional buffering, keeping the backplane and card capacitances isolated. During insertion, the SDA and SCL lines are pre-charged to 1 V to minimize the current required to charge the parasitic capacitance of the chip.

When the I^2C bus is idle, the TCA4311A can be put into shutdown mode by setting the EN pin low. When EN is high, the TCA4311A resumes normal operation. It also includes an open drain READY output pin, which indicates that the backplane and card sides are connected together. When READY is high, the SDAIN and SCLIN are connected to SDAOUT and SCLOUT. When the two sides are disconnected, READY is low.

Both the backplane and card may be powered with supply voltages ranging from 2.7 V to 5.5 V, with no restrictions on which supply voltage is higher.

The TCA4311A has standard open-drain I/Os. The size of the pull-up resistors to the I/Os depends on the system, but each side of this buffer must have a pull-up resistor. The device is designed to work with Standard Mode and Fast Mode I^2C devices in addition to SMBus devices. Standard Mode I^2C devices only specify 3 mA in a generic I^2C system where Standard Mode devices and multiple masters are possible. Under certain conditions, high termination currents can be used.

Device Information\(^{(1)}\)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TCA4311A</td>
<td>SOIC (8)</td>
<td>4.90 mm × 3.91 mm</td>
</tr>
<tr>
<td></td>
<td>VSSOP (8)</td>
<td>3.00 mm × 3.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the datasheet.
Table of Contents

1 Features ................................................................. 1
2 Applications .......................................................... 1
3 Description ............................................................ 1
4 Revision History ..................................................... 2
5 Pin Configuration and Functions ................................. 3
6 Specifications .......................................................... 4
   6.1 Absolute Maximum Ratings ................................... 4
   6.2 ESD Ratings .......................................................... 4
   6.3 Recommended Operating Conditions ....................... 4
   6.4 Thermal Information ............................................... 4
   6.5 Electrical Characteristics ........................................ 5
   6.6 Typical Characteristics ............................................ 6
7 Parameter Measurement Information ............................. 6
8 Detailed Description .................................................. 8
   8.1 Overview ............................................................. 8
   8.2 Functional Block Diagram ........................................ 8
8.3 Feature Description ............................................... 9
8.4 Device Functional Modes ......................................... 9
9 Application and Implementation ................................. 11
   9.1 Application Information ......................................... 11
   9.2 Typical Application ............................................... 11
10 Power Supply Recommendations ................................. 17
11 Layout ................................................................. 17
   11.1 Layout Guidelines ............................................... 17
   11.2 Layout Example .................................................. 18
12 Device and Documentation Support ............................. 19
   12.1 Receiving Notification of Documentation Updates ......... 19
   12.2 Community Resources .......................................... 19
   12.3 Trademarks ........................................................ 19
   12.4 Electrostatic Discharge Caution .............................. 19
   12.5 Glossary ........................................................... 19
13 Mechanical, Packaging, and Orderable Information ........... 19

4 Revision History

Changes from Revision B (October 2014) to Revision C Page
- Moved $T_{stg}$ to the Absolute Maximum Rating table ........................................... 4
- Changed the Handling Rating table To: ESD Ratings ................................................. 4
- Added Missing ACK Event section ........................................................................... 10

Changes from Revision A (July 2012) to Revision B Page
- Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. .................................................. 1
- Changed the TCA4311A RTA Specification. ................................................................ 1

Changes from Original (January 2011) to Revision A Page
- Updated Input-output Offset Voltage vs Pullup Resistor graphic. .................................... 6
## 5 Pin Configuration and Functions

### D OR DGK Packages

(Top View)

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Function Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN</td>
<td>Active-high chip enable pin. If EN is low, the TCA4311A is in a low current (&lt;1 µA) mode. It also disables the rise-time accelerators, disables the bus pre-charge circuitry, drives READY low, isolates SDAIN from SDAOUT and isolates SCLIN from SCLOUT. EN should be high (at VCC) for normal operation. Connect EN to VCC if this feature is not being used.</td>
</tr>
<tr>
<td>SCLOUT</td>
<td>Serial clock output. Connect this pin to the SCL bus on the card.</td>
</tr>
<tr>
<td>SCLIN</td>
<td>Serial clock input. Connect this pin to the SCL bus on the backplane.</td>
</tr>
<tr>
<td>GND</td>
<td>Supply ground</td>
</tr>
<tr>
<td>READY</td>
<td>Connection flag/rise-time accelerator control. READY is low when either EN is low or the start-up sequence described in the operation section has not been completed. READY goes high when EN is high and start-up is complete. Connect a 10-kΩ resistor from this pin to VCC to provide the pull up.</td>
</tr>
<tr>
<td>SDAIN</td>
<td>Serial data input. Connect this pin to the SDA bus on the backplane.</td>
</tr>
<tr>
<td>SDAOUT</td>
<td>Serial data output. Connect this pin to the SDA bus on the card.</td>
</tr>
<tr>
<td>VCC</td>
<td>Supply power. Main input power supply from backplane. This is the supply voltage for the devices on the backplane I2C busses. Connect pull-up resistors from SDAIN and SCLIN (and also from SDAOUT and SCLOUT) to this pin. Place a bypass capacitor of at least 0.01 µF close to this pin for best results.</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings(1)
over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{CC} ) Supply voltage range</td>
<td>–0.5</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>( V_{IO} ) I^2C bus voltage range(2)</td>
<td>–0.5</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>( V_I ) Input voltage range(2)</td>
<td>–0.5</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>( I_{IK} ) Input clamp current</td>
<td>–50</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( I_{OK} ) Output clamp current</td>
<td>–50</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( I_{OC} ) Continuous output current</td>
<td>±50</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( I_{CC} ) Continuous current through ( V_{CC} ) or GND</td>
<td>±100</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( T_{stg} ) Storage temperature range</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>( V_{(ESD)} ) Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins(1)</td>
<td>±8000</td>
<td>V</td>
</tr>
<tr>
<td>Charged device model (CDM), per JEDEC specification JESD22-C101, all pins(2)</td>
<td>±1000</td>
<td></td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{CC} ) Supply voltage</td>
<td>2.7</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>( V_{IH} ) High-level input voltage</td>
<td>2</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>( V_{IL} ) Low-level input voltage</td>
<td>–0.5</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>( I_{OL} ) Low-level output current</td>
<td>–0.5</td>
<td>0.8</td>
<td></td>
</tr>
<tr>
<td>( V_{CC} = 3 ) V</td>
<td>3</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( V_{CC} = 4.5 ) V</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_A ) Operating free-air temperature</td>
<td>–40</td>
<td>85</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) In certain circumstances, devices must be able to drive the input voltage low while sinking current from the rise time accelerators of the TCA4311A (see \( I_{PULLUPAC} \) in Electrical Characteristics).

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>TCA4311A</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( R_{UA} ) Junction-to-ambient thermal resistance</td>
<td>109.2</td>
<td>158.6</td>
</tr>
<tr>
<td>( R_{UC(top)} ) Junction-to-case (top) thermal resistance</td>
<td>53.5</td>
<td>52.8</td>
</tr>
<tr>
<td>( R_{UB} ) Junction-to-board thermal resistance</td>
<td>49.7</td>
<td>78.2</td>
</tr>
<tr>
<td>( \psi_{JT} ) Junction-to-top characterization parameter</td>
<td>8.8</td>
<td>5.1</td>
</tr>
<tr>
<td>( \psi_{JB} ) Junction-to-board characterization parameter</td>
<td>49.2</td>
<td>76.9</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supply</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{CC} )</td>
<td>Positive supply voltage</td>
<td>2.7</td>
<td>5.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( I_{CC} )</td>
<td>Supply current ( V_{CC} = 5.5 \text{V}, V_{SDAIN} = V_{SCLIN} = 0 \text{V} )</td>
<td>5.1</td>
<td>7</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>( I_{SD} )</td>
<td>Supply current in shutdown mode ( V_{EN} = 0 \text{V} )</td>
<td>0.1</td>
<td></td>
<td></td>
<td>( \mu \text{A} )</td>
</tr>
<tr>
<td>Start-Up Circuitry</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{PRE} )</td>
<td>Pre-charge voltage SDA, SCL floating</td>
<td>0.8</td>
<td>1</td>
<td>1.2</td>
<td>V</td>
</tr>
<tr>
<td>( t_{IDLE} )</td>
<td>Bus idle time ( knm )</td>
<td>50</td>
<td>95</td>
<td>150</td>
<td>( \mu \text{s} )</td>
</tr>
<tr>
<td>( V_{EN} )</td>
<td>EN threshold voltage ( 0.5 \times V_{CC} ) ( \geq 0.9 \times V_{CC} )</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_{DIS} )</td>
<td>Disable threshold voltage EN Pin ( 0.1 \times V_{CC} ) ( \geq 0.5 \times V_{CC} )</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( I_{EN} )</td>
<td>EN input current EN from 0 V to ( V_{CC} ) ( \pm 0.1 ) ( \pm 1 )</td>
<td></td>
<td></td>
<td></td>
<td>( \mu \text{A} )</td>
</tr>
<tr>
<td>( t_{EN} )</td>
<td>Enable time ( 95 \mu \text{s} )</td>
<td></td>
<td></td>
<td></td>
<td>( \mu \text{s} )</td>
</tr>
<tr>
<td>( t_{DIS} )</td>
<td>Disable time (EN to READY) ( 30 \text{ns} )</td>
<td></td>
<td></td>
<td></td>
<td>\text{ns}</td>
</tr>
<tr>
<td>( t_{STOP} )</td>
<td>SDAIN to READY delay after STOP ( 1.2 \text{\mu s} )</td>
<td></td>
<td></td>
<td></td>
<td>( \mu \text{s} )</td>
</tr>
<tr>
<td>( t_{READY} )</td>
<td>SCLOUT/SDAOUT to READY ( 0.8 \text{\mu s} )</td>
<td></td>
<td></td>
<td></td>
<td>( \mu \text{s} )</td>
</tr>
<tr>
<td>( I_{OFF} )</td>
<td>READY OFF state leakage current ( \pm 0.1 ) ( \pm 1 )</td>
<td></td>
<td></td>
<td></td>
<td>( \mu \text{A} )</td>
</tr>
<tr>
<td>( V_{DL} )</td>
<td>READY output low voltage ( I_{PULLUP} = 3 \text{mA} ) ( 0.4 \text{V} )</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rise-Time Accelerators</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{PULLUPAC} )</td>
<td>Transient boosted pull-up current</td>
<td>1</td>
<td>8</td>
<td></td>
<td>mA</td>
</tr>
</tbody>
</table>

\[ \text{Positive transition on SDA, SCL, } V_{CC} = 2.7 \text{V}, \]

Input-Output Connection

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{OS} )</td>
<td>Input-output offset voltage ( 10 \text{k}\Omega ) to ( V_{CC} ) on SDA, SCL, ( V_{CC} = 3.3 \text{V} ) ( (1) )</td>
<td>0</td>
<td>100</td>
<td>175</td>
<td>mV</td>
</tr>
<tr>
<td>( C_{IN} )</td>
<td>Digital input capacitance ( 10 \text{pF} )</td>
<td></td>
<td></td>
<td></td>
<td>\text{pF}</td>
</tr>
<tr>
<td>( V_{DL} )</td>
<td>Output low voltage, input = 0 V ( 0.4 \text{V} )</td>
<td>0</td>
<td>0.4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{I} )</td>
<td>Input leakage current ( \pm 5 \mu \text{A} )</td>
<td></td>
<td></td>
<td></td>
<td>( \mu \text{A} )</td>
</tr>
</tbody>
</table>

\( (1) \) The connection circuitry always regulates its output to a higher voltage than its input. The magnitude of this offset voltage as a function of the pull-up resistor and \( V_{CC} \) voltage is shown in the Typical Characteristics section.
6.6 Typical Characteristics

![Figure 1. Input-Output tsPLH vs Temperature](image1)

![Figure 2. tPULLUPAC vs Temperature](image2)

![Figure 3. Input-output Offset Voltage vs Pull-Up Resistor](image3)

7 Parameter Measurement Information

![Figure 4. Test Circuitry for Switching Times](image4)

- $R_L$ = Load resistor
- $C_L$ = Load capacitance includes jig and probe capacitance
- $R_T$ = Termination resistance should be equal to the output impedance $Z_0$ of the pulse generators.
Parameter Measurement Information (continued)

Figure 5. Timing for $t_{en}$, $t_{idle(READY)}$, and $t_{dis}$

Figure 6. $t_{stp(READY)}$ That Can Occur After $t_{en}$

Figure 7. $t_{stp(READY)}$ That Can Occur After $t_{en}$ and $t_{idle(READY)}$
8 Detailed Description

8.1 Overview

The TCA4311A is a bidirectional I²C buffer optimized for hot-swap applications. The device supports I/O card insertion into a live backplane operating in Standard-Mode (100 kHz) or Fast-Mode (400 kHz). Initially, there is no connection between SCLIN and SCLOUT or between SDAIN and SDAOUT. Upon connection, the TCA4311A provides bidirectional buffering, keeping the card and backplane capacitances isolated from each other.

A pre-charge voltage on all SCL and SDA pins prevents the TCA4311A from disrupting I²C bus communication during insertion. Bus idle detection determines that there is no communication on the I²C line when the connection from –IN to –OUT is made. Once the connection is made, the READY pin will output a logic high signal. If the I²C bus will be inactive for extended periods of time, the TCA4311A can be put in shutdown mode by setting the EN pin to a logic low state. The TCA4311A resumes normal operation when EN is in a logic high state.

As with all I²C buffers, the TCA4311A requires pull-up resistors on all SCL and SDA pins due to the open-drain output circuitry. However, the integration of rise time accelerators allowed the use of weaker pull-up resistors than would normally be required.

8.2 Functional Block Diagram
8.3 Feature Description

8.3.1 Rise-Time Accelerators

Once connection has been established, rise-time accelerator circuits on all four SDA and SCL pins are activated. These allow the user to choose weaker DC pull-up currents on the bus, reducing power consumption while still meeting system rise-time requirements. During positive bus transitions, the TCA4311A switches in 2 mA (typical) of current to quickly slew the SDA and SCL lines once their DC voltages exceed 0.6 V. Using a general rule of 20 pF of capacitance for every device on the bus (10 pF for the device and 10 pF for interconnect), choose a pull-up current so that the bus will rise on its own at a rate of at least 1.25 V/μs to specify activation of the accelerators.

For example, assume an SMBus system with \( V_{CC} = 3 \) V, a 10-kΩ pull-up resistor and equivalent bus capacitance of 200 pF. The rise-time of an SMBus system is calculated from \( V_{IL(MAX)} - 0.15 \) V to \( V_{IH(MIN)} + 0.15 \) V, or 0.65 V to 2.25 V. It takes an RC circuit 0.92 time constants to traverse this voltage for a 3 V supply; in this case, 0.92 × (10 kΩ × 200 pF) = 1.84 μs. Thus, the system exceeds the maximum allowed rise-time of 1 μs by 84%. However, using the rise-time accelerators, which are activated at a DC threshold of below 0.65 V, the worst-case rise-time is: \( (2.25 V - 0.65 V) \times 200 \text{ pF}/1 \text{ mA} = 320 \text{ ns} \), which meets the 1 μs rise-time requirement.

8.3.2 READY Digital Output

This pin provides a digital flag which is low when either EN is low or the start-up sequence described earlier in this section has not been completed. READY goes high when EN is high and start-up is complete. The pin is driven by an open drain pull-down capable of sinking 3 mA while holding 0.4 V on the pin. Connect a resistor of 10 kΩ to \( V_{CC} \) to provide the pull-up.

8.3.3 EN Low Current Disable

Grounding the EN pin disconnects the backplane side from the card side, disables the rise-time accelerators, drives READY low, disables the bus pre-charge circuitry and puts the part in a near-zero current state. When the pin voltage is driven all the way to \( V_{CC} \), the part waits for data transactions on both the backplane and card sides to be complete (as described in the Start-Up section) before reconnecting the two sides.

8.4 Device Functional Modes

8.4.1 Start-Up

When the TCA4311A first receives power on its \( V_{CC} \) pin, either during power-up or during live insertion, it starts in an undervoltage lockout (UVLO) state, ignoring any activity on the SDA and SCL pins until \( V_{CC} \) rises above 2.5 V.

During this time, the 1 V pre-charge circuitry is also active and forces 1 V through 100-kΩ nominal resistors to the SDA and SCL pins. Because the I/O card is being plugged into a live backplane, the voltage on the backplane SDA and SCL busses may be anywhere between 0 V and \( V_{CC} \). Pre-charging the SCL and SDA pins to 1 V minimizes the worst-case voltage differential these pins will see at the moment of connection, therefore minimizing the amount of disturbance caused by the I/O card.

Once the TCA4311A comes out of UVLO, it assumes that SDAIN and SCLIN have been inserted into a live system and that SDAOUT and SCLOUT are being powered up at the same time as itself. Therefore, it looks for either a stop bit or bus idle condition on the backplane side to indicate the completion of a data transaction. When either one occurs, the part also verifies that both the SDAOUT and SCLOUT voltages are high. When all of these conditions are met, the input-to-output connection circuitry is activated, joining the SDA and SCL busses on the I/O card with those on the backplane, and the rise time accelerators are enabled.
Device Functional Modes (continued)

8.4.2 Connection Circuitry

Once the connection circuitry is activated, the functionality of the SDAIN and SDAOUT pins is identical. A low forced on either pin at any time results in both pin voltages being low. For proper operation, logic low input voltages should be no higher than 0.4 V with respect to the ground pin voltage of the TCA4311A. SDAIN and SDAOUT enter a logic high state only when all devices on both SDAIN and SDAOUT release high. The same is true for SCLIN and SCLOUT. This important feature ensures that clock stretching, clock synchronization, arbitration and the acknowledge protocol always work, regardless of how the devices in the system are tied to the TCA4311A.

Another key feature of the connection circuitry is that it provides bidirectional buffering, keeping the backplane and card capacitances isolated. Because of this isolation, the waveforms on the backplane busses look slightly different than the corresponding card bus waveforms, as described here.

8.4.3 Missing ACK Event

Description

When the slave (or master) device sends an ACK bit, a logic low on SDA during the 9th clock cycle, the slave (or master) may pull the SDA line low while the rise time accelerators are engaged and the master (or slave) side stays high. The rise time accelerators are engaged when the voltage is above 0.6 V (typical) and the slew rate is above 1.25 V/us. In Figure 8, SDAOUT is a slave attempting to send an ACK bit. SDAOUT pulls to a logic low, but the ACK is not transferred to the other side and SDAIN remains high unexpectedly. The timing window in which this occurs has been approximated to 1 nanosecond and can vary with the loading on the bus.

![Figure 8. Missing ACK](image)

8.4.3.1 System Impact

The ACK bit is not transferred through the TCA4311A, and the slave or master device interprets the result as a NACK.

8.4.3.2 System Workaround

Changing the bus load on the master or slave side to either a larger value pull up resistor or adding bus capacitance can help to slow down the rise time accelerators from engaging. If adding capacitance, care should be taken to not overload the capacitance above the allowed limit specified by I2C standard.
9 Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

9.1 Application Information

The TCA4311A was designed for applications in which a portion of a communication bus contained on an I/O card or add-on card, is inserted into a live backplane where the main communication bus is already active, which is known as hot-swapping. The two types of communication buses supported by the TCA4311A are I²C and SMBus. System management for PCI cards is an application of the SMBus protocol, which adds on to the electrical specifications and hardware addressing protocol of I²C with second-level software for building special systems that may include dynamic addressing. The following application schematics and descriptions give examples of a typical application of the TCA4311A (Figure 9), a CompactPCI™ system configuration (Figure 12), a PCI system configuration (Figure 13), repeater or bus-extender application (Figure 14), and a system with disparate voltage supplies (Figure 15).

9.2 Typical Application

9.2.1 Design Requirements

9.2.1.1 Input to Output Offset Voltage

When a logic low voltage, $V_{\text{LOW1}}$, is driven on any of the TCA4311A's data or clock pins, the TCA4311A regulates the voltage on the other side of the chip (call it $V_{\text{LOW2}}$) to a slightly higher voltage, as directed by the following equation:

$$V_{\text{LOW2}} = V_{\text{LOW1}} + 75 \text{ mV} + \left(\frac{V_{\text{CC}}}{R}\right) \times 100$$

where $R$ is the bus pull-up resistance in ohms (Ω). For example, if a device is forcing SDAOUT to 10 mV where $V_{\text{CC}} = 3.3$ V and the pull-up resistor $R$ on SDAIN is 10 kΩ, then the voltage on SDAIN = $10 + 75 + (3.3/10000) \times 100 = 118$ mV. See the Typical Characteristics section for curves showing the offset voltage as a function of $V_{\text{CC}}$ and $R$. 
Typical Application (continued)

9.2.1.2 Propagation Delays

During a rising edge, the rise-time on each side is determined by the combined pull-up current of the TCA4311A boost current and the bus resistor and the equivalent capacitance on the line. If the pull-up currents are the same, a difference in rise-time occurs which is directly proportional to the difference in capacitance between the two sides. This effect is displayed in Figure 10 for \( V_{CC} = 3.3 \) V and a 10-kΩ pull-up resistor on each side (50 pF on one side and 150 pF on the other). Since the output side has less capacitance than the input, it rises faster and the effective \( t_{PLH} \) is negative.

There is a finite propagation delay, \( t_{PHL} \), through the connection circuitry for falling waveforms. Figure 11 shows the falling edge waveforms for the same \( V_{CC} \), pull-up resistors and equivalent capacitance conditions as used in Figure 10. An external NMOS device pulls down the voltage on the side with 150 pF capacitance; the TCA4311A pulls down the voltage on the opposite side, with a delay of 55 ns. This delay is always positive and is a function of supply voltage, temperature and the pull-up resistors and equivalent bus capacitances on both sides of the bus. The Typical Characteristics section shows \( t_{PHL} \) as a function of temperature and voltage for 10-kΩ pull-up resistors and 100 pF equivalent capacitance on both sides of the part. By comparison with Figure 11, the \( V_{CC} = 3.3 \) V curve shows that increasing the capacitance from 50 pF to 100 pF results in a \( t_{PHL} \) increase from 55 ns to 75 ns. Larger output capacitances translate to longer delays (up to 150 ns). Users must quantify the difference in propagation times for a rising edge versus a falling edge in their systems and adjust setup and hold times accordingly.

9.2.2 Detailed Design Procedure

9.2.2.1 Resistor Pull-Up Value Selection

The system pull-up resistors must be strong enough to provide a positive slew rate of 1.25 V/μs on the SDA and SCL pins, in order to activate the boost pull-up currents during rising edges. Choose maximum resistor value \( R \) using the formula:

\[
R \leq (V_{CC(MIN)} - 0.6) \times (800,000) / C
\]

where \( R \) is the pull-up resistor value in ohms, \( V_{CC(MIN)} \) is the minimum \( V_{CC} \) voltage and \( C \) is the equivalent bus capacitance in picofarads (pF).

In addition, regardless of the bus capacitance, always choose \( R \leq 16 \) kΩ for \( V_{CC} = 5.5 \) V maximum, \( R \leq 24 \) kΩ for \( V_{CC} = 3.6 \) V maximum. The start-up circuitry requires logic high voltages on SDAOUT and SCLOUT to connect the backplane to the card, and these pull-up values are needed to overcome the pre-charge voltage.

9.2.3 Application Curves

![Figure 10. Input-Output Connection \( t_{PLH} \)](image-url)

![Figure 11. Input-Output Connection \( t_{PHL} \)](image-url)
Typical Application (continued)

9.2.4 Live Insertion and Capacitance Buffering CompactPCI™ Application

Figure 12 through Figure 13 illustrate the usage of the TCA4311A in applications that take advantage of both its hot swap controlling and capacitance buffering features. In all of these applications, note that if the I/O cards were plugged directly into the backplane, all of the backplane and card capacitances would add directly together, making rise- and fall-time requirements difficult to meet. Placing a TCA4311A on the edge of each card, however, isolates the card capacitance from the backplane. For a given I/O card, the TCA4311A drives the capacitance of everything on the card and the backplane must drive only the capacitance of the TCA4311A, which is less than 10 pF.

Figure 12 shows the TCA4311A in a CompactPCI™ configuration. Connect V_{CC} and EN to the output of one of the CompactPCI™ power supply Hot Swap circuits. Use a pull-up resistor to EN for a card side enable/disable.

V_{CC} is monitored by a filtered UVLO circuit. With the V_{CC} voltage powering up after all other pins have established connection, the UVLO circuit ensures that the backplane and card data and clock busses are not connected until the transients associated with live insertion have settled. Owing to their small capacitance, the SDAIN and SCLIN pins cause minimal disturbance on the backplane busses when they make contact with the connector.

Figure 12. Inserting Multiple I/O Cards into a Live Backplane Using the TCA4311A in a CompactPCI System

9.2.4.1 Design Requirements
Refer to Design Requirements.

9.2.4.2 Detailed Design Procedure
Refer to Detailed Design Procedure.

9.2.4.3 Application Curves
Refer to Application Curves.
9.2.5 Live Insertion and Capacitance Buffering PCI Application

Figure 13 shows the TCA4311A in a PCI application, where all of the pins have the same length. In this case, connect an RC series circuit on the I/O card between $V_{CC}$ and EN. An RC product of 10 ms provides a filter to prevent the TCA4311A from becoming activated until the transients associated with live insertion have settled.

Figure 13. Inserting Multiple I/O Cards into a Live Backplane Using the TCA4311A in a PCI System Schematic

9.2.5.1 Design Requirements
Refer to Design Requirements.

9.2.5.2 Detailed Design Procedure
Refer to Detailed Design Procedure.

9.2.5.3 Application Curves
Refer to Application Curves.
Typical Application (continued)

9.2.6  Repeater/Bus Extender Application

Users who wish to connect two 2-wire systems separated by a distance can do so by connecting two TCA4311A back-to-back, as shown in Figure 14. The I^2C specification allows for 400 pF maximum bus capacitance, severely limiting the length of the bus. The SMBus specification places no restriction on bus capacitance, but the limited impedances of devices connected to the bus require systems to remain small if rise- and fall-time specifications are to be met. The strong pull-up and pull-down impedances of the TCA4311A are capable of meeting rise- and fall-time specifications for one nano-Farad of capacitance, thus allowing much more interconnect distance. In this situation, the differential ground voltage between the two systems may limit the allowed distance, because a valid logic low voltage with respect to the ground at one end of the system may violate the allowed V_{OL} specification with respect to the ground at the other end. In addition, the connection circuitry offset voltages of the back-to-back TCA4311A add together, directly contributing to the same problem.

![Figure 14. Repeater/Bus Extender Schematic](image_url)

9.2.6.1  Design Requirements
Refer to Design Requirements.

9.2.6.2  Detailed Design Procedure
Refer to Detailed Design Procedure.

9.2.6.3  Application Curves
Refer to Application Curves.
Typical Application (continued)

9.2.7 Systems With Disparate Supply Voltages

In large 2-wire systems, the $V_{CC}$ voltages seen by devices at various points in the system can differ by a few hundred millivolts or more. This situation is well modeled by a series resistor in the $V_{CC}$ line, as shown in Figure 15. For proper operation of the TCA4311A, make sure that $V_{CC(BUS)} \geq V_{CC(TCA4311A)} - 0.5 \text{ V}$.

Figure 15. System With Disparate $V_{CC}$ Voltages Schematic

9.2.7.1 Design Requirements

Refer to Design Requirements.

9.2.7.2 Detailed Design Procedure

Refer to Detailed Design Procedure.

9.2.7.3 Application Curves

Refer to Application Curves.
10 Power Supply Recommendations

In order for the pre-charge circuitry to dampen the effect of hot-swap insertion of the TCA4311A into an active I²C bus, \( V_{CC} \) must be applied before the SCL and SDA pins make contact to the main I²C bus. This is essential when the TCA4311A is placed on the add-on card circuit board, as in Figure 12. Although the pre-charge circuitry exists on both the -IN and -OUT side, the example in Figure 12 shows SCLIN and SDAIN connecting to the main bus. The supply voltage to \( V_{CC} \) can be applied early by ensuring that the VCC and GND pin contacts are physically longer than the contacts for the SCLIN and SDAIN pins. If a voltage supervisor will also be used to control the voltage supply on the add-on card, additional delay will exist before the 1 V pre-charge voltage is present on the SCL and SDA pins.

11 Layout

11.1 Layout Guidelines

For printed circuit board (PCB) layout of the TCA4311A, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I²C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors should be placed as close to the TCA4311A as possible. These best practices are shown in Figure 16.

The layout example provided in Figure 16 shows a 4 layer board, which is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to \( V_{CC} \) or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, shown in Figure 16 for the \( V_{CC} \) side of the resistor connected to the EN pin; however, this routing and via is not necessary if \( V_{CC} \) and GND are both full planes as opposed to the partial planes depicted.
11.2 Layout Example

Figure 16. Package Layout
12 Device and Documentation Support

12.1 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

12.2 Community Resources
The following links connect to TI community resources. Linked contents are provided “AS IS” by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI’s views; see TI’s Terms of Use.

**TI E2E™ Online Community**  *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support**  *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

12.3 Trademarks
E2E is a trademark of Texas Instruments. CompactPCI is a trademark of PCI Industrial Computer Manufacturers Group. All other trademarks are the property of their respective owners.

12.4 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

12.5 Glossary
SLYZ022 — *TI Glossary.*
This glossary lists and explains terms, acronyms, and definitions.

13 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>PIns</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TCA4311ADGKR</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 85</td>
<td>(6KF, 6KS, 6KU) (6K6, 6KE) 6KA</td>
<td></td>
</tr>
<tr>
<td>TCA4311ADR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 85</td>
<td>PR311A</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
## TAPE AND REEL INFORMATION

### TAPE DIMENSIONS

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- **Q1**: First quadrant
- **Q2**: Second quadrant
- **Q3**: Third quadrant
- **Q4**: Fourth quadrant

### PACKAGING MATERIALS INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TCA4311ADGKR</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>TCA4311ADR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>330.0</td>
<td>12.4</td>
<td>6.4</td>
<td>5.2</td>
<td>2.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TCA4311ADGKR</td>
<td>VSSOP</td>
<td>DGK</td>
<td>8</td>
<td>2500</td>
<td>358.0</td>
<td>335.0</td>
<td>35.0</td>
</tr>
<tr>
<td>TCA4311ADR</td>
<td>SOIC</td>
<td>D</td>
<td>8</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:
1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.

9. Board assembly site may have different recommendations for stencil design.
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.  
D. Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.  
E. Falls within JEDEC MO-187 variation AA, except interlead flash.
NOTES:  
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated