TLV742P 200-mA, Small Size, Low-Dropout Linear Voltage Regulator

1 Features
• Input Voltage Range From 2 V to 5.5 V
• Fixed-Output Voltage Combinations Possible From 0.85 V to 5 V in 50-mV Steps\(^1\)
• 0.5% Typical Accuracy
• High PSRR:
  – 55 dB at 1 MHz
• I\(_Q\) When Enabled: 25 µA
• I\(_Q\) When Disabled: 1 µA
• Active Output Discharge
• Thermal Shutdown and Overcurrent Protection
• Package:
  – 1-mm × 1-mm DQN (X2SON)

2 Applications
• Point of Sale
• Camera and Machine Vision Modules
• Gaming and Toys
• Building Automation and Video Surveillance
• TVs and Set-Top Boxes

3 Description
The TLV742P series of low-dropout linear voltage regulators (LDOs) are optimized to providing excellent performance by supporting a wide output voltage range. The LDOs can directly regulate a single cell Li-ion battery input-to-output voltage as low as 0.85 V. If used to post-regulate a DC-DC converter output, the high PSRR of 55 dB at 1 MHz suppresses ripple to provide a stable low-noise, well-regulated V\(_{OUT}\).

The TLV742P has an active output discharge feature that helps ensure the output is kept low while the system is disabled, in standby mode, or in sleep mode. Additionally, overcurrent protection is present to protect the device in the event of an output short along with thermal shutdown to prevent overheating.

The TLV742P series of voltage regulators are available in a 1 mm × 1 mm X2SON package to minimize PCB area.

Device Information\(^1\)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV742P</td>
<td>X2SON (4)</td>
<td>1.00 mm × 1.00 mm</td>
</tr>
</tbody>
</table>

\(^1\) For all available packages, see the orderable addendum at the end of the data sheet.

Copyright © 2017, Texas Instruments Incorporated

---

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.
# Table of Contents

1 Features ................................................................. 1
2 Applications ........................................................... 1
3 Description ............................................................ 1
4 Revision History ..................................................... 2
5 Pin Configuration and Functions ............................... 3
6 Specifications .......................................................... 4
   6.1 Absolute Maximum Ratings ................................. 4
   6.2 ESD Ratings ..................................................... 4
   6.3 Recommended Operating Conditions ....................... 4
   6.4 Thermal Information ........................................... 4
   6.5 Electrical Characteristics .................................... 5
   6.6 Typical Characteristics ...................................... 6
7 Detailed Description .................................................. 13
   7.1 Overview .......................................................... 13
   7.2 Functional Block Diagrams .................................. 13
   7.3 Feature Description ............................................ 13
   7.4 Device Functional Modes ..................................... 14
8 Application and Implementation ............................... 15
9 Power Supply Recommendations ............................... 19
10 Layout ................................................................. 19
   10.1 Layout Guidelines ............................................ 19
   10.2 Layout Example ............................................. 20
   10.3 Thermal Considerations ..................................... 20
   10.4 Power Dissipation ............................................ 20
11 Device and Documentation Support ........................... 21
   11.1 Device Support ............................................... 21
   11.2 Receiving Notification of Documentation Updates .... 21
   11.3 Community Resources ...................................... 21
   11.4 Trademarks .................................................... 21
   11.5 Electrostatic Discharge Caution ......................... 21
   11.6 Glossary ....................................................... 21
12 Mechanical, Packaging, and Orderable Information ....... 22

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

<table>
<thead>
<tr>
<th>DATE</th>
<th>REVISION</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>September 2017</td>
<td>*</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
## 5 Pin Configuration and Functions

**DQN Package**  
4-Pin X2SON With Exposed Thermal Pad

**Top View**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>EN</strong></td>
<td>3</td>
<td>Enable pin. Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode. For TLV742P, output voltage is discharged through an internal 120-Ω resistor when device is shut down.</td>
</tr>
<tr>
<td><strong>GND</strong></td>
<td>2</td>
<td>Ground pin</td>
</tr>
<tr>
<td><strong>IN</strong></td>
<td>4</td>
<td>Input pin. For good transient performance, place a small 1-µF ceramic capacitor from this pin to ground. See Input and Output Capacitor Requirements for more details.</td>
</tr>
<tr>
<td><strong>OUT</strong></td>
<td>1</td>
<td>Regulated output voltage pin. A small 1-µF ceramic capacitor is required from this pin to ground to ensure stability. See Input and Output Capacitor Requirements for more details.</td>
</tr>
<tr>
<td>Thermal pad</td>
<td>—</td>
<td>The thermal pad is electrically connected to the GND node. Connect to the GND plane for improved thermal performance.</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings
over operating junction temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th>Voltage(^{(2)})</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>IN</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>EN</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>OUT</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Current (source)</th>
<th>OUT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Internally limited</td>
</tr>
<tr>
<td>Operating junction, T(_J)</td>
<td>−55</td>
</tr>
<tr>
<td>Storage, T(_stg)</td>
<td>−55</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND pin.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V(_{(ESD)}) Electrostatic discharge</td>
<td>Human body model (HBM) QSS 009-105 (JESD22-A114A)(^{(1)}) ±2000 V</td>
</tr>
<tr>
<td></td>
<td>Charged device model (CDM) QSS 009-147 (JESD22-C101B.01)(^{(2)}) ±500 V</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions
over operating junction temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>V(_{IN}) Input voltage</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>I(_{OUT}) Output current</td>
<td>0</td>
<td>200</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>T(_J) Operating junction temperature range</td>
<td>−40</td>
<td>125</td>
<td>°C</td>
<td></td>
</tr>
</tbody>
</table>

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(^{(1)})</th>
<th>TLV742P DQN (X2SON)</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction-to-ambient thermal resistance</td>
<td>R(_{JA})</td>
<td>180.4</td>
</tr>
<tr>
<td>Junction-to-case (top) thermal resistance</td>
<td>R(_{JC(top)})</td>
<td>152</td>
</tr>
<tr>
<td>Junction-to-board thermal resistance</td>
<td>R(_{JB})</td>
<td>117.2</td>
</tr>
<tr>
<td>Junction-to-top characterization parameter</td>
<td>Ψ(_{JT})</td>
<td>5.1</td>
</tr>
<tr>
<td>Junction-to-board characterization parameter</td>
<td>Ψ(_{JB})</td>
<td>117</td>
</tr>
<tr>
<td>Junction-to-case (bottom) thermal resistance</td>
<td>R(_{JC(bot)})</td>
<td>99.7</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
### 6.5 Electrical Characteristics

at \( V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V or 2 V (whichever is greater); } I_{OUT} = 1 \text{ mA, } V_{EN} = V_{IN}, \ C_{OUT} = 0.47 \text{ } \mu \text{F, and } T_J = -40^\circ \text{C to } +85^\circ \text{C. Typical values are at } T_J = 25^\circ \text{C, (unless otherwise noted).} \)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{IN} )</td>
<td>Input voltage range</td>
<td>2</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{OUT} )</td>
<td>Output voltage range</td>
<td>0.85</td>
<td>5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>DC output accuracy ( V_{OUT} \geq 0.85 \text{ V} )</td>
<td>–1.5%</td>
<td>1.5%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Delta V_{O(VI)} )</td>
<td>Line regulation ( V_{OUT} \geq 0.85 \text{ V} )</td>
<td>1</td>
<td>5</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>( \Delta V_{O(10)} )</td>
<td>Load regulation</td>
<td>0 mA ( \leq I_{OUT} \leq 150 \text{ mA} )</td>
<td>10</td>
<td>20</td>
<td>mV</td>
</tr>
<tr>
<td>( V_{(DO)} )</td>
<td>Dropout voltage ( V_{IN} = 0.98 \times V_{OUT(NOM)} )</td>
<td>( 2 \text{ V} &lt; V_{OUT} \leq 2.4 \text{ V} )</td>
<td>( I_{OUT} = 30 \text{ mA} )</td>
<td>65</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( 2.4 \text{ V} &lt; V_{OUT} \leq 2.8 \text{ V} )</td>
<td>( I_{OUT} = 150 \text{ mA} )</td>
<td>325</td>
<td>360</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( 2.8 \text{ V} &lt; V_{OUT} \leq 3.3 \text{ V} )</td>
<td>( I_{OUT} = 30 \text{ mA} )</td>
<td>50</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( 3.3 \text{ V} &lt; V_{OUT} \leq 5 \text{ V} )</td>
<td>( I_{OUT} = 150 \text{ mA} )</td>
<td>220</td>
<td>270</td>
</tr>
<tr>
<td>( I_{CL} )</td>
<td>Output current limit ( V_{OUT} = 0.9 \times V_{OUT(NOM)} )</td>
<td>240</td>
<td>300</td>
<td>450</td>
<td>mA</td>
</tr>
<tr>
<td>( I_{(GND)} )</td>
<td>Ground pin current ( I_{OUT} = 0 \text{ mA} )</td>
<td>25</td>
<td>50</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>( I_{(EN)} )</td>
<td>EN pin current ( V_{EN} = 5.5 \text{ V} )</td>
<td>0.01</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>( I_{SHUTDOWN} )</td>
<td>Shutdown current ( V_{EN} \leq 0.4 \text{ V} )</td>
<td>1</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>( V_{IL(EN)} )</td>
<td>EN pin low-level input voltage (disable device) ( 2 \text{ V} \leq V_{IN} \leq 4.5 \text{ V} )</td>
<td>0</td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{IH(EN)} )</td>
<td>EN pin high-level input voltage (enable device)</td>
<td>( V_{IN} \geq 0.9 )</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>PSRR</td>
<td>Power-supply rejection ratio</td>
<td>( V_{IN} = 3.3 \text{ V} )</td>
<td></td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{OUT} = 2.8 \text{ V} )</td>
<td>( f = 100 \text{ Hz} )</td>
<td>70</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( I_{OUT} = 30 \text{ mA} )</td>
<td>( f = 10 \text{ kHz} )</td>
<td>55</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>( f = 1 \text{ MHz} )</td>
<td>55</td>
<td></td>
</tr>
<tr>
<td>( V_n )</td>
<td>Output noise voltage ( BW = 100 \text{ Hz to } 100 \text{ kHz, } V_{IN} = 2.3 \text{ V} )</td>
<td>( V_{OUT} = 1.8 \text{ V} )</td>
<td>( I_{OUT} = 10 \text{ mA} )</td>
<td>45</td>
<td>µV_RMS</td>
</tr>
<tr>
<td>( I_{STR} )</td>
<td>Startup time (^{(1)}) ( C_{OUT} = 1 \mu \text{F} )</td>
<td>( I_{OUT} = 150 \text{ mA} )</td>
<td></td>
<td>100</td>
<td>µs</td>
</tr>
<tr>
<td>( R_{PULLDOWN} )</td>
<td>Pulldown resistance (TLV742P only)</td>
<td></td>
<td></td>
<td></td>
<td>120</td>
</tr>
<tr>
<td>( T_J )</td>
<td>Operating junction temperature</td>
<td></td>
<td></td>
<td></td>
<td>( -40 )</td>
</tr>
</tbody>
</table>

(1) Start-up time = time from EN assertion to \( 0.98 \times V_{OUT} \).
6.6 Typical Characteristics

at $T_J = -40°C$ to $+85°C$, $V_{IN} = V_{OUT(NOM)} + 0.5$ V or 2 V (whichever is greater), $I_{OUT} = 10$ mA, $V_{EN} = V_{IN}$, and $C_{OUT} = 1 \mu$F

Typical values are at $T_J = 25°C$, (unless otherwise noted)

![Figure 1. Load Regulation](image1)

![Figure 2. Load Regulation](image2)

![Figure 3. Line Regulation](image3)

![Figure 4. Line Regulation](image4)

![Figure 5. Line Regulation](image5)

![Figure 6. Line Regulation](image6)
Typical Characteristics (continued)

at $T_J = -40^\circ\text{C}$ to $+85^\circ\text{C}$, $V_{\text{IN}} = V_{\text{OUT(NOM)}} + 0.5 \text{ V or } 2 \text{ V (whichever is greater)}$, $I_{\text{OUT}} = 10 \text{ mA}$, $V_{\text{EN}} = V_{\text{IN}}$, and $C_{\text{OUT}} = 1 \mu\text{F}$

Typical values are at $T_J = 25^\circ\text{C}$, (unless otherwise noted)

---

**Figure 7. Output Voltage vs Temperature**

**Figure 8. Output Voltage vs Temperature**

**Figure 9. Dropout Voltage vs Input Voltage**

**Figure 10. Dropout Voltage vs Input Voltage**

**Figure 11. Dropout Voltage vs Output Current**

**Figure 12. Ground Pin Current vs Input Voltage**
Typical Characteristics (continued)

at $T_J = -40^\circ C$ to $+85^\circ C$, $V_{IN} = V_{OUT(NOM)} + 0.5$ V or 2 V (whichever is greater), $I_{OUT} = 10$ mA, $V_{EN} = V_{IN}$, and $C_{OUT} = 1$ $\mu F$

Typical values are at $T_J = 25^\circ C$, (unless otherwise noted)

---

**Figure 13. Ground Pin Current vs Input Voltage**

$V_{OUT} = 2.8$ V, $I_{OUT} = 0$ mA

**Figure 14. Ground Pin Current vs Temperature**

$V_{OUT} = 2.8$ V, $I_{OUT} = 0$ mA

**Figure 15. Ground Pin Current vs Temperature**

$V_{OUT} = 2.8$ V, $I_{OUT} = 0$ mA

**Figure 16. Ground Pin Current vs Output Current**

$V_{OUT} = 2.8$ V

**Figure 17. Ground Pin Current vs Output Current**

$V_{OUT} = 2.8$ V

**Figure 18. Shutdown Current vs Input Voltage**

$V_{OUT} = 1.2$ V
Typical Characteristics (continued)

at $T_J = -40^\circ C$ to $+85^\circ C$, $V_{IN} = V_{OUT(NOM)} + 0.5$ V or 2 V (whichever is greater), $I_{OUT} = 10$ mA, $V_{EN} = V_{IN}$, and $C_{OUT} = 1 \mu$F

Typical values are at $T_J = 25^\circ C$, (unless otherwise noted)

Figure 19. Shutdown Current vs Input Voltage

Figure 20. Current Limit vs Input Voltage

Figure 21. Current Limit vs Input Voltage

Figure 22. Power-Supply Ripple Rejection vs Frequency

Figure 23. Power-Supply Ripple Rejection vs Frequency

Figure 24. Power-Supply Ripple Rejection vs Input Voltage
Typical Characteristics (continued)

at $T_J = -40^\circ C$ to $+85^\circ C$, $V_{IN} = V_{OUT(NOM)} + 0.5$ V or 2 V (whichever is greater), $I_{OUT} = 10$ mA, $V_{EN} = V_{IN}$, and $C_{OUT} = 1 \mu F$. Typical values are at $T_J = 25^\circ C$, (unless otherwise noted)
Typical Characteristics (continued)

at T<sub>J</sub> = –40°C to +85°C, V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 0.5 V or 2 V (whichever is greater), I<sub>OUT</sub> = 10 mA, V<sub>EN</sub> = V<sub>IN</sub>, and C<sub>OUT</sub> = 1 µF

Typical values are at T<sub>J</sub> = 25°C, (unless otherwise noted)

Figure 31. Load Transient Response

Figure 32. Load Transient Response

Figure 33. Line Transient Response

Figure 34. Line Transient Response

Figure 35. Line Transient Response

Figure 36. Line Transient Response

Copyright © 2017, Texas Instruments Incorporated

Submit Documentation Feedback
Typical Characteristics (continued)

at T_J = –40°C to +85°C, V_IN = V_OUT(NOM) + 0.5 V or 2 V (whichever is greater), I_OUT = 10 mA, V_EN = V_IN, and C_OUT = 1 µF

Typical values are at T_J = 25°C, (unless otherwise noted)

Figure 37. Line Transient Response

Figure 38. Line Transient Response

Figure 39. Line Transient Response

Figure 40. Line Transient Response

Figure 41. V_IN Ramp Up, Ramp Down Response

Figure 42. V_IN Ramp Up, Ramp Down Response
7 Detailed Description

7.1 Overview
The TLV742P device belongs to a family of LDOs. This device consumes low quiescent current and delivers excellent line and load transient performance. These characteristics [combined with low noise and very good PSRR with little \((V_{IN} - V_{OUT})\) headroom] make this device ideal for portable RF applications.

7.2 Functional Block Diagrams

![TLV742P Block Diagram](image)

Figure 43. TLV742P Block Diagram

7.3 Feature Description
This LDO regulator offers current limit and thermal protection. The operating junction temperature of this device is \(-40^\circ C\) to \(+125^\circ C\).

7.3.1 Internal Current Limit
The internal current limit helps to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of the output voltage. In such a case, the output voltage is not regulated, and is \(V_{OUT} = I_{CL} \times R_L\). The PMOS pass transistor dissipates \((V_{IN} - V_{OUT}) \times I_{LIMIT}\) until thermal shutdown is triggered and the device turns off. When the device cools, the internal thermal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown; see Thermal Information for more details.

The PMOS pass element has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended.
Feature Description (continued)

7.3.2 Shutdown

The enable pin (EN) is active high. The device is enabled when voltage at the EN pin goes above 0.9 V. The device is turned off when the EN pin is held at less than 0.4 V. When shutdown capability is not required, EN can be connected to the IN pin.

The TLV742P version has internal active pulldown circuitry that discharges the output with a time constant as given by Equation 1:

$$\tau = \frac{(120 \cdot R_L)}{(120 + R_L)} \cdot C_{OUT}$$

where:
- $R_L = \text{Load resistance}$
- $C_{OUT} = \text{Output capacitor}$

7.4 Device Functional Modes

The TLV742P series is specified over the recommended operating conditions (see Recommended Operating Conditions). The specifications may not be met when exposed to conditions outside the recommended operating range.

To turn on the regulator, the EN pin must be driven over 0.9 V. Driving the EN pin below 0.4 V causes the regulator to enter shutdown mode.

In shutdown, the current consumption of the device typically reduces to 1 µA.
8 Application and Implementation

**NOTE**
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information
The TLV742P is a LDO with low quiescent current that delivers excellent line and load transient performance. This LDO regulator offers current limit and thermal protection. The operating junction temperature of this device series is –40°C to +125°C.

8.2 Typical Application

![Typical Application Circuit](Image)

Figure 44. Typical Application Circuit

8.2.1 Design Requirements
Provide an input supply with adequate headroom to meet minimum $V_{IN}$ requirements (as listed in Table 1), compensate for the GND pin current, and to power the load.

Table 1. Design Parameters

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>DESIGN REQUIREMENT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage</td>
<td>1.8 V to 3.6 V</td>
</tr>
<tr>
<td>Output voltage</td>
<td>1.2 V</td>
</tr>
<tr>
<td>Output current</td>
<td>100 mA</td>
</tr>
</tbody>
</table>
8.2.2 Detailed Design Procedure

8.2.2.1 Input and Output Capacitor Requirements

Generally, 1-µF X5R- and X7R-type ceramic capacitors are recommended because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature.

However, the TLV742P is designed to be stable with an effective capacitance of 0.1 µF or larger at the output. As a result, the device is stable with capacitors of other dielectric types if the effective capacitance under operating bias voltage and temperature is greater than 0.1 µF. This effective capacitance refers to the capacitance that the LDO detects under operating bias voltage and temperature conditions; that is, the capacitance after taking bias voltage and temperature derating into consideration. In addition to using less expensive dielectrics, this stability with 0.1-µF effective capacitance enables the use of smaller footprint capacitors that have higher derating in size- and space-constrained applications.

Using a 0.1-µF rated capacitor at the output of the LDO does not ensure stability because the effective capacitance under the specified operating conditions is less than 0.1 µF. Maximum ESR must be less than 200 mΩ.

Although an input capacitor is not required for stability, good analog design practice is to connect a 0.1-µF to 1-µF, low ESR capacitor across the IN pin and GND pin of the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be required if large, fast rise-time load transients are anticipated, or if the device is not located close to the power source. If source impedance is more than 2-Ω, a 0.1-µF input capacitor may be required to ensure stability.

8.2.2.2 Dropout Voltage

The TLV742P series of LDOs use a PMOS pass transistor to achieve low dropout. When \((V_{IN} - V_{OUT})\) is less than the dropout voltage \((V_{DO})\), the PMOS pass device is in the linear region of operation and the input-to-output resistance is the \(R_{DS(ON)}\) of the PMOS pass element. \(V_{DO}\) scales approximately with output current because the PMOS device functions similar to a resistor in dropout.

PSRR and transient response degrade when \((V_{IN} - V_{OUT})\) approaches dropout.

8.2.2.3 Transient Response

Increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increases the duration of the transient response.
8.2.3 Application Curves

**Figure 45. Power-Supply Ripple Rejection vs Frequency**

**Figure 46. Output Spectral Noise Density vs Frequency**

**Figure 47. Load Transient Response**

**Figure 48. Line Transient Response**

**Figure 49. Line Transient Response**

**Figure 50. Line Transient Response**
8.3 Do's and Don'ts

Place at least one 1-µF ceramic capacitor as close as possible to the OUT pin of the regulator.
Do not place the output capacitor more than 10 mm away from the regulator.
Connect a 1-µF low equivalent series resistance (ESR) capacitor across the IN pin and GND input of the regulator for improved transient performance.
Do not exceed the absolute maximum ratings.
9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 2 V and 5.5 V. The input voltage range provides adequate headroom for the device to have a regulated output. This input supply must be well-regulated (see Figure 33 through Figure 40). If the input supply is noisy, additional input capacitors with low ESR help improve the output noise performance.

10 Layout

10.1 Layout Guidelines

10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

Place input and output capacitors as close to the device pins as possible. To improve ac performance (such as PSRR, output noise, and transient response), TI recommends that the board be designed with separate ground planes for $V_{IN}$ and $V_{OUT}$, with the ground plane connected only at the GND pin of the device, as shown in Figure 53. Connect the ground connection for the output capacitor directly to the GND pin of the device. High ESR capacitors can degrade PSRR performance.

10.1.2 Package Mounting

Solder pad footprint recommendations are available from the TI website at www.ti.com. The recommended land pattern for the DQN (X2SON-4) package is provided in the Mechanical, Packaging, and Orderable Information section.
10.2 Layout Example

![Diagram of recommended layout example]

Figure 53. Recommended Layout Example

10.3 Thermal Considerations

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is enabled again. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, which protects the regulator from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, limit junction temperature to 125°C (maximum). To estimate the margin of safety in a complete design (including heat sink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

For good reliability, thermal protection triggers at least 35°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the LDO is designed to protect against overload conditions. This circuitry is not intended to replace proper heat sinking. Continuously running the LDO into thermal shutdown degrades device reliability.

10.4 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed-circuit-board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air.

Performance data for JEDEC low- and high-K boards are shown in Thermal Information. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers improves heat sink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation \( P_D \) is equal to the product of the output current and the voltage drop across the output pass element, as shown in Equation 2.

\[
P_D = (V_{IN} - V_{OUT}) \times I_{OUT}
\]  

(2)
11 Device and Documentation Support

11.1 Device Support

11.1.1 Development Support

11.1.1.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV742P. TLV70728EVM-612 details the design kits and evaluation modules for TLV70728EVM-612.

The EVM can be requested at the Texas Instruments website through the TLV742P product folder or purchased directly from the TI eStore.

11.1.2 Device Nomenclature

Ordering Information

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>VOUT&lt;sup&gt;(2)&lt;/sup&gt;</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV742xx(x)Pyyy</td>
<td>XX(X) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 18 = 1.8 V, 285 = 2.85 V). P is optional; devices with P have an LDO regulator with an active output discharge. YYY is the package designator. Z is package quantity. Use R for reel (3000 pieces), and T for tape (250 pieces).</td>
</tr>
</tbody>
</table>

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

(2) Output voltages from 0.85 V to 5 V in 50-mV increments are available. Contact factory for details and availability.

11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community** TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.4 Trademarks

E2E is a trademark of Texas Instruments.

11.5 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

11.6 Glossary

SLYZ022 — Ti Glossary.

This glossary lists and explains terms, acronyms, and definitions.
12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV74211PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>8H</td>
<td></td>
</tr>
<tr>
<td>TLV74212PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>8G</td>
<td></td>
</tr>
<tr>
<td>TLV74215PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>8F</td>
<td></td>
</tr>
<tr>
<td>TLV74218PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>8E</td>
<td></td>
</tr>
<tr>
<td>TLV74225PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>CS</td>
<td></td>
</tr>
<tr>
<td>TLV74227PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>8D</td>
<td></td>
</tr>
<tr>
<td>TLV74228PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>8C</td>
<td></td>
</tr>
<tr>
<td>TLV74229PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>8B</td>
<td></td>
</tr>
<tr>
<td>TLV74230PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>CT</td>
<td></td>
</tr>
<tr>
<td>TLV74233PDQNR</td>
<td>ACTIVE</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-1-260C-UNLIM</td>
<td>-40 to 125</td>
<td>7Z</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBsolete: TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
**TAPE AND REEL INFORMATION**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV74211PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TLV74212PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TLV74215PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TLV74218PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TLV74225PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TLV74227PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TLV74228PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TLV74229PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TLV74230PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TLV74233PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td></td>
<td>180.0</td>
<td>8.4</td>
<td>1.16</td>
<td>1.16</td>
<td>0.53</td>
<td>2.0</td>
<td>8.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*
<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLV74211PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
<tr>
<td>TLV74212PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
<tr>
<td>TLV74215PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
<tr>
<td>TLV74218PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
<tr>
<td>TLV74225PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
<tr>
<td>TLV74227PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
<tr>
<td>TLV74228PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
<tr>
<td>TLV74229PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
<tr>
<td>TLV74230PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
<tr>
<td>TLV74233PDQNR</td>
<td>X2SON</td>
<td>DQN</td>
<td>4</td>
<td>3000</td>
<td>203.2</td>
<td>196.8</td>
<td>33.3</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.
4. Features may not exist. Recommend use of pin 1 marking on top of package for orientation purposes.
5. Shape of exposed side leads may differ.
6. Number and location of exposed tie bars may vary.
NOTES: (continued)

7. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

8. If any vias are implemented, it is recommended that vias under paste be filled, plugged or tented.
9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated