TPD2E001 Low-Capacitance 2-Channel ESD-Protection for High-Speed Data Interfaces

1 Features
- IEC 61000-4-2 ESD Protection (Level 4)
  – ±8-kV Contact Discharge
  – ±15-kV Air-Gap Discharge
- IO Capacitance: 1.5 pF (Typ)
- Low Leakage Current: 1 nA (Maximum)
- Low Supply Current: 1 nA
- 0.9 V to 5.5 V Supply-Voltage Range
- Space-Saving DRL, DRY, and QFN Package Options
- Alternate 3, 4, 6-Channel options Available: TPD3E001, TPD4E001, TPD6E001

2 Applications
- USB 2.0
- Ethernet
- FireWire™
- LVDS
- SVGA Video Connections
- Glucose Meters
- Medical Imaging

3 Description
The TPD2E001 is a two-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array. The TPD2E001 is rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 Level 4 international standard.

The DRS package (3.00 mm x 3.00 mm) is also available as a non-magnetic package for medical imaging applications.

See also TPD2E2U06DRLR which is p2p compatible to TPD2E001DRLR and offers higher IEC ESD Protection, lower clamping voltage, and eliminates the input capacitor requirement.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPD2E001</td>
<td>SOT (5)</td>
<td>1.60 mm x 1.20 mm</td>
</tr>
<tr>
<td></td>
<td>WSON (6)</td>
<td>3.00 mm x 3.00 mm</td>
</tr>
<tr>
<td></td>
<td>USON (6)</td>
<td>1.45 mm x 1.00 mm</td>
</tr>
<tr>
<td></td>
<td>SOP (4)</td>
<td>2.90 mm x 1.30 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Application Schematic
Table of Contents

1 Features .................................................................................................................. 1
2 Applications ............................................................................................................ 1
3 Description .............................................................................................................. 1
4 Revision History .................................................................................................... 2
5 Pin Configuration and Functions ............................................................................. 3
6 Specifications .......................................................................................................... 4
   6.1 Absolute Maximum Ratings .............................................................................. 4
   6.2 ESD Ratings ...................................................................................................... 4
   6.3 ESD Ratings: Surge Protection ......................................................................... 4
   6.4 Recommended Operating Conditions .............................................................. 4
   6.5 Thermal Information ......................................................................................... 4
   6.6 Electrical Characteristics .................................................................................. 5
   6.7 Typical Characteristics ...................................................................................... 5
7 Detailed Description .................................................................................................. 6
   7.1 Overview .......................................................................................................... 6
   7.2 Functional Block Diagram .................................................................................. 6
8 Application and Implementation ............................................................................ 7
   8.1 Application Information ..................................................................................... 7
   8.2 Typical Application ............................................................................................. 7
9 Power Supply Recommendations ............................................................................ 8
10 Layout ..................................................................................................................... 8
   10.1 Layout Guidelines ............................................................................................. 8
   10.2 Layout Example ............................................................................................... 8
11 Device and Documentation Support ....................................................................... 9
   11.1 Community Resources .................................................................................... 9
   11.2 Trademarks ...................................................................................................... 9
   11.3 Electrostatic Discharge Caution ...................................................................... 9
   11.4 Glossary ............................................................................................................ 9
12 Mechanical, Packaging, and Orderable Information ............................................. 9

4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision H (August 2014) to Revision I................................................ 1
• Updated the ESDS section .................................................................................... 1
• Updated the Handling Ratings table to an ESD Ratings table and moved the T_stg to the Absolute Maximum Ratings table ........................................................................................................ 4
• Added test condition frequency to capacitance .................................................. 5
• Added note to the Application and Implementation ......................................... 7
• Added Community Resources .......................................................................... 9

Changes from Revision G (November 2013) to Revision H ........................................ 1
• Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ......................................................... 1

Changes from Revision F (February 2012) to Revision G ............................................. 1
• Updated document formatting .......................................................................... 1
• Updated Description ............................................................................................. 1
• Removed Ordering Information table .................................................................. 3

Changes from Revision E (June 2008) to Revision F .................................................. 1
• Added Medical Imaging to Applications .......................................................... 1
• Added "The 3x3 mm DRS package is also available as a non-magnetic package for medical imaging application." to the description ......................................................... 1
• Added 3 x 3 SON – DRS (Non-Magnetic) package to Ordering Information table ............................................................................................. 3
5 Pin Configuration and Functions

**DRY Package 6-Pin USON Top View**

- **VCC**: 1, 5, IO2
- **N.C.**: 2
- **IO1**: 3, 4, GND

N.C. – Not internally connected

**DRS Package 6-Pin WSON Top View**

- **VCC**: 1, 5, IO2
- **N.C.**: 2
- **IO1**: 3, 4, GND

N.C. – Not internally connected

**DRL Package 5-Pin SOT Top View**

- **VCC**: 1, 5, IO2
- **N.C.**: 2
- **IO1**: 3, 4, GND

N.C. – Not internally connected

**DZD Package 4-Pin SOP Top View**

- **GND**: 1, 4
- **IO1**: 2, 3
- **VCC**: 5

**Pin Functions**

<table>
<thead>
<tr>
<th>PIN</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>NAME</strong></td>
<td><strong>DRY NO.</strong></td>
</tr>
<tr>
<td>EP</td>
<td>—</td>
</tr>
<tr>
<td>GND</td>
<td>4</td>
</tr>
<tr>
<td>IOx</td>
<td>3, 6</td>
</tr>
<tr>
<td>N.C.</td>
<td>2, 5</td>
</tr>
<tr>
<td>VCC</td>
<td>1</td>
</tr>
</tbody>
</table>

Exposed pad. Connect to GND.
Ground
ESD-protected channel
No connection. Not internally connected.
Power-supply input. Bypass VCC to GND with a 0.1-μF ceramic capacitor.
6 Specifications

6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)(1)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{CC}$ Power pin voltage</td>
<td>$-0.3$</td>
<td>$7$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{IO}$ IO pin voltage</td>
<td>$-0.3$</td>
<td>$V_{CC}+0.3$</td>
<td>V</td>
</tr>
<tr>
<td>$T_J$ Junction temperature</td>
<td></td>
<td>$150$</td>
<td>°C</td>
</tr>
<tr>
<td>Bump temperature (soldering)</td>
<td></td>
<td>$220$</td>
<td>°C</td>
</tr>
<tr>
<td>Lead temperature (soldering, 10 s)</td>
<td></td>
<td>$215$</td>
<td>°C</td>
</tr>
<tr>
<td>$T_{stg}$ Storage temperature</td>
<td>$-65$</td>
<td>$150$</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute-maximum-rating conditions for extended periods may affect device reliability.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{(ESD)}$ Electrostatic discharge</td>
<td></td>
</tr>
<tr>
<td>Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins(1)</td>
<td>$\pm 15000$ V</td>
</tr>
<tr>
<td>Charged device model (CDM), per JEDEC specification JESD22-C101, all pins(2)</td>
<td>$\pm 1000$ V</td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 ESD Ratings: Surge Protection

<table>
<thead>
<tr>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{(ESD)}$ Electrostatic discharge</td>
<td></td>
</tr>
<tr>
<td>IEC 61000-4-2 contact</td>
<td>$\pm 8000$ V</td>
</tr>
<tr>
<td>IEC 61000-4-2 air-gap discharge</td>
<td>$\pm 15000$ V</td>
</tr>
</tbody>
</table>

6.4 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Value</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_A$, operating free-air temperature</td>
<td>$-40$</td>
<td>$85$</td>
<td>°C</td>
</tr>
<tr>
<td>Operating voltage</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{CC}$ pin</td>
<td>$0.9$</td>
<td>$5.5$</td>
<td>V</td>
</tr>
<tr>
<td>IO1, IO2 pins</td>
<td>$0$</td>
<td>$V_{CC}$</td>
<td></td>
</tr>
</tbody>
</table>

6.5 Thermal Information

<table>
<thead>
<tr>
<th>Thermal Metric(1)</th>
<th>TPD2E001</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>TPD2E001</td>
</tr>
<tr>
<td></td>
<td>DRY (USON)</td>
</tr>
<tr>
<td></td>
<td>5 PINS</td>
</tr>
<tr>
<td>$R_{JA}$ Junction-to-ambient thermal resistance</td>
<td>374.2</td>
</tr>
<tr>
<td>$R_{JAC(top)}$ Junction-to-case (top) thermal resistance</td>
<td>223.4</td>
</tr>
<tr>
<td>$R_{JB}$ Junction-to-board thermal resistance</td>
<td>227.8</td>
</tr>
<tr>
<td>$\psi_{JT}$ Junction-to-top characterization parameter</td>
<td>52.9</td>
</tr>
<tr>
<td>$\psi_{JB}$ Junction-to-board characterization parameter</td>
<td>224.8</td>
</tr>
<tr>
<td>$R_{JC(bot)}$ Junction-to-case (bottom) thermal resistance</td>
<td>87.5</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.
6.6 Electrical Characteristics

$V_{CC} = 5 \text{ V } \pm 10\%$, $T_A = -40^\circ\text{C}$ to $85^\circ\text{C}$ (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP(1)</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{CC}$</td>
<td>Supply voltage</td>
<td>0.9</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{CC}$</td>
<td>Supply current</td>
<td>1</td>
<td>100</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>$V_F$</td>
<td>Diode forward voltage</td>
<td>$I_F = 10 \text{ mA}$</td>
<td>0.65</td>
<td>0.95</td>
<td>V</td>
</tr>
<tr>
<td>$V_{BR}$</td>
<td>Breakdown voltage</td>
<td>$I_{BR} = 10 \text{ mA}$</td>
<td>11</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_C$</td>
<td>Channel clamp voltage(2)</td>
<td>$T_A = 25^\circ\text{C}$, $\pm 15$-kV HBM, $I_F = 10 \text{ A}$</td>
<td>Positive transients</td>
<td>$V_{CC} + 25$</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Negative transients</td>
<td>$V_{CC} - 25$</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Positive transients</td>
<td>$V_{CC} + 60$</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Negative transients</td>
<td>$V_{CC} - 60$</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Positive transients</td>
<td>$V_{CC} + 100$</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Negative transients</td>
<td>$V_{CC} - 100$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{IO}$</td>
<td>Channel leakage current</td>
<td>$V_{IO} = \text{ GND to } V_{CC}$</td>
<td>$-1$</td>
<td>1</td>
<td>nA</td>
</tr>
<tr>
<td>$C_{IO}$</td>
<td>Channel input capacitance</td>
<td>$V_{CC} = 5 \text{ V}$, bias of $V_{CC} / 2$; $f = 10 \text{ MHz}$</td>
<td>1.5</td>
<td>pF</td>
<td></td>
</tr>
</tbody>
</table>

(1) Typical values are at $V_{CC} = 5 \text{ V}$ and $T_A = 25 ^\circ\text{C}$
(2) Channel clamp voltage is not production tested.

6.7 Typical Characteristics

![Figure 1. IO Capacitance vs IO Voltage ($V_{CC} = 5 \text{ V}$)](image1)

![Figure 2. IO Leakage Current vs Temperature ($V_{CC} = 5 \text{ V}$)](image2)

![Figure 3. TLP IO to GND (DRS Package)](image3)

![Figure 4. TLP GND to IO (DRS Package)](image4)
7 Detailed Description

7.1 Overview
The TPD2E001 is a two-channel transient voltage suppressor (TVS) based ESD protection diode array. The TPD2E001 is rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 Level 4 international standard.

7.2 Functional Block Diagram

7.3 Feature Description
TPD2E001 is a uni-directional ESD protection device with low capacitance. The device is constructed with a central ESD clamp that features two hiding diodes per line to reduce the capacitive loading. This central ESD clamp is also connected to \( V_{CC} \) to provide protection for the \( V_{CC} \) line. Each IO line is rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 level 4 international standard. The TPD2E001’s low loading capacitance makes it ideal for protection high-speed signal terminals.

7.4 Device Functional Modes
TPD2E001 is a passive integrated circuit that activates whenever voltages above \( V_{BR} \) or below the lower diodes \( V_{forward} \) (≈ -0.6V) are present upon the circuit being protected. During ESD events, voltages as high as ±15 kV can be directed to ground and \( V_{CC} \) via the internal diode network. Once the voltages on the protected lines fall below the trigger voltage of the TPD2E001 (usually within 10s of nanoseconds) the device reverts back to a high impedance state.
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information
TPD2E001 is a diode array type Transient Voltage Suppressor (TVS) which is typically used to provide a path to ground for dissipating ESD events on hi-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low $R_{\text{DYN}}$ of the triggered TVS holds this voltage, $V_{\text{CLAMP}}$, to a tolerable level to the protected IC.

8.2 Typical Application

For this design example, a single TPD2E001 is used to protect all pins of a USB 2.0 connector.

Given the USB application, Table 1 shows the Design Parameters:

<table>
<thead>
<tr>
<th>DESIGN PARAMETER</th>
<th>VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Signal range on IO1, and IO2</td>
<td>0 V to 5 V</td>
</tr>
<tr>
<td>Signal voltage range on $V_{\text{CC}}$</td>
<td>0 V to 5 V</td>
</tr>
<tr>
<td>Operating frequency</td>
<td>240 MHz</td>
</tr>
</tbody>
</table>

8.2.2 Detailed Design Procedure
To begin the design process, some parameters must be decided upon; the designer needs to know the following:
- Signal voltage range on all the protected lines
- Operating frequency

The $V_{\text{CC}}$ pin can be connected in two different ways:
1. If the $V_{\text{CC}}$ pin is connected to the system power supply, the TPD2E001 works as a transient suppressor for any signal swing above $V_{\text{CC}} + V_F$. A 0.1-µF capacitor on the device $V_{\text{CC}}$ pin is recommended for ESD

Figure 5. Typical USB Application Diagram
bypass.

2. If the \( V_{CC} \) pin is not connected to the system power supply, the TPD2E001 can tolerate higher signal swing in the range up to 10 V. Please note that a 0.1-\( \mu \)F capacitor is still recommended at the \( V_{CC} \) pin for ESD bypass.

### 8.2.2.1 Signal Range on IO1 and IO2 and \( V_{CC} \) Pins

The TPD2E001 has 2 IO pins which support 0 to either 10 V or \( V_{CC} + V_{forward} \) (depending on if the \( V_{CC} \) pin is connected to a \( V_{CC} \) line or has a 0.1 \( \mu \)F capacitor to ground).

### 9 Power Supply Recommendations

This device is a passive ESD protection device and there is no need to power it. Care should be taken to make sure that the maximum voltage specifications for each line are not violated.

### 10 Layout

#### 10.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

#### 10.2 Layout Example

This application is typical of a differential data pair application, such a USB 2.0.

![Figure 6. Routing With DRL Package](image.png)

\( \bigcirc \) = VIA to GND
11 Device and Documentation Support

11.1 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community  Ti's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support  Ti's Design Support  Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.2 Trademarks
E2E is a trademark of Texas Instruments.
FireWire is a trademark of Apple Computer, Inc.
All other trademarks are the property of their respective owners.

11.3 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

11.4 Glossary
SLYZ022 — Ti Glossary.
This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPD2E001DRLR</td>
<td>ACTIVE</td>
<td>SOT-5X3</td>
<td>DRL</td>
<td>5</td>
<td>4000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAUAG Level-1-260C-UNLIM</td>
<td>-40 to 85</td>
<td>(2AR, 2AZ) (2AH, 2AW)</td>
<td>Samples</td>
<td></td>
</tr>
<tr>
<td>TPD2E001DRLRG4</td>
<td>ACTIVE</td>
<td>SOT-5X3</td>
<td>DRL</td>
<td>5</td>
<td>4000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAUAG Level-1-260C-UNLIM</td>
<td>-40 to 85</td>
<td>(2AR, 2AZ) (2AH, 2AW)</td>
<td>Samples</td>
<td></td>
</tr>
<tr>
<td>TPD2E001DRSR</td>
<td>ACTIVE</td>
<td>SON</td>
<td>DRS</td>
<td>6</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>ZWK</td>
<td>Samples</td>
<td></td>
</tr>
<tr>
<td>TPD2E001DRST-NM</td>
<td>ACTIVE</td>
<td>SON</td>
<td>DRS</td>
<td>6</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>SN Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>ZWKNM</td>
<td>Samples</td>
<td></td>
</tr>
<tr>
<td>TPD2E001DRYR</td>
<td>ACTIVE</td>
<td>SON</td>
<td>DRY</td>
<td>6</td>
<td>5000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU Level-1-260C-UNLIM</td>
<td>-40 to 85</td>
<td>2A</td>
<td>Samples</td>
<td></td>
</tr>
<tr>
<td>TPD2E001DRYRG4</td>
<td>ACTIVE</td>
<td>SON</td>
<td>DRY</td>
<td>6</td>
<td>5000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU Level-1-260C-UNLIM</td>
<td>-40 to 85</td>
<td>2A</td>
<td>Samples</td>
<td></td>
</tr>
<tr>
<td>TPD2E001DZDR</td>
<td>ACTIVE</td>
<td>SOT-23</td>
<td>DZD</td>
<td>4</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU Level-1-260C-UNLIM</td>
<td>-40 to 85</td>
<td>NFGO</td>
<td>Samples</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF TPD2E001:**

- Automotive: TPD2E001-Q1

**NOTE:** Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
# TAPE AND REEL INFORMATION

## TAPE DIMENSIONS

<table>
<thead>
<tr>
<th>Dimension</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A0</td>
<td>Dimension designed to accommodate the component width</td>
</tr>
<tr>
<td>B0</td>
<td>Dimension designed to accommodate the component length</td>
</tr>
<tr>
<td>K0</td>
<td>Dimension designed to accommodate the component thickness</td>
</tr>
<tr>
<td>W</td>
<td>Overall width of the carrier tape</td>
</tr>
<tr>
<td>P1</td>
<td>Pitch between successive cavity centers</td>
</tr>
</tbody>
</table>

## REEL DIMENSIONS

- Reel Diameter: 8.4 mm
- Reel Width: 3.3 mm
- Pocket Quandrants: Q1, Q2, Q3, Q4
- Sprocket Holes: S1, S2, S3, S4

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin 1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPD2E001DRLR</td>
<td>SOT-5X3</td>
<td>DRL</td>
<td>5</td>
<td>4000</td>
<td>180.0</td>
<td>8.4</td>
<td>1.98</td>
<td>1.78</td>
<td>0.69</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
<tr>
<td>TPD2E001DRSR</td>
<td>SON</td>
<td>DRS</td>
<td>6</td>
<td>1000</td>
<td>330.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPD2E001DRST-NM</td>
<td>SON</td>
<td>DRS</td>
<td>6</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>3.3</td>
<td>3.3</td>
<td>1.1</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>TPD2E001DRYR</td>
<td>SON</td>
<td>DRY</td>
<td>6</td>
<td>5000</td>
<td>179.0</td>
<td>8.4</td>
<td>1.2</td>
<td>1.65</td>
<td>0.7</td>
<td>4.0</td>
<td>8.0</td>
<td>Q1</td>
</tr>
<tr>
<td>TPD2E001DRYR</td>
<td>SON</td>
<td>DRY</td>
<td>6</td>
<td>5000</td>
<td>179.0</td>
<td>8.4</td>
<td>1.2</td>
<td>1.65</td>
<td>0.7</td>
<td>4.0</td>
<td>8.0</td>
<td>Q1</td>
</tr>
<tr>
<td>TPD2E001DZDR</td>
<td>SOT-23</td>
<td>DZD</td>
<td>4</td>
<td>3000</td>
<td>179.0</td>
<td>8.4</td>
<td>3.15</td>
<td>2.6</td>
<td>1.2</td>
<td>4.0</td>
<td>8.0</td>
<td>Q3</td>
</tr>
</tbody>
</table>
### TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPD2E001DRLR</td>
<td>SOT-5X3</td>
<td>DRL</td>
<td>5</td>
<td>4000</td>
<td>183.0</td>
<td>183.0</td>
<td>20.0</td>
</tr>
<tr>
<td>TPD2E001DRSR</td>
<td>SON</td>
<td>DRS</td>
<td>6</td>
<td>1000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>TPD2E001DRST-NM</td>
<td>SON</td>
<td>DRS</td>
<td>6</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>TPD2E001DZDR</td>
<td>SOT-23</td>
<td>DZD</td>
<td>4</td>
<td>3000</td>
<td>203.0</td>
<td>203.0</td>
<td>35.0</td>
</tr>
<tr>
<td>TPD2E001DRYR</td>
<td>SON</td>
<td>DRY</td>
<td>6</td>
<td>5000</td>
<td>189.0</td>
<td>185.0</td>
<td>36.0</td>
</tr>
<tr>
<td>TPD2E001DRYR</td>
<td>SON</td>
<td>DRY</td>
<td>6</td>
<td>5000</td>
<td>203.0</td>
<td>203.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M–1994.
B. This drawing is subject to change without notice.
C. SDN (Small Outline No-Lead) package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

NOTE: All linear dimensions are in millimeters.
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Publication IPC-7351 is recommended for alternate designs.  
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271 and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.  
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.  
F. Customers should contact their board fabrication site for solder mask tolerances.
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
Caution: Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs.
Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0.15 per end or side.
D. JEDEC package registration is pending.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
E. Maximum stencil thickness 0.127 mm (5 mils). All linear dimensions are in millimeters.
F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.
NOTES:
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M–1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion not to exceed 0.25 per side.
⚠️ Falls within JEDEC TO-253 variation AA, except minimum foot length and minimum seating height.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
DZD (R-PDSO-G4)

NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
EXAMPLE BOARD LAYOUT

LAND PATTERN EXAMPLE
1:1 RATIO WITH PKG SOLDER PADS
EXPOSED METAL SHOWN
SCALE:40X

SOLDER MASK DETAILS

1. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).
4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated