











SNAS628B-JULY 2013-REVISED DECEMBER 2014

**TPL5000** 

# TPL5000 Nano-Power Programmable Timer with Watchdog Functionality

#### **Features**

- Supply Voltage from 1.8 V to 5.0 V
- Current Consumption 30 nA (typical, at 2.5 V)
- Watchdog Functionality
- Reset Functionality
- Selectable Timer Intervals 1 to 64 s

# **Applications**

- **Battery-Powered Systems**
- **Energy-Harvesting Systems**
- Remote Data-Logger
- Sensor Node
- **Building Automation**
- Consumer Electronic
- Low-Power Wireless
- Safety and Security Platforms

# 3 Description

The TPL5000 is a long-term timer IC optimized for low-power applications. The TPL5000 can replace a micro controller's (μC) internal timer, allowing the μC to stay in low-power sleep mode instead of running a timer, providing a total power consumption reduction of 60 to 80%. The TPL5000 is designed for use in interrupt-driven applications and provides selectable timing from 1 second to 64 seconds. Some standards (such as EN50271) require implementation of a watchdog function for safety. The TPL5000 realizes this watchdog function without consuming additional power. The TPL5000 can also monitor a battery management IC via a power-good digital input and reset the microcontroller, if necessary. The device is packaged in a 10-pin VSSOP package.

#### Device Information<sup>(1)</sup>

|   | PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|---|-------------|------------|-------------------|
| - | TPL5000     | VSSOP (10) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# **Simplified Application Schematic**





## **Table of Contents**

| 1 | Features 1                        |    | 8.2 Functional Block Diagram                     | 8  |
|---|-----------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                    |    | 8.3 Feature Description                          |    |
| 3 | Description 1                     |    | 8.4 Device Functional Modes                      | 11 |
| 4 | Simplified Application Schematic  | 9  | Application and Implementation                   | 12 |
| 5 | Revision History                  |    | 9.1 Application Information                      | 12 |
| 6 | Pin Configuration and Functions   |    | 9.2 Typical Application                          | 12 |
| 7 | _                                 | 10 | Power Supply Recommendations                     |    |
| ′ | Specifications                    | 11 | Layout                                           | 14 |
|   | 7.1 Absolute Maximum Ratings      |    | 11.1 Layout Guidelines                           | 14 |
|   | 7.3 Recommended Operating Ratings |    | 11.2 Layout Example                              | 14 |
|   | 7.4 Thermal Information           | 12 | Device and Documentation Support                 | 15 |
|   | 7.5 Electrical Characteristics 5  |    | 12.1 Trademarks                                  |    |
|   | 7.6 Timing Requirements           |    | 12.2 Electrostatic Discharge Caution             | 15 |
|   | 7.7 Typical Characteristics       |    | 12.3 Glossary                                    | 15 |
| 8 | Detailed Description 8            | 13 | Mechanical, Packaging, and Orderable Information | 15 |
|   | 8.1 Overview 8                    |    | inomiation                                       |    |

# 5 Revision History

## Changes from Revision A (July 2013) to Revision B

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



# 6 Pin Configuration and Functions



**Pin Functions** 

| PIN   |     | DECODIDETION                                                       | ADDI IOATION INFORMATION                                          |
|-------|-----|--------------------------------------------------------------------|-------------------------------------------------------------------|
| NAME  | NO. | DESCRIPTION                                                        | APPLICATION INFORMATION                                           |
| D0    | 1   | Logic Input to set period delay (t <sub>DP</sub> )                 | Connect to either GND (low logic value) or VDD (high logic value) |
| D1    | 2   | Logic Input to set period delay (t <sub>DP</sub> )                 | Connect to either GND (low logic value) or VDD (high logic value) |
| D2    | 3   | Logic Input to set period delay (t <sub>DP</sub> )                 | Connect to either GND (low logic value) or VDD (high logic value) |
| VDD   | 4   | Supply voltage                                                     |                                                                   |
| GND   | 5   | Ground                                                             |                                                                   |
| DONE  | 6   | Logic Input for watchdog functionality                             |                                                                   |
| TCAL  | 7   | Short duration pulse output for estimation of TPL5000 timer delay. |                                                                   |
| WAKE  | 8   | Timer output signal generated every t <sub>DP</sub> period.        |                                                                   |
| RSTn  | 9   | Reset Output (open drain output)                                   |                                                                   |
| PGOOD | 10  | Digital power good input                                           |                                                                   |



# 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)

|                                                     | MIN  | MAX       | UNIT |
|-----------------------------------------------------|------|-----------|------|
| Supply Voltage                                      | -0.3 | 6.0       | V    |
| Input Voltage <sup>(2)</sup>                        | -0.3 | VDD + 0.3 | V    |
| Voltage between any two pins                        |      | VDD + 0.3 | V    |
| Input Current on any pin                            | -5   | 5         | mA   |
| Operating Temperature, T <sub>A</sub>               | -40  | 105       |      |
| Junction Temperature, T <sub>J</sub> <sup>(3)</sup> |      | 150       | °C   |
| Storage Temperature, T <sub>stg</sub>               | -65  | 150       | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) When the input voltage ( $\dot{V}_{IN}$ ) at any pin exceeds the power supply ( $V_{DD}$ ), the current on that pin must not exceed 5 mA and must not exceed 6.0 V
- (3) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, R<sub>θJA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is PDMAX = (T<sub>J(MAX)</sub> T<sub>A</sub>)/ θJA. All numbers apply for packages soldered directly onto a PCB.

## 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Ratings

|                          | MIN | MAX | UNIT |
|--------------------------|-----|-----|------|
| Supply Voltage (VDD-GND) | 1.8 | 5.0 | V    |
| Temperature Range        | -40 | 105 | °C   |

#### 7.4 Thermal Information

|                            |                               | TPL5000 |      |
|----------------------------|-------------------------------|---------|------|
|                            | THERMAL METRIC <sup>(1)</sup> | VSSOP   | UNIT |
|                            |                               | 10 PINS |      |
| R <sub>0JA</sub> Junction- | to-ambient thermal resistance | 196.8   | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 7.5 Electrical Characteristics<sup>(1)</sup>

Specifications are for  $T_A = T_J = 25$ °C, VDD-GND=2.5 V, unless otherwise stated.

|                     | PARAMETER                                                         | TEST CONDITIONS              | MIN <sup>(2)</sup> | TYP <sup>(3)</sup>               | MAX <sup>(2)</sup> | UNIT   |
|---------------------|-------------------------------------------------------------------|------------------------------|--------------------|----------------------------------|--------------------|--------|
| POWER SUP           | PLY                                                               |                              |                    |                                  |                    |        |
| IVDD                | Supply current <sup>(4)</sup>                                     | PGOOD = VDD                  |                    | 30                               | 50                 | nA     |
|                     |                                                                   | PGOOD = GND                  |                    | 12                               |                    | nA     |
| TIMER               |                                                                   |                              |                    |                                  | ,                  |        |
| t <sub>DP</sub>     | Timer Delay Period                                                |                              |                    | 1, 2, 4, 8,<br>10, 16, 32,<br>64 |                    | s      |
|                     | Timer Delay drift over life time (5)                              |                              |                    | 0.06%                            |                    |        |
|                     | Timer Delay drift over temperature                                |                              |                    | 400                              |                    | ppm/°C |
| t <sub>CAL</sub>    | Calibration pulse width                                           |                              | 14.063             | 15.625                           | 17.188             | ms     |
|                     | t <sub>DP</sub> to t <sub>CAL</sub> matching error <sup>(6)</sup> | VDD ≤ 3.0 V                  |                    |                                  | 0.1                |        |
| t <sub>DONE</sub>   | DONE Pulse width (6)                                              |                              | 100                |                                  |                    | ns     |
| t <sub>RSTn</sub>   | RSTn Pulse width                                                  |                              |                    | 15.625                           |                    | ms     |
| t <sub>WAKE</sub>   | WAKE Pulse width                                                  |                              |                    | 31.25                            |                    | ms     |
| DIGITAL LOC         | GIC LEVELS                                                        |                              |                    |                                  | ,                  |        |
| VIH                 | Logic High Threshold                                              | PGOOD, DONE                  | 0.7xVDD            |                                  |                    | V      |
| VIL                 | Logic Low Threshold                                               | PGOOD, DONE                  |                    |                                  | 0.3xVDD            | V      |
|                     |                                                                   | WAKE, TCAL<br>lout = 100 uA  | VDD-0.3            |                                  |                    | V      |
| VOH                 | Logic output High Level                                           | WAKE, TCAL<br>lout = 1 mA    | VDD-0.7            |                                  |                    | V      |
|                     |                                                                   | WAKE, TCAL<br>lout = -100 uA |                    |                                  | 0.3                | V      |
| VOL                 | Logic output Low Level                                            | WAKE, TCAL<br>lout = -1 mA   |                    |                                  | 0.7                | V      |
| VOL <sub>RSTn</sub> | RSTn Logic output Low Level                                       | IOL= -1 mA                   |                    |                                  | 0.3                | V      |
| IOH <sub>RSTn</sub> | RSTn High Level output current                                    | VOH <sub>RSTn</sub> =VDD     |                    | 1                                |                    | nA     |

<sup>(1)</sup> Electrical Characteristics Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions

result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>.

(2) Limits are specified by testing, design, or statistical analysis at 25°C. Limits over the operating temperature range are specified through correlations using statistical quality control (SQC) method.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped

<sup>(4)</sup> The supply current does not take in account load and pull-up resistor current. Input pins are at GND or VDD.

<sup>(5)</sup> Operational life time test procedure equivalent to 10 years.

Ensured by design.



# 7.6 Timing Requirements

|                      |                            |                                         | MIN | TYP                               | MAX | UNIT |
|----------------------|----------------------------|-----------------------------------------|-----|-----------------------------------|-----|------|
| tr <sub>TCAL</sub>   | Rise Time TCAL             | Capacitive load 15 pF                   |     | 50                                |     | ns   |
| tf <sub>TCAL,</sub>  | Fall Time TCAL             | Capacitive load 15 pF                   |     | 50                                |     | ns   |
| tr <sub>RSTn</sub> , | Rise Time RSTn             | Capacitive load 15 pF, Rpull-up 100Kohm |     | 4                                 |     | ns   |
| tf <sub>RSTn,</sub>  | Fall Time RSTn             | Capacitive load 15 pF, Rpull-up 100Kohm |     | 50                                |     | ns   |
| tr <sub>WAKE</sub>   | Rise Time WAKE             | Capacitive load 15 pF                   |     | 50                                |     | ns   |
| tf <sub>WAKE</sub>   | Fall Time WAKE             | Capacitive load 15 pF                   |     | 50                                |     | ns   |
| ±D                   | DONE to RSTn or WAKE       | Min delay                               |     | 100                               |     | ns   |
| tD <sub>DONE</sub>   | delay                      | Max delay                               | t   | <sub>DP</sub> -5*t <sub>CAL</sub> |     | ms   |
| tD <sub>TCAL</sub>   | TCAL to RSTn or WAKE delay |                                         |     | t <sub>CAL</sub> /2               |     | ms   |



Figure 1. Timing Diagram

Submit Documentation Feedback



## 7.7 Typical Characteristics



Submit Documentation Feedback



#### 8 Detailed Description

#### 8.1 Overview

The TPL5000 is a long-term timer with a watchdog feature for low-power applications. The TPL5000 is designed for use in interrupt-driven applications and provides selectable timing from 1 s to 64 s. An additional supervisor feature is achieved through interfacing the TPL5000 to a power-management IC.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Supervisor Feature

A critical event that can corrupt the memory of a microcontroller is a voltage supply drop (supply lower than minimum operating range), and a reset of the microcontroller is mandatory if this occurs. Since the TPL5000 is the right choice in systems which stay most of the time in deep sleep, due to its ultra-low power consumption, it is fundamental that it takes into account the voltage drop events.

The TPL5000 implements a supervisory functionality when working with some power-management ICs which indicate the status of the supply voltage with a power-good or battery-good output. The supervisory functionality is enabled by simply connecting the Battery management power-good output to the TPL5000 PGOOD pin. If this feature is not used connect the PGOOD pin to VDD.

In case the power management IC detects a voltage drop, lowering the PGOOD line, while the microcontroller is in deep sleep mode (in which internal supervisors are usually off), the TPL5000 internally latches that event, and when the PGOOD returns to high, it sends out a RESET signal to the microcontroller at the end of the elapsed delay period.

Figure 6 shows the supervisor feature of the TPL5000. The sequence F, G is a standard sequence where the microcontroller is in deep sleep and a voltage supply drop occurs (which is highlighted by the PGOOD high to low transition). When PGOOD is high again, a reset pulse at the end of the delay period is sent to the microcontroller (arrow F), then the microcontroller executes its routine (memory has been reloaded upon reset) and sends the "DONE" signal.



#### **Feature Description (continued)**



Figure 6. Watchdog and Supervisor Feature

#### 8.3.1.1 Calibration Pulse

The TPL5000 is based on a ultra-low power oscillator which has a relatively low frequency and low accuracy; however, it shows very good cycle-to-cycle repeatability and very low temperature drift. In most of the applications, the accuracy of the oscillator is enough, but if a more accurate measure of the delay period is required, it is possible to measure the base period of the internal oscillator. A single pulse, which has the same duration as the base period of the internal oscillator, is present at the TCAL pin of the TPL5000. This pulse starts after a half period of the internal oscillator from either the falling edge of the RESET pulse, or the rising edge of the WAKE pulse.

A microcontroller connected to the TPL5000 can routinely measure the width of the TCAL pulse using a counter and an external crystal. Once the base period of the TPL5000 is measured, the actual time delay is calculated by multiplying the measured period by a factor, N (see Table 1), dependent on the nominal selected time delay.

The resolution and the accuracy of the measurement depend on the external crystal. Since the frequency of the internal oscillator of the TPL5000 is very stable, the measurement of the calibration pulse is suggested only when a high gradient of ambient temperature is observed. The measurement of the TCAL pulse is useful in battery-powered applications that implement a precise battery life counter in the microcontroller.

#### 8.3.1.2 Overview of the Timing Signals: WAKE, RSTN, TCAL and DONE

Figure 7 shows the timing of WAKE, RSTn, and TCAL with respect to DONE. The frame, A, shows a typical sequence after the PGOOD, low to high, transition. As soon as PGOOD is high, the internal oscillator is powered ON. At the end of the delay period  $(t_{DP})$ , a reset signal (RSTn), followed by a calibration pulse, TCAL, is sent out. The calibration pulse starts after a half period of the internal oscillator from the falling edge of the reset, and lasts one internal oscillator period.

The frame, B, shows a standard sequence. A "DONE" signal has been received in the previous delay period, so at the end of the next delay period, a "WAKE", followed by a calibration pulse, is sent out. The WAKE signal stays high for 2 internal oscillator periods. The calibration pulse starts after a half period of the internal oscillator from the rising edge of the WAKE signal, and lasts one internal oscillator period. In this frame, the TPL5000 receives a "DONE" signal before the end of the delay period.

The frame, C, still shows a standard sequence, but in this case, the TPL5000 receives the DONE signal when both WAKE and TCAL pulses are still high. As soon as the TPL5000 recognizes the DONE resets the counter and puts WAKE and TCAL in the default condition (both signal low).

#### **Feature Description (continued)**

The frame, D, shows a typical PGOOD, high to low transition. As soon as PGOOD is low, the internal oscillator is powered OFF and the digital output pins, TCAL, RSTn, and WAKE, are asynchronously reset by the falling edge of the PGOOD signal, such that TCAL and WAKE reset at low logical values, while RSTn resets at a high logical value.



Figure 7. Timing PGOOD, WAKE, RSTN, TCAL

#### 8.3.1.3 Watchdog Feature

Most of the microcontroller-based systems need to be self-reliant; if the software hangs for any reason, the microcontroller must be reset. The TPL5000 can provide this functionality by connecting a microcontroller programmable output pin to the DONE input pin. If the DONE line does not toggle within the selected delay period, then the microcontroller is not operating properly and must be reset.

The TPL5000 recognizes a valid DONE signal as a low to high transition; if two DONE signals are received within the delay period the second signal is ignored.

In the TPL5000, the watchdog window and the delay period are equivalent. A valid "DONE" signal resets the watchdog counter only, and not the delay time counter. A PGOOD low to high transition clears both the watchdog and delay time counters.

Figure 6 shows the watchdog feature of the TPL5000. The sequence A, B, C is a standard sequence with the microcontroller working properly. In this normal sequence, the microcontroller sends a valid "DONE" (arrow B) before the end of the delay period. The sequence C, D ,E is an anomalous sequence in which the microcontroller is not in a valid state, and it does not send the DONE signal (dashed pulse) before the end of the delay period. The TPL5000 determines the microcontroller is hung and sends a RESET signal (arrow E) when the period delay has elapsed.

### 8.3.1.4 Different Utilizations of the TPL5000

When either the watchdog or the supervisor feature of the TPL5000 are not required, it is possible to disable them reducing the interconnections between the TPL5000 and the microcontroller.

Connecting the DONE pin either to GND or to TCAL pin disables the watchdog feature. If connected to GND, the TPL5000 only sends a reset pulse when the time delay elapses. If DONE is connected to TCAL, the TPL5000 sends out just one RESET pulse after a PGOOD low to high transition, when the time delay elapses and then WAKE pulses when the successive time delay elapses.

Connecting the PGOOD pin to the supply pin of the TPL5000 disables the supervisor feature.



## **Feature Description (continued)**

### 8.3.2 Configuration and Interface

The time interval between 2 adjacent WAKE pulses (or 2 adjacent RSTn pulses or RSTn and WAKE pulses) is selectable through 3 digital input pins (D0, D1, D2). These pins can be strapped to either VDD (1) or GND (0). Eight possible time delays can be selected, as shown in Table 1.

**Table 1. Timer Delay Period** 

| D2 | D1 | D0 | Time (s) | Factor N          |
|----|----|----|----------|-------------------|
| 0  | 0  | 0  | 1        | 2 <sup>6</sup>    |
| 0  | 0  | 1  | 2        | 2 <sup>7</sup>    |
| 0  | 1  | 0  | 4        | 2 <sup>8</sup>    |
| 0  | 1  | 1  | 8        | 2 <sup>9</sup>    |
| 1  | 0  | 0  | 10       | 10*2 <sup>6</sup> |
| 1  | 0  | 1  | 16       | 2 <sup>10</sup>   |
| 1  | 1  | 0  | 32       | 2 <sup>11</sup>   |
| 1  | 1  | 1  | 64       | 2 <sup>12</sup>   |

#### 8.4 Device Functional Modes

The TPL5000 mode of operations are selected through the PGOOD pin. There are two factors to consider when the PGOOD pin is at a high-logic level or low-logic level. When the PGOOD pin is at a high-logic level, the TPL5000 works as a timer and conversely at a low-logic level the TLP5000 does not work as a timer. For best use of TPL5000 waiting for high-logic is necessary.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

In battery powered applications the design of the system is driven by low current consumption. The TPL5000 is suitable in the applications where there is the needs to monitor environment conditions at fixed timer interval. Often in these applications the micro is kept on to enable the watchdog and to count the elapsed time. Some time due to the high frequency clock of the micro controllers special structure needs to be configured to count for long time (several seconds). The TPL5000 can do the same job burning only tens of nA.

#### 9.2 Typical Application

The TPL5000 can be used in conjunction with environment sensors to build a low-power environment data-logger, such as an air quality data-logger. In this application due to the monitored phenomena the micro-controller and the front end of the sensor spend most of the time in idle state, waiting for the next working interval, usually few hundred of ms. The application is based on a micro-controller which represents the core of the data-logger, a front end for gas sensor, such as the LMP91000.



Figure 8. Data-logger

#### 9.2.1 Design Requirements

The design is driven by the low current consumption constraint. The data are usually acquired on a rate that ranges between 1 s to 10 s. The highest necessity it the maximization of the battery life. The TPL5000 helps achieve that goal because it allows putting the micro-controller in its lowest power mode.



## **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

When the focal constraint is the battery, the selection of a low power voltage reference, a micro-controller and display is mandatory. The first step in the design is the calculation of the power consumption of each device in the different mode of operations. An example is the LMP91000; the device has gas measurement mode, sleep mode and micro-controller in low-power mode which is normal operation. The different modes offer the possibility to select the appropriate timer interval which respect the application constraint and maximize the life of the battery.



Time
Figure 9. Effect of TPL5000 on Current Consumption



# 10 Power Supply Recommendations

The TPL5000 requires a voltage supply within 2.7 V and 5.5 V. A multilayer, ceramic-bypass X7R capacitor of 0.1µF between VDD and GND pin is recommended.

## 11 Layout

#### 11.1 Layout Guidelines

The more sensitive pins of the TPL5000 are the digital input pins D0, D1, D2 to select the timer interval. It is mandatory to connect them to VDD or GND through short traces avoiding series resistance. It is mandatory to keep these pins far from traces of high frequency signals, such as clock or communication bus. Signal integrity of WAKE, RSTn and TCAL signal is achieved reducing parasitic capacitance on the traces between the TPL5000 and the micro-controller. In the application where the watchdog feature is not used, the DONE pin is required to be tied to TCAL pin.

## 11.2 Layout Example



Figure 10. PCB Layout



# 12 Device and Documentation Support

#### 12.1 Trademarks

All trademarks are the property of their respective owners.

#### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                |              |              |
| TPL5000DGSR           | Active | Production    | VSSOP (DGS)   10 | 3500   LARGE T&R      | Yes  | SN            | Level-1-260C-UNLIM | -40 to 105   | ARAA         |
| TPL5000DGSR.A         | Active | Production    | VSSOP (DGS)   10 | 3500   LARGE T&R      | Yes  | SN            | Level-1-260C-UNLIM | -40 to 105   | ARAA         |
| TPL5000DGST           | Active | Production    | VSSOP (DGS)   10 | 250   SMALL T&R       | Yes  | SN            | Level-1-260C-UNLIM | -40 to 105   | ARAA         |
| TPL5000DGST.A         | Active | Production    | VSSOP (DGS)   10 | 250   SMALL T&R       | Yes  | SN            | Level-1-260C-UNLIM | -40 to 105   | ARAA         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Aug-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPL5000DGSR | VSSOP           | DGS                | 10 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPL5000DGST | VSSOP           | DGS                | 10 | 250  | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 1-Aug-2025



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPL5000DGSR | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |
| TPL5000DGST | VSSOP        | DGS             | 10   | 250  | 208.0       | 191.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025