# 400-mA LOW-DROPOUT REGULATOR WITH AUXILIARY POWER MANAGEMENT

SLVS315 - SEPTEMBER 2000

| • | Automatic Input Voltage Source Selection   |         | PACKAGI   |       |
|---|--------------------------------------------|---------|-----------|-------|
| • | Glitch-Free Regulated Output               |         | (TOP VIEW | )     |
| • | 5-V Input Voltage Source Detector With     | 5VAUX 🔲 | 1 8       | □GND  |
|   | Hysteresis                                 | 5VCC 🔲  | 2 7       |       |
| • | 400-mA Load Current Capability With 5-V or | 3.3VOUT | 3 6       | ☐ GND |
|   | 3.3-V Input Source                         | 3.3VAUX | 4 5       | ☐ GND |
|   |                                            |         |           | 1     |

- Low r<sub>DS(on)</sub> Auxiliary Switch
- **Thermally Enhanced Packaging Concept** for Efficient Heat Management

#### description

The TPPM0301 is a low-dropout regulator with auxiliary power management that provides a constant 3.3-V supply at the output capable of driving a 400-mA load.

The TPPM0301 provides a regulated power output for systems that have multiple input sources and require a constant voltage source with a low-dropout voltage. This is a single output, multiple input intelligent power source selection device with a low-dropout regulator for either 5VCC or 5VAUX inputs, and a low- resistance bypass switch for the 3.3VAUX input.

Transitions may occur from one input supply to another without generating a glitch, outside of the specification range, on the 3.3-V output. The device has an incorporated reverse blocking scheme to prevent excess leakage from the input terminals in the event that the output voltage is greater than the input voltage.

The input voltage is prioritized in the following order: 5VCC, 5VAUX, and 3.3VAUX.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVS315 - SEPTEMBER 2000

#### functional block diagram



#### **Terminal Functions**

| TERM        | INAL       | 1/0 | DESCRIPTION                                            |
|-------------|------------|-----|--------------------------------------------------------|
| NAME        |            |     | DESCRIPTION                                            |
| 3.3VAUX     | 4          | I   | 3.3-V auxiliary input                                  |
| 3.3VOUT 3 O |            | 0   | 3.3-V output with a typical capacitance load of 4.7 μF |
|             |            | I   | 5-V auxiliary input                                    |
| 5VCC        | 2          | I   | 5-V main input                                         |
| GND         | 5, 6, 7, 8 | I   | Ground                                                 |



SLVS315 - SEPTEMBER 2000

#### **Table 1. Input Selection**

| INPUT | VOLTAGI<br>(V) | E STATUS | INPUT SELECTED     | OUTPUT<br>(V) | OUTPUT<br>(I) |  |  |  |  |
|-------|----------------|----------|--------------------|---------------|---------------|--|--|--|--|
| 5VCC  | 5VAUX          | 3.3VAUX  | 5VCC/5VAUX/3.3VAUX | 3.3VOUT       | IL (mA)       |  |  |  |  |
| 0     | 0              | 0        | None               | one 0 0       |               |  |  |  |  |
| 0     | 0              | 3.3      | 3.3VAUX            | 3.3           | 375           |  |  |  |  |
| 0     | 5              | 0        | 5VAUX              | 3.3           | 400           |  |  |  |  |
| 0     | 5              | 3.3      | 5VAUX              | 3.3           | 400           |  |  |  |  |
| 5     | 0              | 0        | 5VCC               | 3.3           | 400           |  |  |  |  |
| 5     | 0              | 3.3      | 5VCC               | 3.3           | 400           |  |  |  |  |
| 5     | 5              | 0        | 5VCC               | 3.3           | 400           |  |  |  |  |
| 5     | 5              | 3.3      | 5VCC               | 3.3           | 400           |  |  |  |  |

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage, 5-V main input, V <sub>(5VCC)</sub> (see Notes 1 and 2)         | 7 V            |
|---------------------------------------------------------------------------------|----------------|
| Auxiliary voltage, 5-V input, V <sub>(5VAUX)</sub> (see Notes 1 and 2)          | 7 V            |
| Auxiliary voltage, 3.3-V input, $V_{(3.3VAUX)}$ (see Notes 1 and 2)             | 5 V            |
| 3.3-V output current limit, I <sub>(LIMIT)</sub>                                | 1.5 A          |
| Continuous power dissipation, P <sub>D</sub> (see Note 3)                       | 1 W            |
| Electrostatic discharge susceptibility, human body model, V <sub>(HBMESD)</sub> | 2 kV           |
| Operating ambient temperature range, T <sub>A</sub>                             | 0°C to 70°C    |
| Storage temperature range, T <sub>stq</sub>                                     | –55°C to 150°C |
| Operating junction temperature range, T <sub>J</sub>                            | −5°C to 120°C  |
| Lead temperature (soldering, 10 second), T <sub>(LEAD)</sub>                    | 260°C          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to GND.
  - 2. Absolute negative voltage on these terminal should not be below -0.5 V.
  - 3. R<sub>0JA</sub> must be less than 55°C/W, typically achieved with two square inches of copper printed circuit board area connected to the GND terminals for heat dissipation or equivalent.

#### recommended operating conditions

|                                               | MIN  | TYP | MAX  | UNIT |
|-----------------------------------------------|------|-----|------|------|
| 5-V main input, V <sub>(5VCC)</sub>           | 4.5  |     | 5.5  | V    |
| 5-V auxiliary input, V <sub>(5VAUX)</sub>     | 4.5  |     | 5.5  | V    |
| 3.3-V auxiliary input, V <sub>(3.3VAUX)</sub> | 3    |     | 3.6  | V    |
| Load capacitance, C <sub>L</sub>              | 4.23 | 4.7 | 5.17 | μF   |
| Load current, I <sub>L</sub>                  | 0    |     | 400  | mA   |
| Ambient temperature, T <sub>A</sub>           | 0    |     | 70   | °C   |



### TPPM0301 400-mA LOW-DROPOUT REGULATOR WITH AUXILIARY POWER MANAGEMENT

SLVS315 – SEPTEMBER 2000

# electrical characteristics over recommended operating free-air temperature range, $T_A = 0$ °C to 70°C, $C_L = 4.7~\mu F$ (unless otherwise noted)

|                                                            | PARAMETER                      | TEST CONDITIONS                                                                  | MIN   | TYP | MAX   | UNIT |
|------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------|-------|-----|-------|------|
| V <sub>(5</sub> VCC) <sup>/</sup><br>V <sub>(5</sub> VAUX) | 5-V inputs                     |                                                                                  | 4.5   | 5   | 5.5   | V    |
| I <sub>(Q)</sub>                                           | Quiescent supply current       | From 5VCC or 5VAUX terminals, $I_L = 0$ to 400 mA                                |       | 2.5 | 5     | mA   |
|                                                            |                                | From 3.3VAUX terminal, I <sub>L</sub> = 0 A                                      |       | 250 | 500   | μΑ   |
| IL.                                                        | Output load current            |                                                                                  | 0.4   |     |       | Δ.   |
| I <sub>(LIMIT)</sub>                                       | Output current limit           | 3.3VOUT = 0 V                                                                    |       | 1   | 1.5   | Α    |
| T <sub>(TSD)</sub> †                                       | Thermal shutdown               | 2.2VOLIT output abouted to 0.V                                                   | 150   |     | 180   | °C   |
| T <sub>hys</sub> †                                         | Thermal hysteresis             | 3.3VOUT output shorted to 0 V                                                    |       | 15  |       | -0   |
| V <sub>(3.3</sub> VOUT)                                    | 3.3-V output                   | I <sub>L</sub> = 400 mA                                                          | 3.135 | 3.3 | 3.465 | V    |
| CL                                                         | Load capacitance               | Minimal ESR to insure stability of regulated output                              |       | 4.7 |       | μF   |
| I <sub>lkg(REV)</sub>                                      | Reverse leakage output current | Tested for input that is grounded. 3.3VAUX, 5VAUX or 5VCC = GND, 3.3VOUT = 3.3 V |       |     | 50    | μΑ   |

<sup>†</sup> Design targets only. Not tested in production.

#### 5-V detect

|          | PARAMETER               | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT |
|----------|-------------------------|-----------------|------|------|------|------|
| V(TO_LO) | Threshold voltage, low  | 5VAUX or 5VCC ↓ | 3.85 | 4.05 | 4.25 | V    |
| V(TO_HI) | Threshold voltage, high | 5VAUX or 5VCC ↑ | 4.1  | 4.3  | 4.5  | V    |

#### auxiliary switch

|                           | PARAMETER                   | TEST CONDITIONS                                                 | MIN | TYP | MAX | UNIT |
|---------------------------|-----------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| R(SWITCH)                 | Auxiliary switch resistance | 5VAUX = 5VCC = 0 V,<br>3.3VAUX = 3.3 V, I <sub>L</sub> = 150 mA |     |     | 0.4 | Ω    |
| $\Delta V_{O(\Delta VI)}$ | Line regulation voltage     | 5VAUX or 5VCC = 4.5 V to 5.5 V                                  |     | 2   |     | mV   |
| $\Delta V_{O(\Delta IO)}$ | Load regulation voltage     | 20 mA < I <sub>L</sub> < 400 mA                                 |     | 40  |     | mV   |
| $V_I - V_O$               | Dropout voltage             | I <sub>L</sub> < 400 mA                                         |     |     | 1   | V    |

#### thermal characteristics

|                 | PARAMETER                              | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Thermal impedance, junction-to-case    |     |     | 38  | °C/W |
| $R_{\theta JA}$ | Thermal impedance, junction-to-ambient |     |     | 97  | °C/W |



SLVS315 - SEPTEMBER 2000

#### THERMAL INFORMATION

To ensure reliable operation of the device, the junction temperature of the output device must be within the safe operating area (SOA). This is achieved by having a means to dissipate the heat generated from the junction of the output structure. There are two components that contribute to thermal resistance. They consist of two paths in series. The first is the junction to case thermal resistance,  $R_{\theta JC}$ ; the second is the case to ambient thermal resistance,  $R_{\theta JA}$ , is determined by:

$$R_{\theta,JA} = R_{\theta,JC} + R_{\theta CA}$$

The ability to efficiently dissipate the heat from the junction is a function of the package style and board layout incorporated in the application. The operating junction temperature is determined by the operating ambient temperature,  $T_A$ , and the junction power dissipation,  $P_J$ .

The junction temperature, T<sub>J</sub>, is equal to the following thermal equation:

$$T_J = T_A + P_J (R_{\theta JC}) + P_J (R_{\theta CA})$$
  
 $T_{.1} = T_A + P_{.1} (R_{\theta .1A})$ 

This particular application uses the enhanced 8-pin SO package with an integral fused lead frame (terminals 5 to 8). By incorporating a dedicated heat spreading copper plane of at least two square inches on a double-side printed-circuit board (PCB), a thermal resistance of junction to ambient, R<sub>B,IA</sub>, of 50°C/W can be obtained.

Alternatively, if no dedicated copper plane is incorporated for this device and the PCB has a multilayer construction, the ground terminals (5 to 8) could be electrically connected to the ground plane of the board. This will provide a means for heat spreading through the copper plane associated within the PCB (GND layer). This concept could provide a thermal resistance from junction to ambient,  $R_{\theta JA}$ , of 70°C/W if implemented correctly.

Hence, maximum power dissipation allowable for an operating ambient temperature of 70°C, and a maximum junction temperature of 150°C is determined as:

$$P_J = (T_J - T_A) / R_{\theta JA}$$
  
 $P_J = (150 - 70) / 50 = 1.6 W$ 

Using two square inches of dedicated copper plane on double-sided PCB,

$$P_{.1} = (150 - 70) / 70 = 1.14 W$$

Using a multilayer board and utilizing the ground plane for heat spreading, worst case maximum power dissipation is determined by:

$$P_D = (5.5 - 3) \times 0.4 = 1 \text{ W}$$

Normal operating maximum power dissipation is (see Figure 1):

$$P_D = (5 - 3.3) \times 0.4 = 0.68 \text{ W}$$



#### THERMAL INFORMATION

Power Dissipation Derate Curve Using Two Square Inches of Copper Heat Spreader on a Double-Sided PCB



NOTE: These curves are to be used for guideline purposes only. For a particular application, a more specific thermal characterization is required.

Figure 1. Power Dissipation Derating Curves

#### **APPLICATION INFORMATION**



Figure 2. Typical Application Schematic





#### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPPM0301DR       | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 0301                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Oct-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | _    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPPM0301DR | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Oct-2023



#### \*All dimensions are nominal

| Ì | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | TPPM0301DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated