

SLVS275H-FEBRUARY 2000-REVISED JULY 2013

# DUAL HOT-SWAP POWER CONTROLLERS WITH INTERDEPENDENT CIRCUIT BREAKER AND POWER-GOOD REPORTING

Check for Samples: TPS2310, TPS2311

# FEATURES

- Dual-Channel High-Side MOSFET Drivers
- IN1: 3 V to 13 V; IN2: 3 V to 5.5 V
- Output dV/dt Control Limits Inrush Current
- Circuit-Breaker With Programmable Overcurrent Threshold and Transient Timer
- Power-Good Reporting With Transient Filter
- CMOS- and TTL-Compatible Enable Input
- Low, 5-µA Standby Supply Current .(Max)
- Available in 20-Pin TSSOP Package
- -40°C to 85°C Ambient Temperature Range
- Electrostatic Discharge Protection

# **APPLICATIONS**

- Hot-Swap/Plug/Dock Power Management
- Hot-Plug PCI, Device Bay
- Electronic Circuit Breaker

# DESCRIPTION

The TPS2310 and TPS2311 are dual-channel hotswap controllers that use external N-channel MOSFETs as high-side switches in power applications. Features of these devices, such as overcurrent protection (OCP), inrush current control, output-power status reporting, and the ability to discriminate between load transients and faults, are critical requirements for hot-swap applications.

**PW PACKAGE** (TOP VIEW) GATE1 10 20 DISCH1 GATE2 2 19 DISCH2 DGND 3 18 TIMER 🗖 4 17 PWRGD1 FAULT VREG 5 16 ISET1 VSENSE2 6 15 VSENSE1 ISET2 14 7 AGND 13 PWRGD2 8 ISENSE2 9 12 ISENSE1 T 1 IN1 10 11

NOTE: Terminal 18 is active high on TPS2311.

#### typical application



The TPS2310/11 devices incorporate undervoltage lockout (UVLO) and power-good (PG) reporting to ensure the device is off at start-up and confirm the status of the output voltage rails during operation. Each internal charge pump, capable of driving multiple MOSFETs, provides enough gate-drive voltage to fully enhance the N-channel MOSFETs. The charge pumps control both the rise times and fall times (dv/dt) of the MOSFETs, reducing power transients during power up/down. The circuit-breaker functionality combines the ability to sense overcurrent conditions with a timer function; this allows designs such as DSPs, that may have high peak currents during power-state transitions, to disregard transients for a programmable period.





www.ti.com

#### Table 1. AVAILABLE OPTIONS<sup>(1)</sup>

| T              | HOT-SWAP CONTROLLER DESCRIPTION                        | PIN COUNT | TSSOP PACKAGES (PW, PWR) <sup>(2)</sup> |            |  |  |
|----------------|--------------------------------------------------------|-----------|-----------------------------------------|------------|--|--|
| T <sub>A</sub> | HOT-SWAP CONTROLLER DESCRIPTION                        |           | ENABLE                                  | ENABLE     |  |  |
|                | Dual-channel with independent OCP and adjustable PG    | 20        | TPS2300IPW                              | TPS2301IPW |  |  |
| 40%0 to 05%0   | Dual-channel with interdependent OCP and adjustable PG | 20        | TPS2310IPW                              | TPS2311IPW |  |  |
| –40°C to 85°C  | Dual-channel with independent OCP                      | 16        | TPS2320IPW                              | TPS2321IPW |  |  |
|                | Single-channel with OCP and adjustable PG              | 14        | TPS2330IPW                              | TPS2331IPW |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) The packages are available left-end taped and reeled (indicated by the R suffix on the device type; e.g., TPS2311IPWR).

# FUNCTIONAL BLOCK DIAGRAM



#### **Table 2. Terminal Functions**

| TERMINAL       |     | I/O | DESCRIPTION                                          |
|----------------|-----|-----|------------------------------------------------------|
| NAME           | NO. | 1/0 | DESCRIPTION                                          |
| AGND           | 8   | I   | Analog ground, connects to DGND as close as possible |
| DGND           | 3   | I   | Digital ground                                       |
| DISCH1         | 20  | 0   | Discharge transistor 1                               |
| DISCH2         | 19  | 0   | Discharge transistor 2                               |
| ENABLE/ ENABLE | 18  | I   | Active low (TPS2310) or active high enable (TPS2311) |
| FAULT          | 16  | 0   | Overcurrent fault, open-drain output                 |
| GATE1          | 1   | 0   | Connects to gate of channel 1 high-side MOSFET       |
| GATE2          | 2   | 0   | Connects to gate of channel 2 high-side MOSFET       |
| IN1            | 11  | I   | Input voltage for channel 1                          |
| IN2            | 12  | I   | Input voltage for channel 2                          |
| ISENSE1        | 10  | I   | Current-sense input channel 1                        |
| ISENSE2        | 9   | I   | Current-sense input channel 2                        |

#### Table 2. Terminal Functions (continued)

| TERMINAL | TERMINAL |     | DECODIDITION                                                                 |
|----------|----------|-----|------------------------------------------------------------------------------|
| NAME     | NO.      | I/O | DESCRIPTION                                                                  |
| ISET1    | 15       | I   | Adjusts circuit-breaker threshold with resistor connected to IN1             |
| ISET2    | 14       | I   | Adjusts circuit-breaker threshold with resistor connected to IN2             |
| PWRGD1   | 17       | 0   | Open-drain output, asserted low when VSENSE1 voltage is less than reference. |
| PWRGD2   | 13       | 0   | Open-drain output, asserted low when VSENSE2 voltage is less than reference. |
| TIMER    | 4        | 0   | Adjusts circuit-breaker deglitch time                                        |
| VREG     | 5        | 0   | Connects to bypass capacitor, for stable operation                           |
| VSENSE1  | 7        | I   | Power-good sense input channel 1                                             |
| VSENSE2  | 6        | I   | Power-good sense input channel 2                                             |

#### DETAILED DESCRIPTION

**DISCH1, DISCH2** – DISCH1 and DISCH2 should be connected to the sources of the external N-channel MOSFET transistors connected to GATE1 and GATE2, respectively. These pins discharge the loads when the MOSFET transistors are disabled. They also serve as reference-voltage connections for internal gate voltage-clamp circuitry.

**ENABLE** or ENABLE – ENABLE for TPS2310 is active-low. ENABLE for TPS2311 is active-high. When the controller is enabled, both GATE1 and GATE2 voltages will power up to turn on the external MOSFETs. When the ENABLE pin is pulled high for TPS2310 or the ENABLE pin is pulled low for TPS2311 for more than 50 µs, the gate of the MOSFET is discharged at a controlled rate by a current source, and a transistor is enabled to discharge the output bulk capacitance. In addition, the device turns on the internal regulator PREREG (see VREG) when enabled and shuts down PREREG when disabled so that total supply current is less than 5 µA.

**FAULT** – FAULT is an open-drain overcurrent flag output. When an overcurrent condition in either channel is sustained long enough to charge TIMER to 0.5 V, both channels latch off and pull this pin low. In order to turn the device back on, either the enable pin has to be toggled or the input power has to be cycled.

**GATE1, GATE2** – GATE1 and GATE2 connect to the gates of external N-channel MOSFET transistors. When the device is enabled, internal charge-pump circuitry pulls these pins up by sourcing approximately 15  $\mu$ A to each. The turnon slew rates depend upon the capacitance present at the GATE1 and GATE2 terminals. If desired, the turnon slew rates can be further reduced by connecting capacitors between these pins and ground. These capacitors also reduce inrush current and protect the device from false overcurrent triggering during powerup. The charge-pump circuitry generates gate-to-source voltages of 9 V–12 V across the external MOSFET transistors.

**IN1, IN2** – IN1 and IN2 should be connected to the power sources driving the external N-channel MOSFET transistors connected to GATE1 and GATE2, respectively. The TPS2310/TPS2311 draws its operating current from IN1, and both channels remains disabled until the IN1 power supply has been established. The IN1 channel has been constructed to support 3-V, 5-V, or 12-V operation, while the IN2 channel has been constructed to support 3-V or 5-V operation

**ISENSE1, ISENSE2, ISET1, ISET2** – ISENSE1 and ISENSE2, in combination with ISET1 and ISET2, implement overcurrent sensing for GATE1 and GATE2. ISET1 and ISET2 set the magnitude of the current that generates an overcurrent fault, through external resistors connected to ISET1 and ISET2. An internal current source draws 50  $\mu$ A from ISET1 and ISET2. With a sense resistor from IN1 to ISENSE1 or from IN2 to ISENSE2, which is also connected to the drains of external MOSFETs, the voltage on the sense resistor reflects the load current. An overcurrent condition is assumed to exist if ISENSE1 is pulled below ISET1 or if ISENSE2 is pulled below ISET2. To ensure proper circuit breaker operation,  $V_{I(ISENSE1)}$  and  $V_{I(ISET1)}$  should never exceed  $V_{I(IN1)}$ . Similarly,  $V_{I(ISENSE2)}$  and  $V_{I(ISET2)}$  should never exceed  $V_{I(IN2)}$ .

# TPS2310 TPS2311

SLVS275H-FEBRUARY 2000-REVISED JULY 2013



www.ti.com

**PWRGD1, PWRGD2** – PWRGD1 and PWRGD2 signal the presence of undervoltage conditions on VSENSE1 and VSENSE2, respectively. These pins are open-drain outputs and are pulled low during an undervoltage condition. To minimize erroneous PWRGDx responses from transients on the voltage rail, the voltage sense circuit incorporates a 20-µs deglitch filter. When VSENSEx is lower than the reference voltage (about 1.23 V), PWRGDx is active low to indicate an undervoltage condition on the power-rail voltage. PWRGDx may not correctly report power conditions when the device is disabled, because there is no gate drive power for the PWRGD output transistor in the disable mode, or, in other words, PWRGD is floating. Therefore, PWRGD is pulled up to its pullup power supply rail in disable mode.

**TIMER** – A capacitor on TIMER sets the time during which the power switch can be in overcurrent before turning off. When the overcurrent protection circuits sense an excessive current, a current source is enabled which charges the capacitor on TIMER. Once the voltage on TIMER reaches approximately 0.5 V, the circuit-breaker latch is set and the power switch is latched off. Power must be recycled or the ENABLE pin must be toggled to restart the controller. In high-power or high-temperature applications, a minimum 50-pF capacitor is strongly recommended from TIMER to ground, to prevent any false triggering.

**VREG** – VREG is the output of an internal low-dropout voltage regulator, where IN1 is the input. The regulator is used to generate a regulated voltage source, less than 5.5 V, for the device. A 0.1- $\mu$ F ceramic capacitor should be connected between VREG and ground to aid in noise rejection. In this configuration, upon disabling the device, the internal low-dropout regulator will also be disabled, which removes power from the internal circuitry and allows the device to be placed in low-quiescent-current mode. In applications where IN1 is less than 5.5 V, VREG and IN1 may be connected together. However, under these conditions, disabling the device does not place the device in low-quiescent-current mode, because the internal low-dropout voltage regulator is being bypassed, thereby keeping internal circuitry operational. If VREG and IN1 are connected together, a 0.1- $\mu$ F ceramic capacitor between VREG and ground is not needed if IN1 already has a bypass capacitor of 1  $\mu$ F to 10  $\mu$ F.

**VSENSE1, VSENSE2** – VSENSE1 and VSENSE2 can be used to detect undervoltage conditions on external circuitry. If VSENSE1 senses a voltage below approximately 1.23 V, PWRGD1 is pulled low. Similarly, a voltage less than 1.23 V on VSENSE2 causes PWRGD2 to be pulled low.

#### UNIT VALUE VI(IN1), VI(ISENSE1), VI(VSENSE1), VI(VSENSE2), VI(ISET1), VI(ENABLE), VI(VREG) -0.3 to 15 V Input voltage range VI(IN2), VI(ISENSE2), VI(ISET2) -0.3 to 7 V -0.3 to 30 V V<sub>O(GATE1)</sub> Output voltage range -0.3 to 22 V V<sub>O(GATE2)</sub> V<sub>O</sub>(DISCH1), V<sub>O</sub>(PWRGD1), V<sub>O</sub>(PWRGD2), V<sub>O</sub>(FAULT), V<sub>O</sub>(DISCH2), V<sub>O</sub>(TIMER) -0.3 to 15 V 0 to 100 mΑ I(GATE1), I(GATE2), I(DISCH1), I(DISCH2) Sink current range 0 to 10 mΑ I(PWRGD1), I(PWRGD2), I(TIMER), I(FAULT) Operating virtual junction temperature range, T<sub>J</sub> -40 to 100 °C Storage temperature range, Tstg -55 to 150 °C Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds 260 °C

#### ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup> <sup>(2)</sup>

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are respect to DGND.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR             | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------|-----------------------------|-----------------------|-----------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          |
| PW-20   | 1015 mW               | 13.55 mW/°C                 | 406 mW                | 203 mW                |



### **RECOMMENDED OPERATING CONDITIONS**

|       |                   |                                                                                                                          | MIN | NOM MAX | UNIT |
|-------|-------------------|--------------------------------------------------------------------------------------------------------------------------|-----|---------|------|
|       |                   | VI(IN1), VI(ISENSE1), VI(VSENSE1), VI(VSENSE2), VI(ISET1)                                                                | 3   | 1       | 3    |
| V.    | Input voltage     | but voltage $\frac{V_{I(IN2)}, V_{I(ISENSE2)}, V_{I(ISET2)}, V_{I(VREG)}}{V_{I(ISENSE1)}, V_{I(ISET1)}, V_{I(VSENSE1)}}$ | 3   | 5.      | 5    |
| ٧I    |                   |                                                                                                                          |     | VI(IN   | )    |
|       |                   | V <sub>I(ISENSE2)</sub> , V <sub>I(ISET2)</sub> , V <sub>I(VSENSE2)</sub>                                                |     | VI(IN2  | )    |
| $T_J$ | Operating virtual | -40                                                                                                                      | 10  | 0°C     |      |

### **ELECTRICAL CHARACTERISTICS**

over recommended operating temperature range ( $-40^{\circ}C < T_A < 85^{\circ}C$ ), 3 V  $\leq V_{I(IN1)} \leq 13$  V, 3 V  $\leq V_{I(IN2)} \leq 5.5$  V (unless otherwise noted)

| F                           | PARAMETER                                                                                    | TEST CONDITIONS                                                                                                                                                                            |                                                                                                                            |                              |      | TYP  | MAX | UNIT |
|-----------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------|------|------|-----|------|
| GENERAL                     |                                                                                              |                                                                                                                                                                                            |                                                                                                                            |                              |      |      |     |      |
| I <sub>I(IN1)</sub>         | Input current, IN1                                                                           | V <sub>I(ENABLE)</sub> = 5 V (TPS2                                                                                                                                                         | 311),                                                                                                                      |                              |      | 0.5  | 1   | mA   |
| I <sub>I(IN2)</sub>         | Input current, IN2                                                                           | V <sub>I(ENABLE)</sub> = 0 V (TPS2                                                                                                                                                         |                                                                                                                            | 75                           | 200  | μA   |     |      |
| I <sub>I(stby)</sub>        | Standby current (sum of<br>currents into IN1, IN2,<br>ISENSE1, ISENSE2,<br>ISET1, and ISET2) | V <sub>I(ENABLE)</sub> = 0 V (TPS2<br>V <sub>I(ENABLE)</sub> = 5 V (TPS2                                                                                                                   | 311),<br>310)                                                                                                              |                              |      |      | 5   | μΑ   |
| GATE1                       |                                                                                              |                                                                                                                                                                                            |                                                                                                                            |                              |      |      | *   |      |
| V <sub>G(GATE1_3V)</sub>    |                                                                                              |                                                                                                                                                                                            |                                                                                                                            | $V_{I(IN1)} = 3 V$           | 9    | 11.5 |     |      |
| V <sub>G(GATE1_4.5V)</sub>  | Gate voltage                                                                                 | $I_{I(GATE1)} = 500 \text{ nA, DISCH1 open}$ $V_{I(IN1)} = 4.5 \text{ V}$                                                                                                                  |                                                                                                                            | 10.5                         | 14.5 |      | V   |      |
| V <sub>G(GATE1_10.8V)</sub> |                                                                                              |                                                                                                                                                                                            |                                                                                                                            | V <sub>I(IN1)</sub> = 10.8 V | 16.8 | 21   |     |      |
| V <sub>C(GATE1)</sub>       | Clamping voltage, GATE1 to DISCH1                                                            |                                                                                                                                                                                            |                                                                                                                            |                              |      |      | 12  | V    |
| I <sub>S(GATE1)</sub>       | Source current, GATE1                                                                        | $3 V \le V_{I(IN1)} \le 13.2 V, 3$<br>$V_{I(GATE1)} = V_{I(IN1)} + 6 V$                                                                                                                    | $3 V \le V_{O(VREG)} \le 5$                                                                                                | .5 V,                        | 10   | 14   | 20  | μA   |
|                             | Sink current, GATE1                                                                          | $3 V \le V_{I(IN1)} \le 13.2 V, 3 V \le V_{O(VREG)} \le 5.5 V, V_{I(GATE1)} = V_{I(IN1)}$                                                                                                  |                                                                                                                            |                              |      | 75   | 100 | μA   |
|                             |                                                                                              |                                                                                                                                                                                            | V <sub>I(IN1)</sub> = 3 V                                                                                                  |                              | 0.5  |      |     |      |
| t <sub>r(GATE1)</sub>       | Rise time, GATE1                                                                             | $\label{eq:cg} \begin{array}{l} C_{g} \text{ to } \text{GND} = 1 \ \text{nF}^{(1)} \\ \hline V_{l(\text{IN1})} = 4.5 \ \text{V} \\ \hline V_{l(\text{IN1})} = 10.8 \ \text{V} \end{array}$ |                                                                                                                            | $V_{I(IN1)} = 4.5 V$         |      | 0.6  |     | ms   |
|                             |                                                                                              |                                                                                                                                                                                            |                                                                                                                            | V <sub>I(IN1)</sub> = 10.8 V |      | 1    |     |      |
|                             |                                                                                              |                                                                                                                                                                                            |                                                                                                                            | V <sub>I(IN1)</sub> = 3 V    |      | 0.1  |     |      |
| t <sub>f(GATE1)</sub>       | Fall time, GATE1                                                                             | $\label{eq:cg} \begin{array}{l} C_g \text{ to } \text{GND} = 1 \ \text{nF}^{(1)} \\ \hline V_{\text{I(IN1)}} = 4.5 \ \text{V} \\ \hline V_{\text{I(IN1)}} = 10.8 \ \text{V} \end{array}$   |                                                                                                                            |                              |      | 0.12 |     | ms   |
|                             |                                                                                              |                                                                                                                                                                                            |                                                                                                                            |                              |      | 0.2  |     |      |
| GATE2                       |                                                                                              |                                                                                                                                                                                            |                                                                                                                            |                              |      |      |     |      |
| V <sub>G(GATE2_3V)</sub>    | Gate voltage                                                                                 | I <sub>I(GATE2)</sub> = 500 nA, DIS                                                                                                                                                        | CH2 open                                                                                                                   | $V_{I(IN2)} = 3 V$           | 9    | 11.7 |     | V    |
| V <sub>G(GATE2_4.5V)</sub>  | Gale vollage                                                                                 | I(GATE2) - 500 IIA, DIS                                                                                                                                                                    |                                                                                                                            | $V_{I(IN2)} = 4.5 V$         | 10.5 | 14.7 |     | v    |
| V <sub>C(GATE2)</sub>       | Clamping voltage, GATE2 to DISCH2                                                            |                                                                                                                                                                                            |                                                                                                                            |                              | 9    | 10   | 12  | V    |
| I <sub>S(GATE2)</sub>       | Source current, GATE2                                                                        | $3 V \le V_{I(IN2)} \le 5.5 V, 3$<br>$V_{I(GATE2)} = V_{I(IN2)} + 6 V$                                                                                                                     | $V \le V_{O(VREG)} \le 5.8$                                                                                                | 5 V,                         | 10   | 14   | 20  | μA   |
|                             | Sink current, GATE2                                                                          | $\begin{array}{l} 3 \hspace{0.1cm} V \leq V_{I(IN2)} \leq 5.5 \hspace{0.1cm} V, \hspace{0.1cm} 3 \\ V_{I(GATE2)} = V_{I(IN2)} \end{array}$                                                 | $3 \text{ V} \le \text{V}_{\text{I(IN2)}} \le 5.5 \text{ V}, 3 \text{ V} \le \text{V}_{\text{O(VREG)}} \le 5.5 \text{ V},$ |                              |      | 75   | 100 | μA   |
| t                           | Rise time, GATE2                                                                             | C to GND = 1 $pE^{(1)}$                                                                                                                                                                    | V <sub>I(IN2)</sub> = 3 V                                                                                                  |                              |      | 0.5  |     | ms   |
| t <sub>r(GATE2)</sub>       |                                                                                              | $C_g \text{ to GND} = 1 \text{ nF}^{(1)}$ $V_{I(IN2)} = 4.5$                                                                                                                               |                                                                                                                            |                              |      | 0.6  |     | 1115 |
| tuo . ===                   | Fall time, GATE2                                                                             | C <sub>g</sub> to GND = 1 nF <sup>(1)</sup> $V_{I(IN2)} = 3 V$                                                                                                                             |                                                                                                                            | $V_{O(VREG)} = 3 V$          |      | 0.1  |     | ms   |
| t <sub>f</sub> (GATE2)      | raii uille, GATEZ                                                                            |                                                                                                                                                                                            | V <sub>I(IN2)</sub> = 4.5 V                                                                                                |                              | 0.12 |      |     |      |

(1) Specified, but not production tested.

EXAS STRUMENTS

www.ti.com

# **ELECTRICAL CHARACTERISTICS (Continued)**

over recommended operating temperature range (-40°C <  $T_A$  < 85°C), 3 V ≤  $V_{I(IN1)}$  ≤ 13 V, 3 V ≤  $V_{I(IN2)}$  ≤ 5.5 V (unless otherwise noted)

| F                          | PARAMETER                                                        | TEST CONDITIONS                                                                                              | MIN | TYP | MAX | UNIT |
|----------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| TIMER                      |                                                                  |                                                                                                              |     |     | ÷   |      |
| V <sub>(TO_TIMER)</sub>    | Threshold voltage, TIMER                                         |                                                                                                              | 0.4 | 0.5 | 0.6 | V    |
| · · ·                      | Charge current, TIMER                                            | V <sub>I(TIMER)</sub> = 0 V                                                                                  | 35  | 50  | 65  | μA   |
|                            | Discharge current, TIMER                                         | V <sub>I(TIMER)</sub> = 1 V                                                                                  | 1   | 2.5 |     | mA   |
| CIRCUIT BREA               | KER                                                              |                                                                                                              |     |     | *   |      |
|                            |                                                                  | $R_{ISETx} = 1 k\Omega$                                                                                      | 40  | 50  | 60  |      |
| N/                         | Threshold voltage, circuit                                       | R <sub>ISETx</sub> = 400 Ω, T <sub>A</sub> = 25°C                                                            | 14  | 19  | 24  |      |
| VIT(CB)                    | breaker                                                          | $R_{ISETx} = 1 \text{ k}\Omega, T_A = 25^{\circ}C$                                                           | 44  | 50  | 53  | mV   |
|                            |                                                                  | $R_{ISETx} = 1.5 \text{ k}\Omega, T_A = 25^{\circ}C$                                                         | 68  | 73  | 78  |      |
| I(IB_ISENSEx)              | Input bias current, I <sub>SENSEx</sub>                          |                                                                                                              |     | 0.1 | 5   | μA   |
|                            |                                                                  | $V_{O(GATEx)} = 4 V$                                                                                         | 400 | 800 |     |      |
|                            | Discharge current, GATEx                                         | V <sub>O(GATEx)</sub> = 1 V                                                                                  | 25  | 150 |     | mA   |
| t <sub>pd(CB)</sub>        | Propagation (delay) time,<br>comparator inputs to gate<br>output | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                         |     | 1.3 |     | μs   |
| ENABLE, ACTI               | VE LOW (TPS2310)                                                 |                                                                                                              |     |     |     |      |
| VIH(ENABLE)                | High-level input voltage,<br>ENABLE                              |                                                                                                              | 2   |     |     | V    |
| VIL(ENABLE)                | Low-level input voltage,<br>ENABLE                               |                                                                                                              |     |     | 0.8 | V    |
| R <sub>I(ENABLE)</sub>     | Input pullup resistance,<br>ENABLE                               | See <sup>(1)</sup>                                                                                           | 100 | 200 | 300 | kΩ   |
| $t_{d(off\_ENABLE)}$       | Turnoff delay time,<br>ENABLE                                    | $V_{I(\overline{ENABLE})}$ increasing above stop threshold; 100 ns rise time, 20 mV overdrive <sup>(2)</sup> |     | 60  |     | μs   |
| t <sub>d(on_</sub> ENABLE) | <u>Turnon d</u> elay time,<br>ENABLE                             | $V_{I(\overline{\text{ENABLE}})}$ decreasing below start threshold; 100 ns fall time, 20 mV overdrive^{(2)}  |     | 125 |     | μs   |
| ENABLE, ACTI               | VE HIGH (TPS2311)                                                |                                                                                                              |     |     |     |      |
| V <sub>IH(ENABLE)</sub>    | High-level input voltage,<br>ENABLE                              |                                                                                                              | 2   |     |     | V    |
| V <sub>IL(ENABLE)</sub>    | Low-level input voltage,<br>ENABLE                               |                                                                                                              |     |     | 0.7 | V    |
| R <sub>I(ENABLE)</sub>     | Input pulldown resistance,<br>ENABLE                             |                                                                                                              | 100 | 150 | 300 | kΩ   |
| t <sub>d(on_</sub> ENABLE) | Turnon delay time,<br>ENABLE                                     | V <sub>I(ENABLE)</sub> increasing above start threshold;<br>100 ns rise time, 20 mV overdrive <sup>(2)</sup> |     | 85  |     | μs   |
| $t_{d(off\_ENABLE})$       | Turnoff delay time,<br>ENABLE                                    | $V_{I(\text{ENABLE})}$ decreasing below stop threshold; 100 ns fall time, 20 mV overdrive $^{(2)}$           |     | 100 |     | μs   |
| PREREG                     |                                                                  |                                                                                                              |     |     |     |      |
| V <sub>(VREG)</sub>        | PREREG output voltage                                            | $4.5 \le V_{I(IN1)} \le 13 V$                                                                                | 3.5 | 4.1 | 5.5 | V    |
| V <sub>(drop_PREREG)</sub> | PREREG dropout voltage                                           | $V_{I(IN1)} = 3 V$                                                                                           |     |     | 0.1 | V    |

(1) Test I<sub>O</sub> of  $\overline{\text{ENABLE}}$  at V<sub>I( $\overline{\text{ENABLE}}$ </sub>) = 1 V and 0 V, then R<sub>I( $\overline{\text{ENABLE}}$ </sub>) =  $\frac{1 V}{I_{O_{-}}0V - I_{O_{-}}1V}$ (2) Specified, but not production tested.



### ELECTRICAL CHARACTERISTICS (Continued)

over recommended operating temperature range ( $-40^{\circ}C < T_A < 85^{\circ}C$ ), 3 V  $\leq V_{I(IN1)} \leq 13$  V, 3 V  $\leq V_{I(IN2)} \leq 5.5$  V (unless otherwise noted)

| I                           | PARAMETER                                         | TEST CONDITIONS                                                                           | MIN  | TYP   | MAX  | UNIT |
|-----------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------|------|-------|------|------|
| VREG UVLO                   |                                                   |                                                                                           |      |       | ÷    |      |
| V <sub>(TO_UVLOstart)</sub> | Output threshold voltage, start                   |                                                                                           | 2.75 | 2.85  | 2.95 | V    |
| V <sub>(TO_UVLOstop)</sub>  | Output threshold voltage, stop                    |                                                                                           | 2.65 | 2.78  |      | V    |
| V <sub>hys(UVLO)</sub>      | Hysteresis                                        |                                                                                           | 50   | 75    |      | mV   |
|                             | UVLO sink current,<br>GATEx                       | V <sub>I(GATEx)</sub> = 2 V                                                               | 10   |       |      | mA   |
| PWRGD1 and I                | PWRGD2                                            |                                                                                           | L    |       |      |      |
| VIT(ISENSEx)                | Trip threshold, VSENSEx                           | V <sub>I(VSENSEx)</sub> decreasing                                                        | 1.2  | 1.225 | 1.25 | V    |
| V <sub>hys</sub>            | Hysteresis voltage, power-good comparator         |                                                                                           | 20   | 30    | 40   | mV   |
| V <sub>O(sat_PWRGDx)</sub>  | Output saturation voltage, PWRGDx                 | I <sub>O</sub> = 2 mA                                                                     |      | 0.2   | 0.4  | V    |
| $V_{O(VREG_min)}$           | Minimum V <sub>O(VREG)</sub> for valid power-good | $I_{O} = 100 \ \mu\text{A}, \ V_{O(PWRGDx)} = 1 \ V$                                      |      |       | 1    | V    |
|                             | Input bias current, power-<br>good comparator     | V <sub>I(VSENSEx)</sub> = 5.5 V                                                           |      |       | 1    | μA   |
| I <sub>lkg(PWRGDx)</sub>    | Leakage current,<br>PWRGDx                        | V <sub>O(PWRGDx)</sub> = 13 V                                                             |      |       | 1    | μA   |
| t <sub>dr</sub>             | Delay time, rising edge,<br>PWRGDx                | $V_{I(VSENSEx)}$ increasing, overdrive = 20 mV,<br>t <sub>r</sub> = 100 ns <sup>(1)</sup> |      | 25    |      | μs   |
| t <sub>df</sub>             | Delay time, falling edge,<br>PWRGDx               | $V_{I(VSENSEx)}$ decreasing, overdrive = 20 mV,<br>t <sub>r</sub> = 100 ns <sup>(1)</sup> |      | 2     |      | μs   |
| FAULT OUTPU                 | Т                                                 | +                                                                                         |      |       |      |      |
| V <sub>O(sat_FAULT)</sub>   | Output saturation voltage,<br>FAULT               | I <sub>O</sub> = 2 mA                                                                     |      |       | 0.4  | V    |
| I <sub>lkg</sub> (FAULT)    | Leakage current, FAULT                            | V <sub>O(FAULT)</sub> = 13 V                                                              |      |       | 1    | μA   |
| DISCH1 AND D                | ISCH2                                             | · · · ·                                                                                   | l.   |       |      |      |
| I <sub>(DISCH)</sub>        | Discharge current,<br>DISCHx                      | $V_{I(DISCHx)} = 1.5 V, V_{I(VIN1)} = 5 V$                                                | 5    | 10    |      | mA   |
| V <sub>IH(DISCH)</sub>      | Discharge on high-level<br>input voltage          |                                                                                           | 2    |       |      | V    |
| V <sub>IL(DISCH)</sub>      | Discharge on low-level input voltage              |                                                                                           |      |       | 1    | V    |

(1) Specified, but not production tested.

TEXAS INSTRUMENTS

www.ti.com









Figure 3. Turnon Voltage Transition of Channel 2







Figure 4. Turnoff Voltage Transition of Channel 2

8



TPS2311 SLVS275H – FEBRUARY 2000 – REVISED JULY 2013

















Figure 8. Channel 2 Overcurrent Response: an Overcurrent Load Plugged Into the Enabled Board









Figure 10. Channel 2 – Enabled Into Short Circuit



www.ti.com





# PARAMETER MEASUREMENT INFORMATION (continued)



t – Time – 5 ms/div



Figure 14. Channel 2 - Hot Removal

**TYPICAL CHARACTERISTICS INPUT CURRENT 1 (ENABLED) INPUT CURRENT 2 (ENABLED)** VS INPUT VOLTAGE 2 vs INPUT VOLTAGE 1 71.5 52 IN1 = 13 V IN2 = 5.5 V 51 T<sub>A</sub> = 85°C  $T_A = 0^{\circ}C$ 71 50 T<sub>A</sub> = -40°C ٩  $I_{11}$  – Input Current 1 –  $\mu$ A 70.5 T<sub>A</sub> = 25°C T<sub>A</sub> = 25°C 49 l<sub>12</sub> – Input Current 2 – 70 48 T<sub>A</sub> = 85°C 47 TA **`= 0°C** 69.5 46  $T_A = -$ -40°C 69 45 68.5 44 43 68 ∟ 2.5 4 5 8 10 11 12 13 14 3 4.5 5 5.5 6 6 7 9 3.5 4 V<sub>I1</sub> – Input Voltage 1 – V V<sub>I2</sub> – Input Voltage 2 – V Figure 15. Figure 16. INPUT CURRENT 2 (DISABLED) vs INPUT VOLTAGE 2 **INPUT CURRENT 1 (DISABLED)** vs INPUT VOLTAGE 1 15 23 T<sub>A</sub> = 85°C IN1 = 13 V IN2 = 5.5 V 21 14 T<sub>A</sub> = 25°C T<sub>A</sub> = 85°C 19 13 l<sub>I1</sub> – Input Current 1 – nA l<sub>12</sub> – Input Current 2 – nA  $T_A = -40^{\circ}C$  $T_A = -40^{\circ}C$ 17 12  $T_A = 0^{\circ}C$ 15 11 13 10 11  $T_A = 0^{\circ}C$ 9 9 T<sub>A</sub> = 25°C 8 7 7∟ 4 5 ∟ 2.5 5 10 11 12 13 3 3.5 4 4.5 5 5.5 6 6 7 8 9 14 V<sub>I1</sub> – Input Voltage 1 – V V<sub>I2</sub> – Input Voltage 2 – V Figure 17. Figure 18.

www.ti.com





www.ti.com TYPICAL CHARACTERISTICS (continued) RESPONSE TIME LOAD VOLTAGE 1 DISCHARGE TIME **CIRCUIT-BREAKER RESPONSE TIME** VS TIMER CAPACITANCE VS LOAD CAPACITANCE 12 320 IN1 = 12 V IN1 = 12 V  $t_{\rm (res)}$  – Circuit-Breaker Response Time –  $\mu$ s I<sub>01</sub> = 0 A T<sub>A</sub> = 25°C t – Load Voltage 1 Discharge Time – ms 280 T<sub>A</sub> = 25°C 240 9 200 160 6 120 80 3 40 0 L 0 0 0.2 0.6 300 0.4 0.8 0 100 200 400 500 1 C<sub>TIMER</sub> – TIMER Capacitance – nF C<sub>1</sub> – Load Capacitance – µF Figure 23. Figure 24. UVLO START AND STOP THRESHOLDS **PWRGDx INPUT THRESHOLD** vs TEMPERATURE vs TEMPERATURE 2.9 1.27 V<sub>ref</sub> – UVLO Start and Stop Thresholds – V 2.88 Up 1.26 V<sub>IT</sub> – PWRGDx Input Threshold – V 2.86 Start 1.25 2.84 2.82 1.24 2.8 1.23 Down 2.78 Stop 2.76 1.22 2.74 1.21 2.72 2.7 45-35-25-15 -5 5 15 25 35 45 55 65 75 85 95 1.20 -45-35-25-15-5 5 15 25 35 45 55 65 75 85 95 T<sub>A</sub> – Temperature – °C T<sub>A</sub> – Temperature – °C Figure 25. Figure 26.

**EXAS** 

NSTRUMENTS



#### **APPLICATION INFORMATION**

#### TYPICAL APPLICATION DIAGRAM

This diagram shows a typical dual hot-swap application. The pullup resistors at PG1, PG2 and  $\overline{FAULT}$  should be relatively large (e.g. 100 k $\Omega$ ) to reduce power loss unless they are required to drive a large load.



Figure 27. Typical Dual Hot-Swap Application

#### INPUT CAPACITOR

A 0.1- $\mu$ F ceramic capacitor in parallel with a 1- $\mu$ F ceramic capacitor should be placed on the input power terminals near the connector on the hot-plug board to help stabilize the voltage rails on the cards. The TPS2310/11 does not need to be mounted near the connector or these input capacitors. For applications with more severe power environments, a 2.2- $\mu$ F or higher ceramic capacitor is recommended near the input terminals of the hot-plug board. A bypass capacitor for IN1 and for IN2 should be placed close to the device.

#### **OUTPUT CAPACITOR**

A 0.1-µF ceramic capacitor is recommended per load on the TPS2311; these capacitors should be placed close to the external FETs and to TPS2310/11. A larger bulk capacitor is also recommended on the load. The value of the bulk capacitor should be selected based on the power requirements and the transients generated by the application.

#### **EXTERNAL FET**

To deliver power from the input sources to the loads, each channel needs an external N-channel MOSFET. A few widely used MOSFETs are shown in Table 3. But many other MOSFETs in the market can also be used with TPS23xx in hot-swap systems.

Copyright © 2000–2013, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

| CURRENT RANGE<br>(A) | PART NUMBER  | DESCRIPTION                                               | MANUFACTURER            |
|----------------------|--------------|-----------------------------------------------------------|-------------------------|
|                      | IRF7601      | N-channel, $r_{DS(on)} = 0.035 \Omega$ , 4.6 A, Micro-8   | International Rectifier |
| 0 to 2               | MTSF3N03HDR2 | N-channel, $r_{DS(on)} = 0.040 \Omega$ , 4.6 A, Micro-8   | ON Semiconductor        |
| 0 10 2               | IRF7101      | Dual N-channel, $r_{DS(on)} = 0.1 \Omega$ , 2.3 A, SO-8   | International Rectifier |
|                      | MMSF5N02HDR2 | Dual N-channel, $r_{DS(on)} = 0.04 \Omega$ , 5 A, SO-8    | ON Semiconductor        |
|                      | IRF7401      | N-channel, r <sub>DS(on)</sub> = 0.022 Ω, 7 A, SO-8       | International Rectifier |
| 2 to 5               | MMSF5N02HDR2 | N-channel, $r_{DS(on)} = 0.025 \Omega$ , 5 A, SO-8        | ON Semiconductor        |
| 2 to 5               | IRF7313      | Dual N-channel, $r_{DS(on)} = 0.029 \Omega$ , 5.2 A, SO-8 | International Rectifier |
|                      | SI4410       | N-channel, r <sub>DS(on)</sub> = 0.020 Ω, 8 A, SO-8       | Vishay Dale             |
| 5 to 40              | IRLR3103     | N-channel, $r_{DS(on)} = 0.019 \Omega$ , 29 A, d-Pak      | International Rectifier |
| 5 to 10              | IRLR2703     | N-channel, $r_{DS(on)} = 0.045 \Omega$ , 14 A, d-Pak      | International Rectifier |

#### Table 3. Some Available N-Channel MOSFETs

#### TIMER

For most applications, a minimum capacitance of 50 pF is recommended to prevent false triggering. This capacitor should be connected between TIMER and ground. The presence of an overcurrent condition on either channel of the TPS2310/11 causes a 50-µA current source to begin charging this capacitor. If the over-current condition persists until the capacitor has been charged to approximately 0.5 V, the TPS2310/11 latches off all channels and pulls the FAULT pin low. The timer capacitor can be made as large as desired to provide additional time delay before registering a fault condition. The time delay is approximately:

 $dt(sec) = C_{TIMER}(F) \times 10,000(\Omega).$ 

#### OUTPUT-VOLTAGE SLEW-RATE CONTROL

When enabled, the TPS2310/11 controllers supply the gates of each external MOSFET transistor with a current of approximately 15  $\mu$ A. The slew rate of the MOSFET source voltage is thus limited by the gate-to-drain capacitance C<sub>gd</sub> of the external MOSFET capacitor to a value approximating:

$$\frac{dV_s}{dt} = \frac{15 \ \mu A}{C_{gd}} \tag{1}$$

If a slower slew rate is desired, an additional capacitance can be connected between the gate of the external MOSFET and ground.

#### VREG CAPACITOR

The internal voltage regulator connected to VREG requires an external capacitor to ensure stability. A  $0.1-\mu$ F or  $0.22-\mu$ F ceramic capacitor is recommended.

#### GATE DRIVE CIRCUITRY

The TPS2310/11 includes four separate features associated with each gate-drive terminal:

- A charging current of approximately 15 μA is applied to enable the external MOSFET transistor. This current is generated by an internal charge pump that can develop a gate-to-source potential (referenced to DISCH1 or DISCH2) of 9 V–12 V. DISCH1 and DISCH2 must be connected to the respective external MOSFET source terminals to ensure proper operation of this circuitry.
- A discharge current of approximately 75 μA is applied to disable the external MOSFET transistor. Once the transistor gate voltage has dropped below approximately 1.5 V, this current is disabled and the UVLO discharge driver is enabled instead. This feature allows the part to enter a low-current shutdown mode while ensuring that the gates of the external MOSFET transistors remain at a low voltage.
- During a UVLO condition, the gates of both MOSFET transistors are pulled down by internal PMOS transistors. These transistors continue to operate even if IN1 and IN2 are both at 0 V. This circuitry also helps hold the external MOSFET transistors off when power is suddenly applied to the system.
- During an overcurrent fault condition, the external MOSFET transistor that exhibited an over-current condition is rapidly turned off by an internal pulldown circuit capable of pulling in excess of 400 mA (at 4 V) from the



pin. Once the gate has been pulled below approximately 1.5 V, this driver is disengaged and the UVLO driver is enabled instead. If any channel experiences an overcurrent condition, then both channels are turned off rapidly.

#### SETTING THE CURRENT-LIMIT CIRCUIT-BREAKER THRESHOLD

Using channel 1 as an example, the current sensing resistor  $R_{ISENSE1}$  and the current limit setting resistor  $R_{ISET1}$  determine the current limit of the channel, and can be calculated by the following equation:

$$I_{LMT1} = \frac{R_{ISET1} \times 50 \times 10^{-6}}{R_{ISENSE1}}$$

(2)

(3)

Typically  $R_{ISENSE1}$  is usually very small (0.001  $\Omega$  to 0.1  $\Omega$ ). If the trace and solder-junction resistances between the junction of  $R_{ISENSE1}$  and ISENSE1 and the junction of  $R_{ISENSE1}$  and  $R_{ISET1}$  are greater than 10% of the  $R_{ISENSE1}$  value, then these resistance values should be added to the  $R_{ISENSE1}$  value used in the calculation above.

The above information and calculation also apply to channel 2. Table 4 shows some of the current sense resistors available in the market.

| CURRENT<br>RANGE (A) | PART NUMBER        | DESCRIPTION                  | MANUFACTURER  |
|----------------------|--------------------|------------------------------|---------------|
| 0 to 1               | WSL-1206, 0.05 1%  | 0.05 Ω, 0.25 W, 1% resistor  |               |
| 1 to 2               | WSL-1206, 0.025 1% | 0.025 Ω, 0.25 W, 1% resistor |               |
| 2 to 4               | WSL-1206, 0.015 1% | 0.015 Ω, 0.25 W, 1% resistor | ) (ishou Dolo |
| 4 to 6               | WSL-2010, 0.010 1% | 0.010 Ω, 0.5 W, 1% resistor  | Vishay Dale   |
| 6 to 8               | WSL-2010, 0.007 1% | 0.007 Ω, 0.5 W, 1% resistor  |               |
| 8 to 10              | WSR-2, 0.005 1%    | 0.005 Ω, 0.5 W, 1% resistor  |               |

Table 4. Some Current Sense Resistors

#### SETTING THE POWER-GOOD THRESHOLD VOLTAGE

The two feedback resistors  $R_{VSENSEx_{TOP}}$  and  $R_{VSENSEx_{BOT}}$  connected between  $V_{Ox}$  and ground form a resistor divider setting the voltage at the VSENSEx pins. VSENSE1 voltage equals:

 $V_{I(SENSE1)} = V_O \times R_{VSENSE1\_BOT} / (R_{VSENSE1\_TOP} + R_{VSENSE1\_BOT})$ 

This voltage is compared to an internal voltage reference (1.225 V  $\pm$ 2%) to determine whether the output voltage level is within a specified tolerance. For example, given a nominal output voltage at V<sub>O1</sub>, and defining V<sub>O1\_min</sub> as the minimum required output voltage, then the feedback resistors are defined by:

$$R_{VSENSE1\_TOP} = \frac{V_{O1\_min} - 1.225}{1.225} \times R_{VSENSE1\_BOT}$$

Start the process by selecting a large standard resistor value for  $R_{VSENSE1\_BOT}$  to reduce power loss. Then  $R_{VSENSE1\_TOP}$  can be calculated by inserting all of the known values into the equation above. When  $V_{O1}$  is lower than  $V_{O1\ min}$ , PWRGD1 is low as long as the controller is enabled.

# UNDERVOLTAGE LOCKOUT (UVLO)

The TPS2310/11 includes an undervoltage lockout (UVLO) feature that monitors the voltage present on the VREG pin. This feature disables both external MOSFETs if the voltage on VREG drops below 2.78 V (nominal) and re-enables normal operation when it rises above 2.85 V (nominal). Since VREG is fed from IN1 through a low-dropout voltage regulator, the voltage on VREG tracks the voltage on IN1 within 50 mV. While the undervoltage lockout is engaged, both GATE1 and GATE2 are held low by internal PMOS pulldown transistors, ensuring that the external MOSFET transistors remain off at all times, even if all power supplies have fallen to 0 V.



#### SINGLE-CHANNEL OPERATION

Some applications may require only a single external MOS transistor. Such applications should use GATE1 and the associated circuitry (IN1, ISENSE1, ISET1, DISCH1). The IN2 pin should be grounded to disable the circuitry associated with the GATE2 pin. The VSENSE2 and PWRGD2 circuitry is unaffected by disabling GATE2, and may still be used if so desired.

#### **POWER-UP CONTROL**

The TPS2310/11 includes a 500 µs (nominal) start-up delay that ensures that internal circuitry has sufficient time to start before the device begins turning on the external MOSFETs. This delay is triggered only upon the rapid application of power to the circuit. If the power supply ramps up slowly, the undervoltage lockout circuitry provides adequate protection against undervoltage operation.

#### **3-CHANNEL HOT-SWAP APPLICATION**

Some applications require hot-swap control of up to three voltage rails, but may not explicitly require the sensing of the status of the output power on all three of the voltage rails. One such application is device bay, where dv/dt control of 3.3 V, 5 V, and 12 V is required. By using channel 2 to drive both the 3.3-V and 5-V power rails and channel 1 to drive the 12-V power rail, as is shown below, TPS2310/11 can deliver three different voltages to three loads while monitoring the status of two of the loads.



Figure 28. Three-Channel Application

Figure 29 shows ramp-up waveforms of the three output voltages.





Figure 29.



www.ti.com

# **REVISION HISTORY**

Note: Revision history for previous versions is not available. Page numbers of previous versions may differ.

| CI | Changes from Revision G (November 2006) to Revision H Pa                                  |   |  |  |  |  |  |  |  |
|----|-------------------------------------------------------------------------------------------|---|--|--|--|--|--|--|--|
| •  | Added text to ISENSE1, ISENSE2, ISET1, ISET2 pin description paragraph for clarification. | 3 |  |  |  |  |  |  |  |
| •  | Added additional V <sub>I</sub> specs to ROC table for clarification                      | 5 |  |  |  |  |  |  |  |
| •  | Added minus sign to 40°C MIN T <sub>J</sub> temperature                                   | 5 |  |  |  |  |  |  |  |



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)           |                    |              |                |         |
| TPS2310IPW       | ACTIVE | TSSOP        | PW      | 20   | 70      | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPS2310I       | Samples |
| TPS2311IPW       | ACTIVE | TSSOP        | PW      | 20   | 70      | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPS2311I       | Samples |
| TPS2311IPWR      | ACTIVE | TSSOP        | PW      | 20   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | TPS2311I       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are not | minal |
|-------------------------|-------|
|-------------------------|-------|

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2311IPWR | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2311IPWR | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |

# TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS2310IPW | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS2311IPW | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

# **PW0020A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0020A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0020A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# LAND PATTERN DATA



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated