www.ti.com

## 1-A 60-V STEP-DOWN DC/DC CONVERTER WITH LOW QUIESCENT CURRENT

Check for Samples: TPS54162-Q1

#### **FEATURES**

- Asynchronous Switch Mode Regulator
- 3.6 V to 48 V Operating Range, Withstands Transients up to 60 V
- 1 A Maximum Load Current
- 50 μA Typical Quiescent Current
- 200 kHz to 2.2 MHz Switching Frequency
- 0.8 V ± 1.5% Voltage Reference
- High Voltage Tolerant Enable Input
- Soft Start on Enable Cycle
- Slew Rate Control on Internal Power Switch
- Low-Power Mode for Light Load Conditions
- Programmable Delay for Power-On Reset
- External Compensation for Error Amplifier
- Reset Function Filter Time for Fast Negative Transients

- Programmable Overvoltage, Undervoltage Output Monitor
- Thermal Sensing and Shutdown
- Switch Current Limit Protection
- Short Circuit and Overcurrent Protection of FET
- Junction Temperature Range: –40°C to 150°C
- 20-Pin HTSSOP PowerPAD™ Package

## **APPLICATIONS**

- Qualified for Automotive Applications
- Automotive Telematics
- Navigation Systems
- In-Dash Instrumentation
- Battery Powered Applications

### **DESCRIPTION**

The TPS54162 is a step-down switch-mode power supply with a voltage supervisor and an integrated NMOS switching FET. Integrated input voltage line feed forward topology improves line transient regulation of the voltage mode buck regulator. The regulator has a cycle-by-cycle current limit. The device also features low-power mode operation under light load conditions which reduces the supply current to 50  $\mu$ A (typical). By pulling the EN pin low, the supply shutdown current is reduced to 1  $\mu$ A (typical).

An open drain reset signal indicates when the nominal output drops below the reset threshold set by an external resistor divider network. The output voltage start up ramp is controlled by a soft start capacitor. There is an internal undervoltage shut down which is activated when the input supply ramps down to 2.6 V. The device is protected during an overload condition on output by frequency fold back operation, and also has a thermal shutdown protection.



Figure 1.



Figure 2.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>J</sub> | PACKAGE <sup>(2)</sup> |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|--------------|-----------------------|------------------|
| -40°C to 150°C | TSSOP - PWP            | Reel of 2000 | TPS54162QPWPRQ1       | 54162Q1          |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

## **ABSOLUTE MAXIMUM RATINGS**(1)

|                                              |                                                              | VALUE                           | UNIT |
|----------------------------------------------|--------------------------------------------------------------|---------------------------------|------|
| Input voltage                                | EN                                                           | -0.3 to 60                      | V    |
|                                              | VIN                                                          | -0.3 to 60                      |      |
|                                              | VReg                                                         | -0.3 to 20                      |      |
|                                              | LPM                                                          | -0.3 to 5.5                     |      |
|                                              | OV_TH                                                        | -0.3 to 5.5                     |      |
|                                              | RST_TH                                                       | -0.3 to 5.5                     |      |
|                                              | SYNC                                                         | -0.3 to 5.5                     |      |
|                                              | VSENSE                                                       | -0.3 to 5.5                     |      |
| Output voltage                               | воот                                                         | -0.3 to 65                      | V    |
|                                              | PH                                                           | -0.3 to 60                      |      |
|                                              |                                                              | -2 for 30 ns                    |      |
|                                              |                                                              | -1 for 200 ns                   |      |
|                                              |                                                              | -0.85 at T <sub>J</sub> = -40°C |      |
|                                              |                                                              | -0.5 at T <sub>J</sub> = 125°C  |      |
|                                              | RT                                                           | -0.3 to 5.5                     |      |
|                                              | RST                                                          | -0.3 to 5.5                     |      |
|                                              | Cdly                                                         | -0.3 to 8                       |      |
|                                              | SS                                                           | -0.3 to 8                       |      |
|                                              | COMP                                                         | -0.3 to 7                       |      |
| Temperature                                  | Operating virtual junction temperature range ,T <sub>J</sub> | -40 to 150                      | °C   |
|                                              | Storage temperature range, T <sub>S</sub>                    | -55 to 165                      |      |
| Electrostatic discharge (HBM) <sup>(2)</sup> |                                                              | 2                               | kV   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to GND.

(2) The human body model is a 100-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each pin.



## RECOMMENDED OPERATING CONDITIONS

|                  |                                                                                           |                                                                         | 1   |      |      |
|------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|------|------|
|                  |                                                                                           |                                                                         | MIN | MAX  | UNIT |
| $V_{I}$          | Unregulated buck supply inpo                                                              | ut voltage (VIN, EN)                                                    | 3.6 | 48   | V    |
|                  |                                                                                           | In continuous conduction mode (CCM)                                     | 0.9 | 18   | V    |
| V <sub>Reg</sub> | Regulated output voltage                                                                  | Power up in low-power mode (LPM) or discontinuous conduction mode (DCM) | 0.9 | 5.5  | V    |
|                  | Bootstrap capacitor (BOOT)                                                                |                                                                         | 3.6 | 56   | V    |
|                  | Switched outputs (PH)                                                                     |                                                                         | 3.6 | 48   | V    |
|                  | Logic levels (RST, VSENSE, OV_TH, RST_TH, Rslew, SYNC, RT)  Logic levels (SS, Cdly, COMP) |                                                                         | 0   | 5.25 | V    |
|                  |                                                                                           |                                                                         | 0   | 6.5  | V    |
| $\theta_{JA}$    | Thermal resistance, junction to ambient <sup>(1)</sup>                                    |                                                                         |     | 35   | °C/W |
| $\theta_{JC}$    | Thermal resistance, junction                                                              | to case <sup>(2)</sup>                                                  |     | 10   | °C/W |
| TJ               | Operating junction temperatu                                                              | Operating junction temperature <sup>(3)</sup>                           |     |      | °C   |

<sup>(1)</sup> This assumes a JEDEC JESD 51-5 standard board with thermal vias with High K profile – See PowerPAD section and application note from Texas Instruments (SLMA002) for more information.

<sup>(2)</sup> This assumes junction to exposed thermal pad.

<sup>(3)</sup> This assumes  $T_A = T_J - \text{power dissipation} \times \theta_{JA}$ .



## DC ELECTRICAL CHARACTERISTICS

 $VIN = 7 \text{ V to } 48 \text{ V}, \text{ EN} = VIN, T_J = -40 ^{\circ}\text{C} \text{ to } 150 ^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

| TEST  |                                            | PARAMETER                                       | TEST CONDITIONS                                    |                                       |       | TYP  | MAX   | UNI |
|-------|--------------------------------------------|-------------------------------------------------|----------------------------------------------------|---------------------------------------|-------|------|-------|-----|
| INPUT | POWER SU                                   | PPLY                                            |                                                    |                                       | •     |      |       |     |
|       |                                            |                                                 | Normal mode: after initial start up                |                                       | 3.6   |      | 48    | V   |
|       |                                            | Supply voltage on VIN                           |                                                    | Falling threshold (LPM disabled)      |       | 8    |       | V   |
| Info  | VIN                                        |                                                 | Low-power mode                                     | Rising threshold (LPM activated)      |       | 8.5  |       | V   |
|       |                                            |                                                 |                                                    | High voltage threshold (LPM disabled) | 29    | 31   | 34    | V   |
| PT    | I <sub>q-Normal</sub>                      | Quiescent current, normal mode                  | Open loop test – maximur<br>VIN = 7 V to 48 V      | m duty cycle                          |       | 5    | 10    | mA  |
|       | $I_{Load}$ < 1 mA, VIN = 12 V $T_A$ = 25°C |                                                 |                                                    | 50                                    | 70    | μΑ   |       |     |
| PT    | 1                                          | Quiescent current,                              | $I_{Load}$ < 1 mA, VIN = 12 V                      | $-40 < T_J < 150$ °C                  |       | -    | 75    | μΑ  |
| FI    | I <sub>q-LPM</sub>                         | low-power mode                                  | I <sub>Load</sub> < 1 mA, VIN = 24 V               | T <sub>A</sub> = 25°C                 |       |      | 75    | μΑ  |
|       |                                            |                                                 |                                                    | $-40 < T_J < 150$ °C                  |       |      | 75    | μΑ  |
| PT    | I <sub>SD</sub>                            | Shutdown current                                | EN = 0 V, device is off                            | $T_A = 25^{\circ}C$ , VIN = 12 V      |       | 1    | 4     | μΑ  |
| TRANS | SITION TIME                                | S (LOW POWER - NORMAL N                         | MODES)                                             |                                       |       |      |       |     |
| СТ    | t <sub>d1</sub>                            | Transition delay, normal mode to low-power mode | VIN = 12 V, V <sub>Reg</sub> = 5 V, I <sub>L</sub> | oad = 1 A to 1 mA                     |       | 100  |       | μs  |
| СТ    | t <sub>d2</sub>                            | Transition delay, low-power mode to normal mode | VIN = 12 V, V <sub>Reg</sub> = 5 V I <sub>Lo</sub> | <sub>pad</sub> = 1 mA to 1 A          |       | 5    |       | μs  |
| SWITC | H MODE SU                                  | JPPLY; V <sub>Reg</sub>                         |                                                    |                                       |       |      |       |     |
| Info  | $V_{Reg}$                                  | Regulator output                                | VSENSE = 0.8 V <sub>ref</sub>                      |                                       | 0.9   |      | 18    | V   |
| CT    | VSENSE                                     | Feedback voltage                                | $V_{Reg} = 0.9 \text{ V to } 18 \text{ V (ope)}$   | n loop)                               | 0.788 | 8.0  | 0.812 | V   |
| PT    | R <sub>DS(ON)</sub>                        | Internal switch resistance                      | Measured across VIN and                            | PH, I <sub>Load</sub> = 500 mA        |       |      | 500   | mΩ  |
| Info  | I <sub>CL</sub>                            | Switch current limit, cycle by cycle            | VIN = 12 V                                         |                                       | 1.3   | 2.15 | 3     | Α   |
| Info  | t <sub>ON-Min</sub>                        | Duty cycle pulse width                          | Bench CHAR only                                    |                                       | 50    | 100  | 150   | no  |
| Info  | t <sub>OFF-Min</sub>                       |                                                 | Bench CHAR only                                    |                                       | 100   | 200  | 250   | ns  |
| PT    | f <sub>sw</sub>                            | Switching frequency                             | Set using external resistor                        | r on RT pin                           | 0.2   |      | 2.2   | МН  |
| PT    | f <sub>sw</sub>                            | Internal oscillator frequency tolerance         |                                                    |                                       | -10   |      | 10    | %   |
| Info  | I <sub>Sink</sub>                          | Start-up condition                              | OV_TH = 0 V, V <sub>Reg</sub> = 10 V               | V                                     |       |      | 1     | m/  |
| Info  | I <sub>Limit</sub>                         | Prevent overshoot                               | 0 V < OV_TH < 0.8 V, V <sub>R</sub>                | - 10 V                                |       |      | 80    | m/  |

CT: Characterization tested only, not production tested

Info: User information only, not production tested



## DC ELECTRICAL CHARACTERISTICS

 $VIN = 7 \text{ V to } 48 \text{ V}, \text{ EN} = VIN, T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

| TEST  |                          | PARAMETER                                                 | TEST CONDITIONS                                                                          | MIN   | TYP               | MAX   | UNIT  |
|-------|--------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------------------|-------|-------|
| ENABL | E (EN)                   |                                                           |                                                                                          |       |                   |       |       |
| PT    | V <sub>IL</sub>          | Low input threshold voltage                               |                                                                                          |       |                   | 0.7   | V     |
| PT    | V <sub>IH</sub>          | High input threshold voltage                              |                                                                                          | 1.7   |                   |       | V     |
| DT    |                          | Lastrana armentinta ENI tamainal                          | EN = 60 V                                                                                |       | 100               | 135   | μΑ    |
| PT    | I <sub>lkg</sub>         | Leakage current into EN terminal                          | EN = 12 V                                                                                |       | 8                 | 15    | μΑ    |
| RESET | DELAY (Cdly)             | )                                                         |                                                                                          |       |                   |       |       |
| PT    | I <sub>O</sub>           | External capacitor charge current                         | EN = high                                                                                | 1.4   | 2                 | 2.6   | μΑ    |
| PT    | V <sub>Threshold</sub>   | Switching threshold voltage                               | Output voltage in regulation                                                             |       | 2                 |       | V     |
| LOW-P | OWER MODE                | (LPM)                                                     |                                                                                          |       |                   |       |       |
| PT    | V <sub>IL</sub>          | Low input threshold voltage                               | VIN = 12 V                                                                               |       |                   | 0.7   | V     |
| PT    | V <sub>IH</sub>          | High input threshold voltage                              | VIN = 12 V                                                                               | 1.7   |                   |       | V     |
| PT    | I <sub>lkg</sub>         | Leakage current into LPM terminal                         | LPM = 5 V                                                                                |       | 65                | 95    | μΑ    |
| RESET | OUTPUT (RS               | r)                                                        |                                                                                          |       |                   |       |       |
| PT    | t <sub>rdly</sub>        | POR delay timer                                           | Based on Cdly capacitor                                                                  | 3.6   |                   | 7     | ms/nF |
| PT    | VReg_RST                 | Reset threshold voltage for V <sub>Reg</sub>              | Check RST output                                                                         | 0.768 |                   | 0.832 | V     |
| PT    | t <sub>nRSTdly</sub>     | Filter time                                               | Delay before RST is asserted low                                                         | 10    | 20                | 35    | μs    |
| SOFT  | START (SS)               |                                                           |                                                                                          |       |                   |       |       |
| PT    | I <sub>SS</sub>          | Soft-start source current                                 |                                                                                          | 40    | 50                | 60    | μΑ    |
| SYNCH | RONIZATION               | (SYNC)                                                    |                                                                                          |       |                   |       |       |
| PT    | V <sub>IL</sub>          | Low input threshold voltage                               |                                                                                          |       |                   | 0.7   | V     |
| PT    | V <sub>IH</sub>          | High input threshold voltage                              |                                                                                          | 1.7   |                   |       | V     |
| PT    | I <sub>lkg</sub>         | Leakage current                                           | SYNC = 5 V                                                                               |       | 65                | 95    | μΑ    |
| СТ    | SYNC (f <sub>ext</sub> ) | External input clock frequency                            | VIN = 12 V, $V_{Reg} = 5 V$ ,<br>180 kHz < $f_{sw}$ < $f_{ext}$ < 2 × $f_{sw}$ < 2.2 MHz | 180   |                   | 2200  | kHz   |
| Info  | SYNC <sub>trans</sub>    | External clock to internal clock                          | No external clock, VIN = 12 V, V <sub>Reg</sub> = 5 V                                    |       | 32                |       | μs    |
| Info  | SYNC <sub>trans</sub>    | Internal clock to external clock                          | External clock = 1 MHz, VIN = 12 V, V <sub>Reg</sub> = 5 V                               |       | 2.5               |       | μs    |
| СТ    | SYNC <sub>CLK</sub>      | Minimum duty cycle                                        |                                                                                          | 30    |                   |       | %     |
| СТ    | SYNC <sub>CLK</sub>      | Maximum duty cycle                                        |                                                                                          |       |                   | 70    | %     |
| Rslew |                          |                                                           |                                                                                          |       |                   |       |       |
| СТ    | I <sub>Rslew</sub>       | Rslew = $50 \text{ k}\Omega$                              |                                                                                          |       | 20                |       | μA    |
| CT    | I <sub>Rslew</sub>       | Rslew = 10 k $\Omega$                                     |                                                                                          |       | 100               |       | μΑ    |
| OVER  | OLTAGE SUP               | ERVISORS (OV_TH)                                          |                                                                                          |       |                   |       |       |
| PT    | VReg_OV                  | Threshold voltage for V <sub>Reg</sub> during overvoltage | Internal switch is turned off                                                            | 0.768 |                   | 0.832 | V     |
|       |                          | V <sub>Reg</sub> = 5 V                                    | Internal pulldown on V <sub>Reg</sub> , OV_TH = 1 V                                      |       | 70 <sup>(1)</sup> |       | mA    |
| THERN | MAL SHUTDOV              | VN                                                        |                                                                                          |       |                   |       |       |
| СТ    | T <sub>SD</sub>          | Thermal shutdown junction temperature                     |                                                                                          |       | 175               |       | ů     |
| СТ    | T <sub>HYS</sub>         | Hysteresis                                                |                                                                                          |       | 30                |       | ç     |
| PT:   | Production tes           | sted                                                      |                                                                                          |       |                   |       |       |
| CT:   | Characterizati           | on tested only, not production tested                     |                                                                                          |       |                   |       |       |

<sup>(1)</sup> This is the current flowing into the VReg pin when voltage at OV\_TH pin is 1 V.



## **DEVICE INFORMATION**

# PWP PACKAGE (TOP VIEW)



Figure 3.

### **TERMINAL FUNCTIONS**

| NAME   | NO. | I/O | DESCRIPTION                                                                                                                                                                    |
|--------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NC     | 1   | NC  | Connect to ground.                                                                                                                                                             |
| NC     | 2   | NC  | Connect to ground.                                                                                                                                                             |
| SYNC   | 3   | I   | External synchronization clock input to override the internal oscillator clock. An internal pull down of 62kΩ (typical) is connected to ground.                                |
| LPM    | 4   | ı   | Low-power mode control using digital input signal. An internal pull down of $62k\Omega$ (typical) is connected to ground.                                                      |
| EN     | 5   | I   | Enable pin, internally pulled up. Must be externally pulled up or down to enable/ disable the device.                                                                          |
| RT     | 6   | 0   | External resistor to ground to program the internal oscillator frequency.                                                                                                      |
| Rslew  | 7   | 0   | External resistor to ground to control the slew rate of internal switching FET.                                                                                                |
| RST    | 8   | 0   | Active low, open drain reset output connected to external bias voltage through a resistor, asserted high after the device starts regulating.                                   |
| Cdly   | 9   | 0   | External capacitor to ground to program power on reset delay.                                                                                                                  |
| GND    | 10  | 0   | Ground pin, must be electrically connected to the exposed pad on the PCB for proper thermal performance.                                                                       |
| SS     | 11  | 0   | External capacitor to ground to program soft start time.                                                                                                                       |
| OV_TH  | 12  | I   | Sense input for overvoltage detection on regulated output, an external resistor network is connected between VReg and ground to program the overvoltage threshold.             |
| RST_TH | 13  | I   | Sense input for undervoltage detection on regulated output, an external resistor network is connected between VReg and ground to program the reset and undervoltage threshold. |
| VSENSE | 14  | I   | Inverting node of error amplifier for voltage mode control.                                                                                                                    |
| COMP   | 15  | 0   | Error amplifier output to connect external compensation components.                                                                                                            |
| VReg   | 16  | I   | Internal low-side FET to load output during startup or limit overshoot.                                                                                                        |
| PH     | 17  | 0   | Source of the internal switching FET.                                                                                                                                          |
| VIN    | 18  | I   | Unregulated input voltage. Pin 18 and pin 19 must be connected externally.                                                                                                     |
| VIN    | 19  | I   | Unregulated input voltage. Pin 18 and pin 19 must be connected externally.                                                                                                     |
| BOOT   | 20  | 0   | External bootstrap capacitor to PH to drive the gate of the internal switching FET.                                                                                            |



### **FUNCTIONAL BLOCK DIAGRAM**



Figure 4.



### TYPICAL CHARACTERISTICS

## **Efficiency Data of Power Supply**



Figure 5.



LPM, QUIESCENT CURRENT VARIATION WITH TEMPERATURE



Figure 7.

# SHUTDOWN CURRENT VARIATION WITH TEMPERATURE



Figure 8.



## TYPICAL CHARACTERISTICS (continued)

## **Output Voltage Drop Out**



### **NOTE**

- Power up (Start up): This curve shows the input voltage required to achieve the 5 V regulation during power up over the range of load currents (see Figure 10).
- Power down (Tracking): This curve shows the input voltage at which the output voltage drops approximately by 0.7 V from the programmed 5 V regulated voltage (see Figure 10) or for low input voltages (tracking function) over the range of load currents (see Figure 9).
- In Figure 5 and Figure 6, L and C are output inductor and capacitor respectively.



## **TYPICAL CHARACTERISTICS (continued)**







#### **OVERVIEW**

The TPS54162 is a 60 V, 1 A DC/DC step down (buck) converter using voltage-control mode scheme. The device features supervisory function for power-on-reset during system power on. Once the output voltage has exceeded the threshold set by RST\_TH pin, a delay of 1 ms/nF (based on capacitor value on Cdly terminal) is invoked before the RST line is released high. Conversely on power down, once the output voltage falls below the same set threshold, the RST line is pulled low only after a de-glitch filter of approximately 20  $\mu$ s (typical) expires. This is implemented to prevent reset from being triggered due to fast transient line noise on the regulated output supply.

An overvoltage monitor function, is used to limit regulated output voltage to the threshold set by OV\_TH pin. Both the RST\_TH and OV\_TH monitoring voltages are set to be a pre-scale of the output voltage, and thresholds based on the internal bias voltages of the voltage comparators (0.8 V typical).

Detection of undervoltage on the regulated output is based on the RST\_TH setting and will invoke  $\overline{RST}$  line to be asserted low. Detection of overvoltage on the output is based on the OV\_TH setting and will not invoke the  $\overline{RST}$  line to be asserted low. However, the internal switch is commanded to turn OFF.

In systems where power consumption is critical, low-power mode (LPM) is implemented to reduce the non-switching quiescent current during light load conditions. After the device has been operating in discontinuous conduction mode (DCM) for at least 100  $\mu$ s (typ), depending upon the load current, it may enter in pulse skip mode (PSM). The operation of when the device enters DCM is dependent on the selection of the external components.

If thermal shutdown is invoked due to excessive power dissipation, the internal switch is disabled and the regulated output voltage starts to decrease. Depending on the load current, the regulated output voltage could decay and the RST\_TH threshold may assert the RST output low.

#### **DETAILED DESCRIPTION**

The TPS54162 is a DC/DC converter using a voltage-control mode scheme with an input voltage feed-forward technique. The device can be programmed for a range of output voltages with a wide input voltage range. Below are details with regard to setting up the device, detailed functionality and the modes of operation.

## **Unregulated Input Voltage**

The input voltage is supplied through VIN pins (pin 18 and 19) which must be externally protected against voltage levels greater than 60 V and reverse input polarity. An external diode is connected to protect these pins from reverse input polarity. The input current drawn from this pin is pulsed, with fast rise and fall times. Therefore, this input line requires a filter capacitor to minimize noise. Additionally, for EMI considerations, an input filter inductor may also be required.

#### NOTE

For design considerations,  $VIN/V_{Reg}$  ratios should always be set such that the minimum required duty cycle pulse ( $t_{ON-Min}$ ) is greater than 150 ns. The minimum off time ( $t_{OFF-Min}$ ) is 250 ns for all conditions.

## **Regulated Output Voltage**

The regulated output voltage ( $V_{Reg}$ ) is fed back to the device through VReg pin (pin 16). Typically, an output capacitor of value within range of 10  $\mu$ F to 400  $\mu$ F is connected at this pin. It is also recommended to use a filter capacitor with low ESR characteristics to minimize ripple in regulated output voltage. The VReg pin is also internally connected to a load of ~100  $\Omega$ , which is turned ON in the following conditions:

- During startup condition, when the device is powered up with no-load, or whenever EN is toggled, the internal load connected to VReg pin is turned ON to charge the bootstrap capacitor to provide gate drive voltage to the switching transistor.
- During normal operating conditions, when the regulated output voltage (V<sub>Reg</sub>) exceeds the overvoltage threshold (VReg\_OV, preset by external resistors R1, R2, and R3), the internal load is turned ON, and this pin is pulled down to bring the regulated output voltage down.

Copyright © 2009–2010, Texas Instruments Incorporated



- When VIN is less than typical VIN falling threshold level while LPM is disabled. From device specifications, VIN typical falling threshold (LPM disabled) = 8 V (see DC Electrical Characteristics).
- When RST is low.

## Regulation/Feedback Voltage

The regulated output voltage ( $V_{Reg}$ ) can be programmed by connecting external resistor network at VSENSE pin (pin 14). The output voltage is selectable between 0.9 V to 18 V according to the following relationship:

$$V_{Reg} = V_{ref} \left(1 + \frac{R4}{R5}\right) \tag{1}$$

Where.

R4, R5 = feedback resistors (see Figure 4)

 $V_{ref} = 0.8 \text{ V (typical)}$ 

The overall tolerance of the regulated output voltage is given by Equation 2.

$$tol_{VReg} = tol_{Vref} + \frac{R4}{R4 + R5} \times (tol_{R4} + tol_{R5})$$
(2)

Where.

 $tol_{Vref}$  = tolerance of internal reference voltage ( $tol_{Vref}$  = ± 1.5%)

tol<sub>R4</sub>,tol<sub>R5</sub> = tolerance of feedback resistors R4, R5

For a tighter tolerance on  $V_{Reg}$ , lower-value feedback resistors can be selected. However, for proper operation in low-power mode (see *Modes of Operation*), it is recommended to keep R4 + R5 around 250 k $\Omega$  (typical).

The output tracking depends upon the loading conditions and is explained in Table 1 and is shown in Figure 10.

**Table 1. Load Conditions** 

| LOAD CONDITION            | OUTPUT TRACKING                                                                                                                                                               |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Nominal load in CCM       | V <sub>Reg</sub> tracks VIN approximately as: V <sub>Reg</sub> = 95% (VIN – I <sub>Load</sub> × 0.5)                                                                          |
| No load/light load in LPM | To enable the tracking feature, following conditions should be met: 1) $f_{SW}$ < 600 kHz 2) $V_{Reg}$ < 8 V, typical (related to VIN falling threshold when LPM is disabled) |

## **Modes of Operation**

TPS54162 operates in the following modes based on the output loading conditions, input voltage and LPM pin configuration. These operating conditions and modes of operations are shown in Figure 14.



Figure 14. Modes of Operation



#### 1) Active Mode Continuous Conduction Mode (CCM)

In this mode of operation the switcher operates in continuous conduction mode, and the inductor current is always non-zero if the total load current (internal and external) is greater than I<sub>L DISCONT</sub> shown in Equation 3.

$$I_{L\_DISCONT} = I_{L\_LPM} = \frac{(1-D) \cdot V_{Reg}}{2 \cdot f_{sw} \cdot L}$$
(3)

Where,

D = duty cycle

L = output inductor

 $V_{Reg}$  = output voltage

f<sub>sw</sub> = switching frequency

For VIN < 8.5 V, the device enables an internal ~100  $\Omega$  load. This, combined with the external load, can cause the device to enter into CCM even under light external loading conditions (see Figure 14). This mode of operation is shown in Figure 15 is also called the Normal mode of operation.



Figure 15. Active Mode CCM

Figure 16. Active Mode DCM

#### 2) Active Mode Discontinuous Conduction Mode (DCM)

In this mode of operation the switcher operates in discontinuous conduction mode, and the inductor current becomes zero if the total load current (internal and external) is less than I<sub>I DISCONT</sub> shown in Equation 4.

$$I_{L\_DISCONT} = I_{L\_LPM} = \frac{(1-D) \cdot V_{Reg}}{2 \cdot f_{sw} \cdot L}$$
(4)

The device enters in this mode of operation when LPM pin is set high (i.e disabled) and output loading is less than  $I_{L DISCONT}$ . This mode of operation is shown in Figure 16.

#### 3) Pulse Skip Mode (PSM)

In this mode of operation the switcher operates in discontinuous conduction mode, and the inductor current becomes zero. The device enters in this mode of operation in the following conditions:

• At low input voltages when V<sub>Reg</sub> starts losing regulation and the OFF time (t<sub>OFF-Min</sub>) of the switching FET tends to be close to or slightly less than the minimum OFF time (t<sub>OFF-Min</sub>). If OFF time is much smaller than t<sub>OFF-Min</sub>, there is a risk that the part stops switching and regulation is lost until power is re-cycled with OFF time greater than t<sub>OFF-Min</sub>. This mode of operation is shown in Figure 18. Comparing Figure 17 and Figure 18, pulse skipping occurs in Figure 18 but not in Figure 17 under similar output loading conditions.

$$VIN-I_{Load} \times R_{DS(ON)} < {}^{\sim}V_{Reg} \qquad \text{and} \qquad \left(1 - \frac{V_{Reg}}{VIN}\right) \times \frac{1}{f_{sw}} > t_{OFF-Min} \tag{5}$$





Figure 17. Active Mode CCM

Figure 18. PSM at Low VIN

- Likewise, at higher input voltages when the ON time (t<sub>ON</sub>) of the switching FET becomes close to or slightly less than the minimum ON time (t<sub>ON-Min</sub>) and the V<sub>Reg</sub> start losing regulation, the device enters in PSM. If ON time is much smaller than t<sub>ON-Min</sub>, there is a risk that the part stops switching and regulation is lost until power is re-cycled with ON time greater than t<sub>ON-Min</sub>.
- At nominal input voltages during very light output loading. This mode of operation is shown in Figure 19.
   Comparing Figure 16 and Figure 19, in both cases the device is operating in discontinuous conduction mode; however, pulse skipping happens in Figure 19 because of very light output loading for similar input voltage.
   LPM pin must be set high (i.e., disabled) for this to happen.



Figure 19. PSM at Nominal VIN

#### 4) Low Power Mode (LPM)

In this mode of operation the device briefly operates in discontinuous conduction mode and then turns off until  $V_{Reg} < VReg\_UV$  threshold and this cycle is repeated. The LPM pin must be enabled to enable LPM mode of operation. When total load is less than  $I_{L\_DISCONT}$ , the device operates in LPM for VIN ~8.5 V to ~32 V. This mode of operation is shown in Figure 20 and Figure 21 (zoomed out).





Figure 20. Low Power Mode

Figure 21. Low Power Mode (Zoom In)

Any transition from low-power mode to active mode CCM occurs within 5  $\mu$ s (typical). In low-power mode, the converter operates as a hysteretic controller with the threshold limits set by VReg\_UV (see Equation 10, Figure 4 and Figure 22), for the lower limit and  $\nu$ V<sub>Reg</sub> for the upper limit. To ensure tight regulation in the low-power mode, R2 and R3 values are set accordingly (see discussion on *Noise Filter on RST\_TH and OV\_TH Terminals*). The device operates in both automatic (LPM pin is connected to ground) and digitally controlled (status of LPM pin is controlled by an external device, for example by a microcontroller) low-power mode. The digital low-power mode can over-ride the automatic low-power mode function by applying the appropriate signal on the LPM terminal. The part goes into active mode CCM for at least 100  $\mu$ s, whenever RST\_TH or VReg\_UV is tripped.

Table 2. LPM Pin Status

| LPM PIN STATUS | MODES OF OPERATION                                                                                                             |
|----------------|--------------------------------------------------------------------------------------------------------------------------------|
|                | Device is forced in normal mode.                                                                                               |
| High           | At light loads, the device operates in DCM with a switching frequency determined by the external resistor connected to RT pin. |
|                | At very light loads, the device operates in PSM with a reduced switching frequency (see Figure 14).                            |
| Low or open    | Device automatically changes between normal mode and low-power mode depending on the load current.                             |

**Table 3. Modes of Operation** 

| MODES OF OPERATION        | DESCRIPTION                                                                                                                                                                                                                    |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | All circuits including overvoltage threshold circuit (OV_TH) are enabled.                                                                                                                                                      |
| Normal mode (active mode) | At heavy loads, the device operates in continuous conduction mode irrespective of the status of LPM pin. OR At light loads, the device operates in discontinuous conduction mode (DCM) only if LPM pin is externally set high. |
| Low-power mode            | OV_TH circuit is disabled. The device is in DCM, and LPM pin should be forced low.                                                                                                                                             |

When the device is operating in low-power mode, and if the output is shorted to ground, a reset is asserted. The thermal shutdown and current limiting circuitry is activated to protect the device. The LPM pin is active low and is internally pulled down; therefore, the low-power mode is automatically enabled unless this pin is driven high externally (for example, by a microcontroller) and the device is in continuous conduction mode. However, the low-power mode operation is initiated only when the device enters discontinuous mode of operation at light loads, and the LPM pin is low (or connected to ground).



### 5) Hysteretic Mode

The device enters in this mode of operation when the main loop fails to respond during line/ load transients and regulate within specified tolerances. The device exits this mode of operation when the main control loop responds, after the error amplifier stabilizes, and controls the output voltage within tighter tolerance.

The power up conditions in different modes of operations are explained in Table 4.

**Table 4. Power-Up Conditions** 

| MODE OF OPERATION | POWER-UP CONDITIONS                                                                       |
|-------------------|-------------------------------------------------------------------------------------------|
| CCM               | VIN > 3.6 V (minimum)                                                                     |
| LPM/DCM           | $V_{Reg}$ < 5.5 V and (VIN - $V_{Reg}$ ) > 2.5 V (applicable only for $f_{sw}$ > 600 kHz) |

## **Output Tolerances in Different Modes of Operation**



Figure 22.

#### Table 5.

| MODE OF OPERATION    | V <sub>Reg</sub> LOWER LIMIT           | V <sub>Reg</sub> UPPER LIMIT           | COMMENTS                            |
|----------------------|----------------------------------------|----------------------------------------|-------------------------------------|
| Hysteretic mode      | VReg_UV                                | VReg_OV                                | Minimum to maximum ripple on output |
| Low-power mode       | VReg_UV                                | V <sub>Reg</sub> + tol <sub>VReg</sub> | Minimum to maximum ripple on output |
| Active mode (Normal) | V <sub>Reg</sub> – tol <sub>VReg</sub> | V <sub>Reg</sub> + tol <sub>VReg</sub> | Minimum to maximum ripple on output |

#### Table 6.

| SUPERVISOR<br>THRESHOLDS | V <sub>Reg</sub> TYPICAL<br>VALUE             | TOLERANCE                                                                                                               | COMMENTS                      |
|--------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| VReg_OV                  | $\frac{R1+R2+R3}{R3}\times0.8V$               | R1+R2+R3                                                                                                                | Overvoltage threshold setting |
| VReg_RST                 | $\frac{R1+R2+R3}{R2+R3} \times 0.8 \text{ V}$ | $\pm \left(tol_{Vref} + \left(\frac{R1}{R1 + R2 + R3}\right) \times \left(tol_{R1} + tol_{R2} + tol_{R3}\right)\right)$ | Reset threshold setting       |



#### **Enable and Shutdown**

The EN pin (pin 5) provides electrical ON/OFF control of the regulator. Once the EN pin voltage exceeds the upper threshold voltage ( $V_{IH}$ ), the regulator starts operating and the internal soft start begins to ramp. If the EN pin voltage is pulled below the lower threshold voltage ( $V_{IL}$ ), the regulator stops switching and the internal soft start resets. Connecting this pin to ground or to any voltage less than  $V_{IL}$  disables the regulator and causes the device to shut down. This pin must have an external pullup or pulldown to change the state of the device.

#### **Soft Start**

An external soft start capacitor is connected to SS pin (pin 11) to set the minimum time to reach the desired regulated output voltage ( $V_{Reg}$ ) during power up cycle. This prevents the output voltage from overshooting when the device is powered up. This is also useful when the load requires a controlled voltage slew rate, and also helps to limit the current drawn from the input voltage supply line.

For proper operation, the following conditions must be satisfied during power-up and after a short circuit event:

- VIN V<sub>Req</sub> > 2.5 V
- Load current < 1 A, until RSTgoes high</li>

The recommended value of soft start capacitor is 100 nF (typical) for startup load current of 1 A (maximum).

## **Oscillator Frequency**

The oscillator frequency can be set by connecting an external resistor (R8 in Figure 4) to RT pin (pin 6) . Figure 23 shows the relation between the resistor value (RT) and switching frequency ( $f_{sw}$ ). The switching frequency can be set in the range 200 kHz to 2200 kHz. In addition, the switching frequency can be imposed externally by a clock signal ( $f_{ext}$ ) at the SYNC pin.

#### Selecting the Switching Frequency

A power supply switching at a higher switching frequency allows use of lower value inductor and smaller output capacitor compared to a power supply that switches at a lower frequency. Typically, the user will want to choose the highest switching frequency possible since this will produce the smallest solution size. The switching frequency that can be selected is limited by the following factors:

- The input voltage
- The minimum target regulated voltage
- · Minimum on-time of the internal switching transistor
- · Frequency shift limitation

Selecting lower switching frequency results in using an inductor and capacitor of a larger value, where as selecting higher switching frequency results in higher switching and gate drive power losses. Therefore, a tradeoff has to be made between physical size of the power supply and the power dissipation at the system/application level.

The minimum and maximum duty cycles can be expressed in terms of input and output voltage as shown in Equation 6.

$$D_{Min} = \frac{V_{Reg-Min}}{VIN_{Max}} \quad \text{and} \quad D_{Max} = \frac{V_{Reg-Min}}{VIN_{Min}}$$
(6)

Where,

 $D_{Min}$  = minimum duty cycle

D<sub>Max</sub> = maximum duty cycle

VIN<sub>Min</sub> = minimum input voltage

 $VIN_{Max}$  = maximum input voltage

V<sub>Rea-Min</sub> = minimum regulated output voltage

V<sub>Reg-Max</sub> = maximum regulated output voltage

From Equation 6, maximum switching frequency can be calculated in Equation 7.

$$f_{\text{sw-Max}} = \frac{V_{\text{Reg-Min}} / VIN_{\text{Max}}}{t_{\text{ON-Min}}}$$
(7)



Where,

 $f_{sw-Max} = maximum switching frequency$ 

 $t_{\mbox{\scriptsize ON-Min}}$  = minimum on-time of the NMOS switching transistor

Knowing the switching frequency, the value of resistor to be connected at RT pin can be calculated using the graph shown in Figure 23.



Figure 23. Switching Frequency vs Resistor Value



## **Synchronization With External Clock**

An external clock signal can be supplied to the device through SYNC pin (pin 3) to synchronize the internal oscillator frequency with an external clock frequency. The synchronization input overrides the internal fixed oscillator signal. The synchronization signal has to be valid for approximately two clock cycles before the transition is made for synchronization with the external frequency input. If the external clock input does not transition low or high for 32 µs (typical), the system defaults to the internal clock set by the resistor connected to the RT pin. The SYNC input can have a frequency according to Equation 8.

180 kHz 
$$< f_{sw} < f_{ext} < 2 \times f_{sw} < 2.2 \text{ MHz}$$
 (8)

Where,

f<sub>sw</sub> = oscillator frequency determined by resistor connected to the RT pin

f<sub>ext</sub> = frequency of the external clock fed through SYNC pin

For example, if the resistor connected at RT pin is selected such that the switching frequency ( $f_{sw}$ ) is 500 kHz, then the external clock can have a frequency ( $f_{ext}$ ) between 500 kHz and 1000 kHz. But, if the resistor connected at RT pin is selected such that the switching frequency ( $f_{sw}$ ) is 1500 kHz, then the external clock can have a frequency ( $f_{ext}$ ) between 1500 kHz and 2200 kHz only.

If the external clock gets struck for less than 32  $\mu$ s, the NMOS switching FET is turned off and the output voltage starts decreasing. Depending upon the load conditions, the output voltage may hit the under voltage threshold and reset threshold before the external clock appears. The NMOS switching FET stays OFF until the external clock appears again. If the output voltage hits the reset threshold, the  $\overline{\text{RST}}$  pin is asserted low after a deglitch time of 20  $\mu$ s (typical).

If the external clock gets struck for more than 32  $\mu$ s, the NMOS switching FET is turned off and the output voltage starts decreasing. Under this condition the default internal oscillator clock set by RT pin overrides the external after 32  $\mu$ s and the NMOS switching FET resumes switching. When the external clock appears again (such that 180 kHz <  $f_{sw}$  <  $f_{ext}$  < 2 x  $f_{sw}$  < 2.2 MHz), the NMOS switching FET starts switching at the frequency determined by the external clock.

#### **Slew Rate Control**

The slew rate of the NMOS switching FET can be set by using an external resistor (R7 in Figure 4). The range of rise times and fall times for different values of slew resistor are shown in Figure 24 and Figure 25.





Figure 24. FET Rise Time

Figure 25. FET Fall Time

#### Reset

The  $\overline{RST}$  pin (pin 8) is an open drain output pin used to indicate external digital devices/ loads if the device has powered up to a programmed regulated output voltage properly. This pin is asserted low until the regulated output voltage ( $V_{Reg}$ ) exceeds the programed reset threshold ( $V_{REG}_{RST}$ , see Equation 11) and the reset delay timer (set by Cdly pin) has expired. Additionally, whenever the EN pin is low or open,  $\overline{RST}$  is immediately asserted low regardless of the output voltage. There is a reset filter timer to prevent reset being invoked due to short negative transients on the output line. If thermal shut down occurs due to excessive thermal conditions, this pin is asserted low when the switching FET is commanded OFF and the output falls below the reset threshold.





## **Reset Delay**

The delay time to assert the RST pin high after the supply has exceeded the programmed VReg\_RST voltage (see Equation 11 to calculate VReg\_RST) can be set by external capacitor (C2 in Figure 4) connected to the Cdly pin (pin 9). The delay may be programmed in the range of 2.2 ms to 200 ms using a capacitor in the range of 2.2 nF to 200 nF. The delay time is calculated using Equation 9:

$$PORdIy = \frac{1ms}{nF} \times C$$
 (9)

Where,

C = capacitor on Cdly pin

### Reset Threshold and Undervoltage Threshold

The undervoltage threshold (VReg\_UV) level for proper regulation in low-power mode and the reset threshold level (VReg\_RST) to initiate a reset output signal can be programmed by connecting an external resistor string to the RST\_TH pin (pin 13). The resistor combination of R1, R2, and R3 is used to program the threshold for detection of undervoltage. Voltage bias on R2 + R3 sets the reset threshold.

Undervoltage threshold for transient and low-power mode operation is given by the Equation 10. The recommended range for VReg\_UV is 73% to 95% of  $V_{Req}$ .

$$VReg\_UV = \frac{R1 + R2 + R3}{R2 + R3} \times 0.82 V$$
 (10)

Reset threshold is given by Equation 11. The recommended range for VReg\_RST is 70% to 92% of V<sub>Req</sub>.

$$VReg_RST = \frac{R1 + R2 + R3}{R2 + R3} \times 0.8 V$$
 (11)



## **Overvoltage Supervisor**

The overvoltage monitoring of the regulated output voltage, V<sub>Reg</sub> can be achieved by connecting an external resistor string to the OV\_TH pin (pin 12). The resistor combination of R1, R2, and R3 is used to program the threshold for detection of overvoltage. The bias voltage of R3 sets the overvoltage threshold and the accuracy of regulated output voltage in hysteretic mode during transient events.

$$VReg\_OV = \frac{R1 + R2 + R3}{R3} \times 0.8 V \tag{12}$$

Recommended range for VReg\_OV is 106% to 110% of V<sub>Req</sub>.

#### Noise Filter on RST TH and OV TH Terminals

External capacitors may be required to filter the noise added to RST\_TH and OV\_TH terminals. The noise is more pronounced with fast falling edges on the PH pin. Therefore, selecting a smaller Rslew resistor (R7 in Figure 4) for a higher slew rate will require more external capacitance to filter the noise.

The RC time constant depends on external components (R2, R3, C9 and C10 in Figure 4) connected to RST\_TH and OV\_TH pins. For proper noise filtering, improved loop transient response and better short circuit protection, Equation 13 must be satisfied.

$$(R2 + R3) \times (C9 + C10) < 2 \mu s$$
 (13)

To meet this requirement, it is recommended to use lower values of external capacitors and resistors. The value of the time constant is also affected by the PCB capacitance and the application setup. Therefore, in some cases the external capacitors (C9, C10) on RST\_TH and OV\_TH terminals may not be required. Users can place a footprint on the application PCB and only populate it if necessary. Also, the external resistors (R1, R2, R3) should be sized appropriately to minimize any significant effect of board leakage.

For most cases, it is recommended to keep the external capacitors (either from board capacitance or by connecting external capacitors) between 10 pF to 100 pF; therefore, to meet time constant requirement in Equation 13, the total external resistance (R1 + R2 + R3) should be less than 200 k $\Omega$ .

### **Boost Capacitor**

An external boot strap capacitor (C3 in Figure 4) is connected to pin 20 to provide the gate drive voltage for the internal NMOS switching FET. X7R or X5R grade dielectrics are recommended due to their stable values over temperature. The capacitor value may need to be adjusted higher for high  $V_{Reg}$  and/or low frequencies applications (e.g., 100 nF for 500 kHz/5 V and 220 nF for 500 kHz/8 V).



## **Loop Control Frequency Compensation**



Figure 28. Type 3 Compensation

## **Type 3 Compensation**

Type 3 compensation has been used in the feedback loop to improve the stability of the convertor and regulation in the output in response to the changes in input voltage or load conditions. This becomes important because the ceramic capacitors used to filter the output have a low Equivalent Series Resistance (ESR). Type 3 compensation is implemented by connecting external resistors and capacitors to the COMP pin (output of the error amplifier, pin 15) of the device as shown in Figure 28.

The crossover frequency should be less than 1/5th to 1/10th of the switching frequency, and should be greater than five times the double pole frequency of the LC filter.

$$f_c < f_{sw} \times (0.1 \text{ to } 0.2)$$
 (14)

Where,

f<sub>sw</sub> = switching frequency

The modulator break frequencies as a function of the output LC filter are derived from Equation 15 and Equation 16. The LC output filter gives a double pole that has a –180° phase shift.

$$f_{LC} = \frac{1}{2\pi\sqrt{LC}} \tag{15}$$

Where,

L = output inductor

C = output capacitor (C4 in functional block diagram)

The ESR of the output capacitor C gives a "ZERO" that has a 90° phase shift.

$$f_{ESR} = \frac{1}{2\pi C \times ESR}$$
 (16)

Where,

ESR = Equivalent series resistance of a capacitor at a specified frequency

The regulated output voltage, V<sub>Req</sub> is given by Equation 17.

$$V_{Reg} = V_{ref} \left( 1 + \frac{R4}{R5} \right) \tag{17}$$

$$\frac{V_{Reg}}{0.8} = \frac{R4 + R5}{R5} \tag{18}$$



For VIN = 8 V to 50 V, the VIN/V<sub>ramp</sub> modulator gain is approximately 10 and has a tolerance of about 20%.

$$Gain = A_{mod} = \frac{VIN}{V_{ramp}} = 10$$
 (19)

Therefore,

Gain (dB) = 
$$20 \times log(\frac{VIN}{V_{ramp}}) = 20 \times log(10) = 20 dB$$
 (20)

Also,  $V_{ramp}$  is fixed for the following range of VIN.  $V_{ramp} = 1 \text{ V}$  for VIN < 8 V, and  $V_{ramp} = 5 \text{ V}$  for VIN > 48 V.

The frequencies for poles and zeros are given by following equations.

$$fp1 = \frac{(C5 + C8)}{2\pi \times R6 \times (C5 \times C8)}$$
(21)

$$fp2 = \frac{1}{2\pi \times R9 \times C7} \tag{22}$$

$$fz1 = \frac{1}{2\pi \times R6 \times C5} \tag{23}$$

$$fz2 = \frac{1}{2\pi \times (R4 + R9) \times C7}$$
 (24)

Guidelines for selecting compensation components selection are provided in the *Application Information* section of this document.

#### **Bode Plot of Converter Gain**



Figure 29.

### **Short-Circuit Protection**

The TPS54162 features an output short-circuit protection. Short-circuit conditions are detected by monitoring the RST\_TH pin, and when the voltage on this node drops below 0.2 V, the switching frequency is decreased to protect the device. The switching frequency is folded back to approximately 25 kHz and the current limit is reduced to 30% of the typical current limit value.



## Thermal Shutdown (TSD)

The TPS54162 protects itself from overheating with an internal thermal shutdown (TSD) circuit. If the junction temperature exceeds the thermal shutdown trip point, the NMOS switching FET is turned off. The device is automatically restarted under the control of soft-start circuit when the junction temperature drops below the thermal shutdown hysteretic trip point. During low-power mode operation, the thermal shutdown sensing circuitry is disabled for reduced current consumption. If  $V_{Reg}$  drops below  $VReg\_UV$ , thermal shutdown monitoring is activated.

#### **Overcurrent Protection**

The device features overcurrent protection to protect it from load currents greater than 2 A. Overcurrent protection is implemented by sensing the current through the NMOS switching FET. The sensed current is compared to a current reference level representing the overcurrent threshold limit ( $I_{CL}$ ). If the sensed current exceeds the overcurrent threshold limit, the overcurrent indicator is set true. The system will ignore the overcurrent indicator for the leading edge blanking time at the beginning of each cycle to avoid any turn-on noise glitches.

Once overcurrent indicator is set true, overcurrent protection is triggered. The NMOS switching FET is turned off for the rest of the cycle after a propagation delay. The overcurrent protection scheme is called cycle-by-cycle current limiting. If the sensed current continues to increase during cycle-by-cycle current limiting, the temperature of the part will start rising, the TSD will kick in and shut down switching until the part cools down.

## Internal Undervoltage Lockout (UVLO)

This device is enabled on power up once the internal bandgap and bias currents are stable; this happens typically at VIN = 3.4 V (minimum). On power down, the internal circuitry is disabled at VIN = 2.6 V (maximum).

## **Power Dissipation and Temperature Considerations**

The power dissipation losses are applicable for continuous conduction mode operation (CCM). The total power dissipated by the device is the sum of the following power losses.

Conduction losses,  $P_{CON}$ 

$$P_{CON} = I_{Load}^2 \times R_{DS(ON)} \times \frac{V_{Reg}}{VIN}$$
(25)

Switching losses, Psw

$$P_{SW} = \frac{1}{2} VIN \times I_{Load} \times (t_r + t_f) \times f_{sw}$$
(26)

Gate drive losses, P<sub>Gate</sub>

$$P_{Gate} = V_{drive} \times Q_{q} \times f_{sw}$$
 (27)

Power supply losses, P<sub>IC</sub>

$$P_{IC} = VIN \times I_{\text{g-Normal}} \tag{28}$$

Therefore, the total power dissipated by the device is given by Equation 29.

$$P_{\text{Total}} = P_{\text{CON}} + P_{\text{SW}} + P_{\text{Gate}} + P_{\text{IC}} \tag{29}$$

Where,

VIN = unregulated input voltage

 $I_{l,oad}$  = output load current

 $t_r$  = FET switching rise time ( $t_r$ = 40 ns (maximum))

t<sub>f</sub> = FET switching fall time

f<sub>sw</sub> = switching frequency

V<sub>drive</sub> = FET gate drive voltage (V<sub>drive</sub> = 6 V (typical), V<sub>drive</sub> = 8 V (maximum))

 $Q_0 = 1 \times 10^{-9} C$ 

I<sub>α-Normal</sub> = quiescent current in normal mode (Active Mode CCM)



For device under operation at a given ambient temperature (T<sub>A</sub>), the junction temperature (T<sub>J</sub>) can be calculated using Equation 30.

$$T_{J} = T_{A} + (R_{th} \times P_{Total})$$
 (30)

Therefore, the rise in junction temperature due to power dissipation is shown in Equation 31.

$$\Delta T = T_J - T_A = (R_{th} \times P_{Total}) \tag{31}$$

For a given maximum junction temperature (T<sub>J-Max</sub>), the maximum ambient temperature (T<sub>A-Max</sub>) in which the device can operate is calculated using Equation 32.

$$T_{A-Max} = T_{J-Max} - (R_{th} \times P_{Total}) \tag{32}$$

Where,

 $T_{J}$  = junction temperature in °C

 $T_A$  = ambient temperature in °C

R<sub>th</sub> = thermal resistance of package in W/°C

 $T_{J-Max}$  = maximum junction temperature in °C

T<sub>A-Max</sub> = maximum ambient temperature in °C

There are several other factors that also affect the overall efficiency and power losses. Examples of such factors are AC and DC losses in the inductor, voltage drop across the copper traces on PCB, power losses in the flyback catch diode etc. Above discussion does not include such factors.



Figure 30. Power Dissipation vs Ambient Temperature

#### NOTE

The output current rating for the regulator may have to be derated for ambient temperatures above 85°C. The derated value will depend on calculated worst-case power dissipation and the thermal management implementation in the application.

Copyright © 2009-2010, Texas Instruments Incorporated



#### APPLICATION INFORMATION

These guidelines address the following topics in detail for TPS54162-Q1.

- 1. Component selection
- 2. Design example
- 3. PCB layout guidelines

## **Component Selection**

This section explains considerations for the external components selection. The following schematic shows the interconnection between external components and the device for a typical DC/DC step down application.



Figure 31. Typical Application Schematic

### 1) Input Capacitors (C1, C11)

Input filter capacitor (C11) is used to filter out high frequency noise in the input line. Typical values of C11 are 0.1µF to 0.01µF. For higher frequency noise, low capacitor values are recommended.

To minimize the ripple voltage, input ceramic de-coupling capacitor (C1) of type X5R or X7R should be used. The DC voltage rating for the input decoupling capacitor must be greater than the maximum input voltage. This capacitor must have an input ripple current rating higher than the maximum input ripple current of the converter for the application; and is determined by Equation 33.

$$I_{RMS} = I_{Load} \sqrt{\frac{V_{Reg}(VIN_{Min}-V_{Reg})}{VIN_{Min}^2}}$$
(33)

The input capacitors for power regulators are chosen to have a reasonable capacitance-to-volume ratio and fairly stable over temperature. The value of the input capacitance also determines the input ripple voltage of the regulator, shown by Equation 34.

$$\Delta VIN = \frac{0.25 \times I_{Load-Max}}{C1 \times f_{sw}}$$
(34)

Input ceramic filter capacitors should be located in close proximity to the VIN terminal. Surface mount capacitors are recommended to minimize lead length and reduce noise coupling.



#### 2) Output Capacitor (C4, C12)

The selection of the output capacitor will determine several parameters in the operation of the converter, for example voltage drop on the output capacitor and the output ripple. The capacitor value also determines the modulator pole and the roll-off frequency due to the LC output filter double pole. This is expressed in Equation 15.

The minimum capacitance needed to maintain desired output voltage during high to low load transition and prevent over shoot is given by Equation 35.

$$C4 = \frac{L \times (I_{Load-Max}^{2} - I_{Load-Min}^{2})}{V_{Reg-Max}^{2} - V_{Reg-Min}^{2}}$$
(35)

Where,

L = output inductor

I<sub>Load-Max</sub> = maximum load current

I<sub>Load-Min</sub> = minimum load current

 $V_{Reg-Max}$  = maximum tolerance of regulated output voltage

V<sub>Req-Min</sub> = minimum tolerance of regulated output voltage

During a load step from no load to full load or changes in the input voltage, the output capacitor must hold up the output voltage above a certain level for a specified time and not issue a reset, until the main regulator control loop responds to the change. The minimum output capacitance required to allow sufficient drop on the output voltage without issuing a reset is determined by Equation 36.

$$C4 > \frac{2 \times \Delta I_{Load}}{f_{sw} \times \Delta V_{Reg}}$$
(36)

Where.

 $\Delta V_{Reg}$  = transient response during load stepping

The minimum capacitance needed for output voltage ripple specification is given by Equation 37.

$$C4 > \frac{1}{8 \times f_{sw} \times \frac{V_{Reg-Ripple}}{I_{Ripple}}}$$
(37)

Additional capacitance de-ratings for temperature, aging, and DC bias have to be factored in, and so a value of 100  $\mu$ F with ESR calculated using Equation 38 of less than 100 m $\Omega$  should be used on the output stage.

Maximum ESR of the output capacitor is based on output ripple voltage specification in Equation 38 . The output ripple voltage is a product of the output capacitor ESR and ripple current.

$$R_{ESR} < \frac{V_{Reg-Ripple}}{I_{Ripple}}$$
(38)

Output capacitor root mean square (RMS) ripple current is given by Equation 39. This is to prevent excess heating or failure due to high ripple currents. This parameter is sometimes specified by the manufacturers.

$$I_{\text{Load-RMS}} = \frac{V_{\text{Reg}} \left( \text{VIN}_{\text{Max}} - V_{\text{Reg}} \right)}{\sqrt{12} \times \text{VIN}_{\text{Max}} \times f_{\text{sw}} \times \text{L1}}$$
(39)

Filter capacitor (C12) of value 0.1 µF (typical) is used to filter out the noise in the output line.

## 3) Soft-Start Capacitor (C6)

The soft start capacitor determines the minimum time to reach the desired output voltage during a power up cycle. This is useful when a load requires a controlled voltage slew rate, and helps to limit the current draw from the input voltage supply line. A 100 nF capacitor is recommended for startup loads of 1A (max.).

## 4) Bootstrap Capacitor (C3)

A  $0.1\mu F$  ceramic capacitor must be connected between the PH and BOOT terminals for the converter to operate and regulate to the desired output voltage. It is recommended to use a capacitor with X5R or better grade dielectric material, and the voltage rating on this capacitor of at least 25V to allow for derating.



## 5) Power-On Reset Delay (PORdly) Capacitor (C2)

The value of this capacitor can be calculated using Equation 9.

#### 6) Output Inductor (L1)

Use a low EMI inductor with a ferrite type shielded core. Other types of inductors may be used; however, they must have low EMI characteristics and should be located away from the low-power traces and components in the circuit.

To calculate the minimum value of the inductor, the ripple current should be first calculated using Equation 40.

$$I_{Ripple} = K_{IND} \times I_{Load} \tag{40}$$

Where,

I<sub>Load</sub> = maximum output load current

I<sub>Ripple</sub> = allowable peak to peak inductor ripple current, typ. 20% of maximum I<sub>Load</sub>

 $K_{\text{IND}}$  = coefficient that represents the amount of inductor ripple current relative to the maximum output current. Since, the inductor ripple current is filtered by the output capacitor; therefore  $K_{\text{IND}}$  is typically in the range of 0.2 to 0.3, depending on the ESR and the ripple current rating of the output capacitor (C4).

The minimum value of output inductor can be calculated using Equation 41.

$$L_{Min} = \frac{(VIN_{Max} - V_{Reg}) \times V_{Reg}}{f_{sw} \times I_{Ripple} \times VIN_{Max}}$$
(41)

Where.

VIN<sub>Max</sub> = maximum input voltage

 $V_{Reg}$  = regulated output voltage

f<sub>sw</sub> = switching frequency

The RMS and peak currents flowing in the inductor are given by Equation 42 and Equation 43.

$$I_{L,RMS} = \sqrt{I_{Load}^2 + \frac{I_{Ripple}^2}{12}}$$
(42)

$$I_{L,pk} = I_{Load} + \frac{I_{Ripple}}{2}$$
(43)

#### 7) Flyback Schottky Diode (D2)

The TPS54162 requires an external Schottky diode connected between the PH and power ground termination. The absolute voltage at PH should not go beyond the values in *Absolute Maximum Ratings*. The Schottky diode conducts the output current during the off state of the internal power switch. This Schottky diode must have a reverse breakdown voltage higher than the maximum input voltage of the application. A Schottky diode is selected for its lower forward voltage. The Schottky diode is selected based on the appropriate power rating, which factors in the DC conduction losses and the AC losses due to the high switching frequencies; this is determined by Equation 44.

$$P_{\text{diode}} = \frac{(VIN_{\text{Max}} - V_{\text{Reg}}) \times I_{\text{Load}} \times V_{\text{fd}}}{VIN_{\text{Max}}} + \frac{(VIN - V_{\text{fd}}) \times f_{\text{sw}} \times C_{\text{J}}}{2}$$
(44)

Where,

 $P_{diode}$  = power rating

V<sub>fd</sub> = forward conducting voltage of Schottky diode

C<sub>J</sub> = junction capacitance of the Schottky diode

Recommended part numbers are PDS 360 and SBR8U60P5.

## 8) Resistor to Set Slew Rate (R7)

The slew rate setting is asymmetrical; i.e., for a selected value of R7, the rise time and fall time are different. R7 can be approximately determined from Figure 24 and Figure 25. The minimum recommended value is 10 k $\Omega$ .



#### 9) Resistor to Select Switching Frequency (R8)

Please refer to the section Selecting Switching Frequency, Figure 23 and Equation 7.

#### 10) Resistors to Select Output Voltage (R4, R5)

To minimize the effect of leakage current on the VSENSE terminal, the current flowing through the feedback network should be greater than 5 mA to maintain output accuracy. Higher resistor values help improve the converter efficiency at low output currents, but may introduce noise immunity problems (see Equation 1). It is recommended to fix R4 to a standard value (say 187 k $\Omega$ ) and calculate R5.

#### 11) Resistors to Set Undervoltage, Overvoltage, and Reset Thresholds (R1, R2, R3)

## Overvoltage resistor selection

Using Equation 12, the value of R3 can be determined to set the overvoltage threshold at up to 106% to 110% of  $V_{Rea}$ . The sum of R1, R2, and R3 resistor network to ground should be is approximately 100 k $\Omega$ .

#### Reset threshold resistor selection

Using Equation 11 the value of R2 + R3 can be calculated, and knowing R3 from the OV\_TH setting, R2 can be determined. Suggested value of reset threshold is 92% of  $V_{Reg}$ .

#### Undervoltage threshold for low-power mode and load transient operation

This threshold is set above the reset threshold to ensure the regulator operates within the specified tolerances during output load transient of low load to high load and during discontinuous conduction mode. The typical voltage threshold can be determined using Equation 10. Suggested value of undervoltage threshold is 95% of  $V_{Reg}$ .

#### Low-Power Mode (LPM) Threshold

An approximation of the output load current at which the converter is operating in discontinuous mode can be obtained from Equation 4 with ± 30% hysteresis. The values used in Equation 6 for minimum and maximum input voltage will affect the duty cycle and the overall discontinuous mode load current. These are the nominal values, and other factors are not taken into consideration like external component variations with temperature and aging.

#### 12) Pullup Resistor for Enable (R12)

An external pull resistor of 30.1 k $\Omega$  is recommended to enable the device for operation.

#### 13) Type 3 Compensation Components (R5, R6, R9, C5, C7, C8)

First, make the 'ZEROs' close to double pole frequency, using Equation 15, Equation 16, and Equation 14.

$$fz1 = (50\% \text{ to } 70\%) f_{LC}$$
  
 $fz2 = f_{LC}$ 

Second, make the 'POLEs' above the crossover frequency, using Equation 21 and Equation 22.

$$fp1 = f_{ESR}$$
$$fp2 = \frac{1}{2}f_{sw}$$

#### Resistors

From Equation 1, knowing V<sub>Reg</sub> and R4 (fix to a standard value), R5 can be calculated as shown in Equation 45:

$$R5 = \frac{R4}{\frac{V_{Reg}}{V_{ref}} - 1}$$

$$(45)$$

Using Equation 14 and Equation 18, R6 can be calculated as shown in Equation 46:

$$R6 = \frac{f_c \times V_{Ramp} \times R4}{VIN \times f_{LC}}$$
 (46)

R9 can be calculated as shown in Equation 47:



$$R9 = \frac{R4}{\left(\frac{f_{SW}}{2f_{LC}} - 1\right)}$$
(47)

### Capacitors

Using Equation 23, C5 can be calculated as shown in Equation 48:

$$C5 = \frac{1}{\pi \times R6 \times f_{LC}} \tag{48}$$

C7 can be calculated as shown in Equation 49:

$$C7 = \frac{1}{\pi \times R9 \times fsw} \tag{49}$$

C8 can be calculated as shown in Equation 50:

$$C8 = \frac{C5}{2\pi \times R6 \times C5 \times f_{ESR} - 1}$$
(50)

### 14) Noise Filter on RST\_TH and OV\_TH Terminals (C9, C10)

These capacitors may be required in some applications to filter the noise on RST\_TH and OV\_TH pins. Typical capacitor values for RST\_TH and OV\_TH pins are between 10 pF to 100 pF for total resistance on RST\_TH/OV\_TH divider of less than 200 k $\Omega$ . See discussion on *Noise Filter on RST\_TH and OV\_TH Terminals*.



#### **DESIGN EXAMPLE**

The following example demonstrates the design of a high frequency switching regulator using ceramic output capacitors. A few parameters must be known to start the design process. These parameters are typically determined at the system level.

For this example, we will start with the following known and target parameters:

Table 7.

| Known  | Input voltage, VIN                                            | Minimum = 8 V, Maximum = 28 V, Typical = 14 V |  |  |  |  |
|--------|---------------------------------------------------------------|-----------------------------------------------|--|--|--|--|
|        | Output voltage, V <sub>Reg</sub>                              | 3.3 V ± 2%                                    |  |  |  |  |
|        | Maximum output current, I <sub>Load-Max</sub>                 | 1 A                                           |  |  |  |  |
|        | Ripple/ transient occurring in input voltage, $\Delta VIN$    | 1% of VIN (minimum)                           |  |  |  |  |
| Torget | Reset threshold, VReg_RST                                     | 92% of V <sub>Reg</sub>                       |  |  |  |  |
| Target | Overvoltage threshold, VReg_OV                                | 106% of V <sub>Reg</sub>                      |  |  |  |  |
|        | Undervoltage threshold, VReg_UV                               | 95% of V <sub>Reg</sub>                       |  |  |  |  |
|        | Transient response 0.25 A to 2 A load step, ΔV <sub>Reg</sub> | 5% of V <sub>Reg</sub>                        |  |  |  |  |
|        | Power on reset delay, PORdly                                  | 2.2 ms                                        |  |  |  |  |

## Step 1. Calculate the Switching Frequency (f<sub>sw</sub>)

To reduce the size of output inductor and capacitor, higher switching frequency can be selected. It is important to understand that higher switching frequency will result in higher switching losses, causing the device to heat up. This may result in degraded thermal performance. To prevent this, proper PCB layout guidelines must be followed (explained in the later section of this document).

Based upon the discussion in section Selecting the Switching Frequency, calculate the maximum and minimum duty cycle.

Knowing  $V_{Req}$  and tolerance on  $V_{Req}$ , the  $V_{Req-Max}$  and  $V_{Req-Min}$  are calculated to be:

 $V_{Reg-Max} = 102\%$  of  $V_{Reg} = 3.366$  V and  $V_{Reg-Min} = 98\%$  of  $V_{Reg} = 3.324$  V.

Using Equation 6, the minimum duty cycle is calculated to be,  $D_{Min} = 11.55\%$ 

Knowing  $t_{ON-Min}$  = 150 ns from the device specifications, and using Equation 7, maximum switching frequency is calculated to be,  $f_{sw-Max}$  = 770 kHz.

Since the oscillator can also vary by  $\pm 10\%$ , the switching frequency can be further reduced by 10% to add margin. Also, to improve efficiency and reduce power losses due to switching, the switching frequency can be further reduced by about 193 kHz. Therefore  $f_{sw} = 500$  kHz.

From Figure 23, R8 can be approximately determined to be, R8 = 205 k $\Omega$ .

## Step 2. Calculate the Ripple Current (IRipple)

Using Equation 40, for  $K_{IND} = 0.2$  (typical), inductor ripple current is calculated to be:  $I_{Ripple} = 0.2$  A.

The ripple current is chosen such that the converter enters discontinuous mode (DCM) at 20% of max load. The 20% is a typical value, it could go higher to a maximum of up to 40%.

#### Step 3. Calculate the Inductor Value (L1)

Using Equation 41, the inductor value is calculated to be,  $L_{Min}$  = 29.1  $\mu$ H. A closest standard inductor value can be used.

Copyright © 2009–2010, Texas Instruments Incorporated



#### Step 4. Calculate the Output Capacitor and ESR (C4)

#### Calculate capacitance

To calculate the capacitance of the output capacitor, minimum load current must be first determined. Typically, in standby mode the load current is 100  $\mu$ A, however this really depends on the application. With this value of minimum load current and using Equation 35, Equation 36, and Equation 37, C4 is calculated to be, C4 > 34  $\mu$ F.

To allow wider operating conditions and improved performance in low-power mode, it is recommended to use a 100 μF capacitor. Higher value of output capacitor allows improved transient response during load stepping.

#### **Calculate ESR**

Using Equation 38, ESR is calculated to be,  $R_{ESR}$  < 660 m $\Omega$ .

Capacitors with lowest ESR values should be selected. To meet both the requirements, capacitance and low ESR, several low ESR capacitors may be connected in parallel. In this example, we will select a capacitor with ESR value as  $30~\text{m}\Omega$ .

Filter capacitor (C12) of value 0.1µF can be added to filter out the noise in the output line.

#### Step 5. Calculate the Feedback Resistors (R4, R5)

To keep the quiescent current low and avoid instability problems, it is recommended to select R4 and R5 such that, R4 + R5  $\sim$  250 k $\Omega$ .

Using Equation 1 and using a fixed standard value of R4 = 187 k $\Omega$ , R5 is calculated to be, R5 = 59.84 k $\Omega$ .

#### Step 6. Calculate Type 3 Compensation Components

#### Resistances (R6, R9)

Using Equation 19, for  $VIN_{Tvp} = 14 \text{ V}$ ,  $V_{Ramp}$  is calculated to be,  $V_{Ramp} = 1.4 \text{ V}$ .

Using Equation 15,  $f_{LC}$  is calculated to be,  $f_{LC} = 2.95$  kHz.

Using  $V_{Ramp}$ ,  $f_{LC}$  from above, assuming  $f_c$  as 1/10th of  $f_{sw}$  and Equation 46, R6 is calculated to be, R6 = 316.96 kO

Using Equation 47, R9 is calculated to be, R9 =  $2.23 \text{ k}\Omega$ .

#### Capacitors (C5, C8, C7)

Using Equation 48, C5 is calculated to be, C5 = 340.43 pF.

Using Equation 16,  $f_{ESR}$  is calculated to be,  $f_{ESR} = 53.05$  kHz.

Using Equation 50, C8 is calculated to be, C8 = 9.74 pF.

Using Equation 49, C7 is calculated to be, C7 = 285.1 pF.

#### Step 7. Calculate Soft-Start Capacitor (C6)

The recommended value of soft-start capacitor is 100nF (typical).

#### Step 8. Calculate Bootstrap Capacitor (C3)

The recommended value of bootstrap capacitor is 0.1 µF (typical).

#### Step 9. Calculate Power-On Reset Delay Capacitor (C2)

To achieve 2.2 ms delay, the reset delay capacitor can be calculated using Equation 9 to be C2 = 2.2 nF.

### Step 10. Calculate Input Capacitor (C1, C11)

Typical values for C11 are 0.1 µF and 0.01 µF.

Input capacitor (C1) should be rated more than the maximum input voltage (VIN $_{Max}$ ). The input capacitor should be big enough to maintain supply in case of transients in the input line. Using Equation 34, C1 is calculated to be, C1 = 6.25  $\mu$ F. For improved transient response, a higher value of C1 such as 220  $\mu$ F is recommended.



#### Step 11. Calculate Resistors to Control Slew Rate (R7)

The value of slew rate resistor (R7) can be approximately determined from Figure 24 and Figure 25 at different typical input voltages. The minimum recommended value is 10 k $\Omega$ . To achieve rise time,  $t_r = 20$  ns and fall time,  $t_f = 35$  ns, the slew rate resistor is approximately of value 30 k $\Omega$ .

#### Step 12. Resistors to Select Undervoltage, Overvoltage and Reset Threshold Values (R1, R2, R3)

The sum of these three resistors should be approximately equal to 100 k $\Omega$ . In this example,

```
VReg\_OV = 106\% \ of \ V_{Reg} = 3.498 \ V VReg\_RST = 92\% \ of \ V_{Reg} = 3.036 \ V VReg\_UV = 95\% \ of \ V_{Reg} = 3.135 \ V Using \ Equation \ 12, \ R3 = 22.87 \ kΩ.
```

Using Equation 11, R2 =  $3.48 \text{ k}\Omega$ .

Using Equation 10, R1 = 73.64 k $\Omega$ 

#### Step 13. Diode D1 and D2 Selection

Diode D1 is used to protect the IC from the reverse input polarity connection. The diode should be rated at maximum load current. Only Schottky diode should be connected at the PH pin. The recommended part numbers are PDF360 and SBR8U60P5.

### Step 14. Noise Filter on RST\_TH and OV\_TH Terminals (C9 and C10)

Typical capacitor values for RST\_TH and OV\_TH pins are between 10 pF to 100 pF for total resistance on RST\_TH/ OV\_TH divider of less than 200 k $\Omega$ .

#### Step 15. Power Budget and Temperature Estimation

Using Equation 25, conduction losses for typical input voltage are calculated to be,  $P_{CON} = 0.058 \text{ W}$ .

Assuming slew resistance R7 = 30 k $\Omega$ , from Figure 24 and Figure 25, rise time,  $t_r$  = 20 ns and fall time,  $t_f$  = 35 ns. Using Equation 26, switching losses for typical input voltage are calculated to be,  $P_{SW}$  = 0.385 W.

Using Equation 27, gate drive losses are calculated to be, P<sub>Gate</sub> = 3 mW.

Using Equation 28, power supply losses are calculated to be,  $P_{IC} = 1.8$  mW.

Using Equation 29, the total power dissipated by the device is calculated to be, P<sub>Total</sub> = 448 mW.

Using Equation 31, and knowing the thermal resistance of package =  $35^{\circ}$ C/W, the rise in junction temperature due to power dissipation is calculated to be,  $\Delta T = 15.7^{\circ}$ C.

Using Equation 32, for a given maximum junction temperature 150°C, the maximum ambient temperature at which the device can be operated is calculated to be,  $T_{A-Max} = 134$ °C (approximately).



#### **PCB LAYOUT GUIDELINES**

The following guidelines are recommended for PCB layout of the TPS54162 device.

### **Traces and Ground Place Routing**

All power (high current) traces should be thick and as short as possible. The inductor and output capacitors should be as close to each other as possible. This will reduce EMI radiated by the power traces due to high switching currents. In a two sided PCB, it is recommended to have ground planes on both sides of the PCB to help reduce noise and ground loop errors. The ground connection for the input and output capacitors and IC ground should be connected to this ground plane.

In a multilayer PCB, the ground plane is used to separate the power plane (high switching currents and components are placed) from the signal plane (where the feedback trace and components are) for improved performance.

Also, it is recommended to arrange the components such that the switching current loops curl in the same direction. This can be done by placing the high current components such that during conduction, the current paths are in the same direction. This will prevent magnetic field reversal caused by the traces between the two half cycles, helping to reduce radiated EMI.

## Component Routing for the Feedback Loop

It is recommended to route the feedback traces such that there is minimum interaction with any noise sources associated with the switching components. Recommended practice is to ensure the inductor is placed away from the feedback trace to prevent EMI noise source.



Figure 32. PCB Layout Example



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| TPS54162QPWPRQ1  | ACTIVE | HTSSOP       | PWP                | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | 54162Q1                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ı | TPS54162QPWPRQ1 | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023



## \*All dimensions are nominal

|   | Device Package Type |        | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------------|--------|-----------------|------|------|-------------|------------|-------------|--|
| I | TPS54162QPWPRQ1     | HTSSOP | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |  |

PWP (R-PDSO-G20)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-22/AO 01/16

NOTE: A. All linear dimensions are in millimeters

**A** Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



## PWP (R-PDSO-G20)

## PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated