1 Features

- Supports basic and functional isolation
- CMTI greater than 100-V/ns
- 4-A peak source, 6-A peak sink output
- Switching parameters:
  - 40-ns maximum propagation delay
  - 5-ns maximum delay matching
  - 5.5-ns maximum pulse-width distortion
  - 35-µs maximum VDD power-up delay
- Up to 18-V VDD output drive supply
  - 5-V and 8-V VDD UVLO Options
- Operating temp. range (T_A) –40°C to 125°C
- Narrow body SOIC-16 (D) package
- Rejects input pulses shorter than 5-ns
- TTL and CMOS compatible inputs
- Safety-related certifications:
  - 4242-V_PK isolation per DIN V VDE V 0884-11:2017-01 and DIN EN 61010-1 (planned)
  - 3000-V_RMS isolation for 1 minute per UL 1577
  - CQC certification per GB4943.1-2011 (planned)

2 Applications

- Server power supplies
- Solar inverter, solar power optimizer
- Telecom brick converter
- Wireless infrastructure
- Industrial transportation and robotics

3 Description

The UCC21220 and UCC21220A devices are basic and functional isolated dual-channel gate drivers with 4-A peak-source and 6-A peak-sink current. They are designed to drive power MOSFETs and GaNFETs in PFC, Isolated DC/DC, and synchronous rectification applications, with fast switching performance and robust ground bounce protection through greater than 100-V/ns common-mode transient immunity (CMTI).

These devices can be configured as two low-side drivers, two high-side drivers, or half-bridge drivers. Two outputs can be paralleled to form a single driver which doubles the drive strength for heavy load conditions due to the best-in-class delay matching performance.

Protection features include: DIS pin shuts down both outputs simultaneously when it is set high; INA/B pin rejects input transient shorter than 5-ns; both inputs and outputs can withstand –2-V spikes for 200-ns, all supplies have undervoltage lockout (UVLO), and active pull down protection clamps the output below 2.1-V when unpowered or floated.

With these features, these devices enable high efficiency, high power density, and robustness in a wide variety of power applications.

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>UVLO</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21220</td>
<td>SOIC (16)</td>
<td>8-V</td>
</tr>
<tr>
<td>UCC21220A</td>
<td>SOIC (16)</td>
<td>5-V</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.
Table of Contents

1 Features .......................................................... 1
2 Applications ........................................................ 1
3 Description .......................................................... 1
4 Revision History ...................................................... 2
5 Device Comparison Table ........................................... 4
6 Pin Configuration and Functions ................................. 5
7 Specifications ........................................................ 6
   7.1 Absolute Maximum Ratings .................................. 6
   7.2 ESD Ratings ...................................................... 6
   7.3 Recommended Operating Conditions ....................... 6
   7.4 Thermal Information ............................................. 7
   7.5 Power Ratings .................................................... 7
   7.6 Insulation Specifications ....................................... 8
   7.7 Safety-Related Certifications .................................. 9
   7.8 Safety-Limiting Values ......................................... 9
   7.9 Electrical Characteristics ...................................... 10
   7.10 Switching Characteristics ..................................... 11
   7.11 Thermal Derating Curves ..................................... 11
   7.12 Typical Characteristics ....................................... 12
8 Parameter Measurement Information .......................... 16
   8.1 Minimum Pulses ............................................... 16
   8.2 Propagation Delay and Pulse Width Distortion ............ 16
   8.3 Rising and Falling Time ....................................... 16
   8.4 Input and Disable Response Time ........................... 17
9 Detailed Description ............................................... 19
   9.1 Overview ......................................................... 19
   9.2 Functional Block Diagram ..................................... 19
   9.3 Feature Description ............................................ 20
   9.4 Device Functional Modes ....................................... 23
10 Application and Implementation ............................... 24
11 Power Supply Recommendations ............................... 34
12 Layout ............................................................. 35
   12.1 Layout Guidelines .............................................. 35
   12.2 Layout Example ................................................ 36
13 Device and Documentation Support ............................ 38
   13.1 Documentation Support ....................................... 38
   13.2 Related Links ................................................... 38
   13.3 Receiving Notification of Documentation Updates ....... 38
   13.4 Community Resources ........................................ 38
   13.5 Trademarks ....................................................... 38
   13.6 Electrostatic Discharge Caution .............................. 38
   13.7 Glossary ........................................................ 38
14 Mechanical, Packaging, and Orderable Information ......... 38

4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision D (December 2018) to Revision E  Page
   • Changed Features, Applications, and Description sections ....................................................... 1
   • Changed from Functional Diagram to Typical Application ........................................................ 1
   • Added UL certificate number ........................................................................................................ 9
   • Added maximum VCCI Power-up Delay Time: UVLO Rise to OUTA, OUTB .................................. 11
   • Added maximum VDDA, VDDB Power-up Delay Time: UVLO Rise to OUTA, OUTB .................. 11

Changes from Revision C (August 2018) to Revision D  Page
   • Changed the marketing status of the UCC21220A from Product Preview to initial release. ............... 1

Changes from Revision B (May 2018) to Revision C  Page
   • Added 5V VDD UVLO threshold and hysteresis graph in Typical Characteristics section .................. 12

Changes from Revision A (December 2017) to Revision B  Page
   • Added UCC21220A Advance Information device. ........................................................................ 1
   • Changed DTI from 16µm to 17µm in Insulation Specifications table ............................................. 8
<table>
<thead>
<tr>
<th>Changes from Original (November 2017) to Revision A</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• Changed Maximum Pulse-Width Distortion from &quot;5-ns&quot; to &quot;5.5-ns&quot; in Features section</td>
<td>1</td>
</tr>
<tr>
<td>• Changed data sheet status from Advance Information to Production Data</td>
<td>1</td>
</tr>
<tr>
<td>• Clarified descriptions in Pin Functions table</td>
<td>5</td>
</tr>
<tr>
<td>• Separated figure titles and condition statements in Typical Characteristics section</td>
<td>12</td>
</tr>
<tr>
<td>• Added typical timing specifications to Power-up UVLO Delay to OUTPUT section</td>
<td>17</td>
</tr>
<tr>
<td>• Added guideline to Layout Guidelines section</td>
<td>35</td>
</tr>
</tbody>
</table>
5 Device Comparison Table

<table>
<thead>
<tr>
<th>DEVICE OPTIONS</th>
<th>UVLO</th>
<th>RECOMMENDED VDD SUPPLY MIN.</th>
<th>PACKAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21220D</td>
<td>8-V</td>
<td>9.2-V</td>
<td>Narrow Body SOIC-16</td>
</tr>
<tr>
<td>UCC21220AD</td>
<td>5-V</td>
<td>6.0-V</td>
<td>Narrow Body SOIC-16</td>
</tr>
</tbody>
</table>
6 Pin Configuration and Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O(1)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>DIS</td>
<td>5 I</td>
<td>Enables both driver outputs if asserted high, enables if set low or left open. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. Bypass using a ≈ 1-nF low ESR/ESL capacitor close to DIS pin when connecting to a µC with distance.</td>
</tr>
<tr>
<td>GND</td>
<td>4 P</td>
<td>Primary-side ground reference. All signals in the primary side are referenced to this ground.</td>
</tr>
<tr>
<td>INA</td>
<td>1 I</td>
<td>Input signal for A channel. INA input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity.</td>
</tr>
<tr>
<td>INB</td>
<td>2 I</td>
<td>Input signal for B channel. INB input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity.</td>
</tr>
<tr>
<td>NC</td>
<td>6</td>
<td>No internal connection.</td>
</tr>
<tr>
<td>NC</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>NC</td>
<td>12</td>
<td></td>
</tr>
<tr>
<td>NC</td>
<td>13</td>
<td></td>
</tr>
<tr>
<td>OUTA</td>
<td>15 O</td>
<td>Output of driver A. Connect to the gate of the A channel FET or IGBT.</td>
</tr>
<tr>
<td>OUTB</td>
<td>10 O</td>
<td>Output of driver B. Connect to the gate of the B channel FET or IGBT.</td>
</tr>
<tr>
<td>VCCI</td>
<td>3 P</td>
<td>Primary-side supply voltage. Locally decoupled to GND using a low ESR/ESL capacitor located as close to the device as possible.</td>
</tr>
<tr>
<td>VCCI</td>
<td>8 P</td>
<td>This pin is internally shorted to pin 3.</td>
</tr>
<tr>
<td>VDDA</td>
<td>16 P</td>
<td>Secondary-side power for driver A. Locally decoupled to VSSA using a low ESR/ESL capacitor located as close to the device as possible.</td>
</tr>
<tr>
<td>VDDB</td>
<td>11 P</td>
<td>Secondary-side power for driver B. Locally decoupled to VSSB using a low ESR/ESL capacitor located as close to the device as possible.</td>
</tr>
<tr>
<td>VSSA</td>
<td>14 P</td>
<td>Ground for secondary-side driver A. Ground reference for secondary side A channel.</td>
</tr>
<tr>
<td>VSSB</td>
<td>9 P</td>
<td>Ground for secondary-side driver B. Ground reference for secondary side B channel.</td>
</tr>
</tbody>
</table>

(1) P = power, G = ground, I = input, O = output
# 7 Specifications

## 7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input bias pin supply voltage</td>
<td>–0.5</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>Driver bias supply</td>
<td>–0.5</td>
<td>20</td>
<td>V</td>
</tr>
<tr>
<td>Output signal voltage</td>
<td>–0.5</td>
<td>(V_{\text{DDA}}+0.5), (V_{\text{DDB}}+0.5)</td>
<td>V</td>
</tr>
<tr>
<td>Input signal voltage</td>
<td>–0.5</td>
<td>(V_{\text{CII}}+0.5)</td>
<td>V</td>
</tr>
<tr>
<td>Junction temperature, (T_J) (^{(3)})</td>
<td>–40</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature, (T_{\text{stg}})</td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

\(^{(2)}\) Values are verified by characterization and are not production tested.

\(^{(3)}\) To maintain the recommended operating conditions for \(T_J\), see the Thermal Information.

## 7.2 ESD Ratings

<table>
<thead>
<tr>
<th>Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (^{(1)})</td>
<td>±4000</td>
<td>V</td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101 (^{(2)})</td>
<td>±1500</td>
<td>V</td>
</tr>
</tbody>
</table>

\(^{(1)}\) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

\(^{(2)}\) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions
Over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{\text{CII}})</td>
<td>3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>(V_{\text{DDA}}, V_{\text{DDB}}) Driver output bias supply</td>
<td>UCC21220 – 8V UVLO Version: 9.2, 18 V</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>UCC21220A – 5V UVLO Version: 6.0, 18 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(T_J) Junction Temperature</td>
<td>–40</td>
<td>130</td>
<td>°C</td>
</tr>
<tr>
<td>(T_A) Ambient Temperature</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>
7.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(^{(1)})</th>
<th>UCC21220, UCC21220A</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction-to-ambient thermal resistance ( R_{JA} )</td>
<td>68.5</td>
<td>°C/W</td>
</tr>
<tr>
<td>Junction-to-case (top) thermal resistance ( R_{JC(top)} )</td>
<td>30.5</td>
<td>°C/W</td>
</tr>
<tr>
<td>Junction-to-board thermal resistance ( R_{JB} )</td>
<td>22.8</td>
<td>°C/W</td>
</tr>
<tr>
<td>Junction-to-top characterization parameter ( \psi_{JT} )</td>
<td>17.1</td>
<td>°C/W</td>
</tr>
<tr>
<td>Junction-to-board characterization parameter ( \psi_{JB} )</td>
<td>22.5</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, SPRA953.

7.5 Power Ratings

<table>
<thead>
<tr>
<th>( P )</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power dissipation ( P_D )</td>
<td>1825</td>
<td>mW</td>
</tr>
<tr>
<td>Power dissipation by transmitter side ( P_{DI} )</td>
<td>15</td>
<td>mW</td>
</tr>
<tr>
<td>Power dissipation by each driver side ( P_{DA}, P_{DB} )</td>
<td>905</td>
<td>mW</td>
</tr>
</tbody>
</table>
7.6 Insulation Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLR</td>
<td>External clearance⁽¹⁾</td>
<td>Shortest pin-to-pin distance through air</td>
<td>&gt; 4</td>
</tr>
<tr>
<td>CPG</td>
<td>External creepage⁽¹⁾</td>
<td>Shortest pin-to-pin distance across the package surface</td>
<td>&gt; 4</td>
</tr>
<tr>
<td>DTI</td>
<td>Distance through the insulation</td>
<td>Minimum internal gap (internal clearance)</td>
<td>&gt;17</td>
</tr>
<tr>
<td>CTI</td>
<td>Comparative tracking index</td>
<td>DIN EN 60112 (VDE 0303-11); IEC 60112</td>
<td>&gt; 600</td>
</tr>
</tbody>
</table>

Material group

Overvoltage category per IEC 60664-1

- Rated mains voltage ≤ 150 VRMS | I-IV |
- Rated mains voltage ≤ 300 VRMS | I-III |
- Rated mains voltage ≤ 600 VRMS | I-II |

DIN V VDE V 0884-11:2017-01⁽²⁾

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V ORM</td>
<td>Maximum repetitive peak isolation voltage</td>
<td>AC voltage (bipolar)</td>
<td>990</td>
</tr>
<tr>
<td>V OWM</td>
<td>Maximum working isolation voltage</td>
<td>AC voltage (sine wave); time dependent dielectric breakdown (TDDB) test; DC Voltage</td>
<td>700</td>
</tr>
<tr>
<td>V OTM</td>
<td>Maximum transient isolation voltage</td>
<td>DC Voltage</td>
<td>990</td>
</tr>
<tr>
<td>V OSM</td>
<td>Maximum surge isolation voltage⁽³⁾</td>
<td>Test method per IEC 62368-1, 1.2/50 µs waveform,</td>
<td>6000</td>
</tr>
</tbody>
</table>

| qp d      | Apparent charge⁽⁴⁾ | Method a, After I/O safety test subgroup 2/3, | <5 | pC |
|-----------|-----------------| V ini = V OTM, t ini = 60 s; V pd(m) = 1.2 × V ORM, t m = 10 s |
|           |                 | Method a, After environmental tests subgroup 1, | <5 | pC |
|           |                 | V ini = V OTM, t ini = 60 s; V pd(m) = 1.2 × V ORM, t m = 10 s |
|           |                 | Method b1; At routine test (100% production) and preconditioning (type test) | <5 | pC |
|           |                 | V ini = 1.2 × V OTM, t ini = 1 s; V pd(m) = 1.5 × V ORM, t m = 1 s |
| C IO      | Barrier capacitance, input to output⁽⁵⁾ | V IO = 0.4 sin (2πf), f =1 MHz | 0.5 | pF |
| R IO      | Isolation resistance, input to output⁽⁵⁾ | V IO = 500 V at T A = 25°C | > 10¹² | Ω |
|           |                 | V IO = 500 V at 100°C ≤ T A ≤ 125°C | > 10¹¹ | |
|           |                 | V IO = 500 V at T S =150°C | > 10⁹ | |
| Pollution degree | | 2 | |
| Climatic category | | 40/125/21 | |

UL 1577

| V ISO | Withstand isolation voltage | V TEST = V ISO = 3000 VRMS, t = 60 s. (qualification), V TEST = 1.2 × V ISO = 3600 VRMS, t = 1 s (100% production) | 3000 | VRMS |

(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications.

(2) This coupler is suitable for basic electrical insulation only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier tied together creating a two-pin device.
7.7 Safety-Related Certifications

<table>
<thead>
<tr>
<th></th>
<th>VDE</th>
<th>UL</th>
<th>CQC</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Certified according to DIN V VDE V 0884-11:2017-01 and DIN EN 61010-1 (VDE 0411-1):2011-07</td>
<td>Recognized under UL 1577 Component Recognition Program</td>
<td>Certified according to GB 4943.1-2011</td>
</tr>
<tr>
<td>Basic Insulation</td>
<td></td>
<td>Single protection, 3000 V_{RMS}</td>
<td>Basic insulation, Altitude ≤ 5000 m, Tropical Climate, 660 V_{RMS} maximum working voltage</td>
</tr>
<tr>
<td>Maximum Transient</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overvoltage, 4242 V_{PK}; Maximum Repetitive Peak Voltage, 990 V_{PK}; Maximum Surge Isolation Voltage, 6000 V_{PK}</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Planned for certification</td>
<td>Certificate Number: E181974</td>
<td>Planned for certification</td>
<td></td>
</tr>
</tbody>
</table>

7.8 Safety-Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>SIDE</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_{S}</td>
<td>Safety output supply current</td>
<td>R_{UA} = 68.5¡C/W, V_{VDDAB} = 12 V, T_{J} = 150¡C, T_{A} = 25¡C</td>
<td>DRIVER A, DRIVER B</td>
<td>75</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>P_{S}</td>
<td>Safety supply power</td>
<td>R_{UA} = 68.5¡C/W, V_{VCCI} = 5.5 V, T_{J} = 150¡C, T_{A} = 25¡C</td>
<td>INPUT</td>
<td>15</td>
<td>mW</td>
<td></td>
</tr>
<tr>
<td>T_{S}</td>
<td>Safety temperature</td>
<td></td>
<td></td>
<td>150</td>
<td>ºC</td>
<td></td>
</tr>
</tbody>
</table>

(1) The maximum safety temperature, T_{S}, has the same value as the maximum junction temperature, T_{J}, specified for the device. The I_{S} and P_{S} parameters represent the safety current and safety power respectively. The maximum limits of I_{S} and P_{S} should not be exceeded. These limits vary with the ambient temperature, T_{A}.

The junction-to-air thermal resistance, R_{UA}, in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

\[ T_{J} = T_{A} + R_{UA} \times P \], where P is the power dissipated in the device.

\[ T_{J(max)} = T_{S} + R_{UA} \times P_{S} \], where T_{J(max)} is the maximum allowed junction temperature.

\[ P_{S} = I_{S} \times V_{I} \], where V_{I} is the maximum input voltage.
## 7.9 Electrical Characteristics

\( V_{\text{CCI}} = 3.3 \text{ V or 5.0 V} \), 0.1-\( \mu \text{F} \) capacitor from \( V_{\text{CCI}} \) to GND and 1\( \mu \text{F} \) capacitor from \( V_{\text{DDA}} \) to \( V_{\text{SSA}} \), \( V_{\text{VDDA}} = V_{\text{VDDB}} = 12 \text{ V} \), 1-\( \mu \text{F} \) capacitor from \( V_{\text{DDA}} \) and \( V_{\text{DDDB}} \) to \( V_{\text{SSA}} \) and \( V_{\text{SSB}} \), \( T_A = -40^\circ \text{C to } +125^\circ \text{C} \), unless otherwise noted\(^{(1)(2)}\).

### SUPPLY CURRENTS

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( I_{\text{VCCI}} )</td>
<td>( \text{VCCI quiescent current} )</td>
<td>1.5</td>
<td>2.0</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{VDDB}} )</td>
<td>( \text{VDDB quiescent current} )</td>
<td>1.8</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{VCCI}} )</td>
<td>( \text{VCCI operating current (f = 500 kHz)} )</td>
<td>2.5</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>( I_{\text{VDDB}} )</td>
<td>( \text{VDDB operating current (f = 500 kHz)} )</td>
<td>2.5</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
</tbody>
</table>

### VCC SUPPLY VOLTAGE UNDERVOLTAGE THRESHOLDS

| \( V_{\text{VCCI\_on}} \) | \( \text{UVLO Rising threshold} \) | 2.55 | 2.7 | 2.85 | V    |
| \( V_{\text{VCCI\_off}} \) | \( \text{UVLO Falling threshold} \) | 2.35 | 2.5 | 2.65 | V    |
| \( V_{\text{VCCI\_hys}} \) | \( \text{UVLO Threshold hysteresis} \) |      | 0.2 |     | V    |

### UCC21220A VDD SUPPLY VOLTAGE UNDERVOLTAGE THRESHOLDS (5-V UVLO Version)

| \( V_{\text{VDDB\_on}}, V_{\text{VDDB\_off}} \) | \( \text{UVLO Rising threshold} \) | 5.0  | 5.5 | 5.9  | V    |
| \( V_{\text{VDDB\_hys}} \) | \( \text{UVLO Threshold hysteresis} \) | 0.3  |     |     | V    |

### UCC21220 VDD SUPPLY VOLTAGE UNDERVOLTAGE THRESHOLDS (8-V UVLO Version)

| \( V_{\text{VDDB\_on}}, V_{\text{VDDB\_off}} \) | \( \text{UVLO Rising threshold} \) | 8.0  | 8.5 | 9.0  | V    |
| \( V_{\text{VDDB\_hys}} \) | \( \text{UVLO Threshold hysteresis} \) | 0.5  |     |     | V    |

### INA, INB AND DISABLE

| \( V_{\text{INAH}}, V_{\text{INBH}}, V_{\text{DISH}} \) | \( \text{Input high threshold voltage} \) | 1.6  | 1.8 | 2.0  | V    |
| \( V_{\text{INAL}}, V_{\text{INBL}}, V_{\text{DISL}} \) | \( \text{Input low threshold voltage} \) | 0.8  | 1.0 | 1.25 | V    |
| \( V_{\text{INAH\_hys}}, V_{\text{INBH\_hys}}, V_{\text{DIS\_hys}} \) | \( \text{Input threshold hysteresis} \) | 0.8  |     |     | V    |

### OUTPUT

| \( I_{\text{OA}}, I_{\text{OB}} \) | \( \text{Peak output source current} \) | \( C_{\text{VDD}} = 10 \mu\text{F}, C_{\text{LOAD}} = 0.18 \mu\text{F}, f = 1 \text{ kHz, bench measurement} \) | 4   |     |     | A |
| \( I_{\text{OA}}, I_{\text{OB}} \) | \( \text{Peak output sink current} \) | \( C_{\text{VDD}} = 10 \mu\text{F}, C_{\text{LOAD}} = 0.18 \mu\text{F}, f = 1 \text{ kHz, bench measurement} \) | 6   |     |     | A |
| \( R_{\text{OHA}}, R_{\text{OHB}} \) | \( \text{Output resistance at high state} \) | \( I_{\text{OUT}} = -10 \text{ mA}, R_{\text{OHA}}, R_{\text{OHB}} \) do not represent drive pull-up performance. See \( t_{\text{RISE}} \) in "Switching Characteristics" and "Output Stage" for more details. | 5   |     |     | \( \Omega \) |
| \( R_{\text{OLHA}}, R_{\text{OLLB}} \) | \( \text{Output resistance at low state} \) | \( I_{\text{OUT}} = 10 \text{ mA} \) | 0.55 |     |     | \( \Omega \) |
| \( V_{\text{OHA}}, V_{\text{OHB}} \) | \( \text{Output voltage at high state} \) | \( V_{\text{VDD}} = 12 \text{ V}, I_{\text{OUT}} = -10 \text{ mA} \) | 11.95 |     |     | V |
| \( V_{\text{OLHA}}, V_{\text{OLLB}} \) | \( \text{Output voltage at low state} \) | \( V_{\text{VDD}} = 12 \text{ V}, I_{\text{OUT}} = 10 \text{ mA} \) | 5.5  |     |     | mV |
| \( V_{\text{OAPDA}}, V_{\text{OAPDB}} \) | \( \text{Driver output (\( V_{\text{OUTA}}, V_{\text{OUTB}} \) active pull down) \) driver output (\( V_{\text{OUTA}}, V_{\text{OUTB}} \) active pull down) \) | \( V_{\text{VDDA}} \) and \( V_{\text{DDDB}} \) unpowered, \( I_{\text{OUTA}}, I_{\text{OUTB}} = 200 \text{ mA} \) | 1.75 | 2.1 |     | V |

\(^{(1)}\) Current direction in the testing conditions are defined to be positive into the pin and negative out of the specified terminal (unless otherwise noted).

\(^{(2)}\) Parameters that has only typical values, are not production tested and guaranteed by design.
7.10 Switching Characteristics

\( V_{\text{VCCI}} = 3.3 \text{ V or } 5.5 \text{ V, } 0.1-\mu\text{F capacitor from } V_{\text{VCCI}} \text{ to GND, } V_{\text{VDDA}} = V_{\text{VDDB}} = 12 \text{ V, 1-\mu F capacitor from VDDA and VDDB to VSSA and VSSB, load capacitance } C_{\text{OUT}} = 0 \text{ pF, } T_J = -40^\circ \text{C to } +125^\circ \text{C, unless otherwise noted}^{(1)}.\)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>(t_{\text{RISE}})</td>
<td>Output rise time, see Figure 28</td>
<td>5</td>
<td>16</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{FALL}})</td>
<td>Output fall time, see Figure 28</td>
<td>6</td>
<td>12</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{PWmin}})</td>
<td>Minimum input pulse width that passes to output, see Figure 25 and Figure 26</td>
<td>10</td>
<td>20</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{PDHL}})</td>
<td>Propagation delay at falling edge, see Figure 27</td>
<td>28</td>
<td>40</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{PDLH}})</td>
<td>Propagation delay at rising edge, see Figure 27</td>
<td>28</td>
<td>40</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{PWD}})</td>
<td>Pulse width distortion in each channel, see Figure 27</td>
<td>5.5</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>(t_{\text{DM}})</td>
<td>Propagation delays matching, (</td>
<td>t_{\text{PDLHA}} - t_{\text{PDHLA}}</td>
<td>,</td>
<td>t_{\text{PDLHB}} - t_{\text{PDHLB}}</td>
<td>), see Figure 27</td>
</tr>
<tr>
<td>(t_{\text{VCCI}}) to (\text{OUT})</td>
<td>VCCI Power-up Delay Time: UVLO Rise to OUTA, OUTB, See Figure 30</td>
<td>40</td>
<td>59</td>
<td></td>
<td>(\mu\text{s})</td>
</tr>
<tr>
<td>(t_{\text{VDDA}}) to (\text{OUT})</td>
<td>VDDA, VDDB Power-up Delay Time: UVLO Rise to OUTA, OUTB, See Figure 31</td>
<td>22</td>
<td>35</td>
<td></td>
<td>(\mu\text{s})</td>
</tr>
<tr>
<td>(</td>
<td>C_{\text{Mh}}</td>
<td>)</td>
<td>High-level common-mode transient immunity (See CMTI Testing)</td>
<td>Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI, (V_{\text{CM}}=1000 \text{ V;})</td>
<td>100</td>
</tr>
<tr>
<td>(</td>
<td>C_{\text{Ll}}</td>
<td>)</td>
<td>Low-level common-mode transient immunity (See CMTI Testing)</td>
<td>Slew rate of GND vs. VSSA/B, INA and INB both are tied to GND or VCCI, (V_{\text{CM}}=1000 \text{ V;})</td>
<td>100</td>
</tr>
</tbody>
</table>

(1) Parameters that has only typical values, are not production tested and guaranteed by design.

7.11 Thermal Derating Curves

![Figure 1. Thermal Derating Curve for Limiting Current Per VDE](image1)

![Figure 2. Thermal Derating Curve for Limiting Power Per VDE](image2)
### 7.12 Typical Characteristics

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, TA = 25°C, CL = 0pF unless otherwise noted.

#### Table 1...

<table>
<thead>
<tr>
<th>Temperature (°C)</th>
<th>VDD Operating Current (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>-40</td>
<td>0.9</td>
</tr>
<tr>
<td>-20</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1.2</td>
</tr>
<tr>
<td>20</td>
<td>1.4</td>
</tr>
<tr>
<td>40</td>
<td>1.6</td>
</tr>
<tr>
<td>60</td>
<td></td>
</tr>
<tr>
<td>80</td>
<td></td>
</tr>
<tr>
<td>100</td>
<td></td>
</tr>
<tr>
<td>120</td>
<td></td>
</tr>
<tr>
<td>140</td>
<td></td>
</tr>
</tbody>
</table>

#### Graph 1...

- **Graph 1**: VCCI Operating Current vs. Frequency
- **Graph 2**: VDD Per Channel Operating Current - IVDDA, IVDDB
- **Graph 3**: VDD Per Channel Quiescent Current (IVDDA, IVDDB)
- **Graph 4**: VCCI Operating Current - IVCCI

---

Submit Documentation Feedback

Copyright © 2017–2019, Texas Instruments Incorporated

Product Folder Links: UCC21220 UCC21220A
Typical Characteristics (continued)

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, TA = 25°C, CI=0pF unless otherwise noted.
Typical Characteristics (continued)

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, TA = 25°C, CL = 0pF unless otherwise noted.

Figure 15. INA/INB/DIS High and Low Threshold Voltage

Figure 16. INA/INB/DIS High and Low Threshold Hysteresis

Figure 17. OUT Pullup and Pulldown Resistance

Figure 18. Propagation Delay, Rising and Falling Edge

Figure 19. Propagation Delay Matching, Rising and Falling Edge

Figure 20. Pulse Width Distortion
Typical Characteristics (continued)

VDDA = VDDB = 12 V, VCCI = 3.3 V or 5.0 V, TA = 25°C, CL=0pF unless otherwise noted.

- Figure 21. Rise Time and Fall Time
- Figure 22. DISABLE Response Time
- Figure 23. OUTPUT Active Pulldown Voltage
- Figure 24. Minimum Pulse that Changes Output

CL = 1.8 nF

uCC21220, uCC21220A
8 Parameter Measurement Information

8.1 Minimum Pulses
A typical 5-ns deglitch filter removes small input pulses introduced by ground bounce or switching transients. To change the output stage on OUTA or OUTB, one has to assert longer pulses than \( t_{PW(min)} \), typically 10 ns, to guarantee an output state change. see Figure 25 and Figure 26 for detailed information of the operation of deglitch filter.

![Figure 25. Deglitch Filter – Turn ON](image)

![Figure 26. Deglitch Filter – Turn OFF](image)

8.2 Propagation Delay and Pulse Width Distortion
Figure 27 shows how one calculates pulse width distortion \( (t_{PWD}) \) and delay matching \( (t_{DM}) \) from the propagation delays of channels A and B. It can be measured by ensuring that both inputs are in phase.

![Figure 27. Delay Matching and Pulse Width Distortion](image)

8.3 Rising and Falling Time
Figure 28 shows the criteria for measuring rising \( (t_{RISE}) \) and falling \( (t_{FALL}) \) times. For more information on how short rising and falling times are achieved see Output Stage

![Figure 28. Rising and Falling Time Criteria](image)
8.4 Input and Disable Response Time

Figure 29 shows the response time of the disable function. For more information, see Disable Pin.

8.5 Power-up UVLO Delay to OUTPUT

Before the driver is ready to deliver a proper output state, there is a power-up delay from the UVLO rising edge to output and it is defined as $t_{\text{VCCI+ to OUT}}$ for VCCI UVLO, which is 40 µs typically, and $t_{\text{VDD+ to OUT}}$ for VDD UVLO, which is 22 µs typically. It is recommended to consider proper margin before launching PWM signal after the driver VCCI and VDD bias supply is ready. Figure 30 and Figure 31 show the power-up UVLO delay timing diagram for VCCI and VDD.

If INA or INB are active before VCCI or VDD have crossed above their respective on thresholds, the output will not update until $t_{\text{VCCI+ to OUT}}$ or $t_{\text{VDD+ to OUT}}$ after VCCI or VDD crossing its UVLO rising threshold. However, when either VCCI or VDD receive a voltage less than their respective off thresholds, there is <1µs delay, depending on the voltage slew rate on the supply pins, before the outputs are held low. This asymmetric delay is designed to ensure safe operation during VCCI or VDD brownouts.

Figure 29. Disable Pin Timing

Figure 30. VCCI Power-up UVLO Delay

Figure 31. VDDA/B Power-up UVLO Delay
8.6 CMTI Testing

Figure 32 is a simplified diagram of the CMTI testing configuration.
9 Detailed Description

9.1 Overview

In order to switch power transistors rapidly and reduce switching power losses, high-current gate drivers are often placed between the output of control devices and the gates of power transistors. There are several instances where controllers are not capable of delivering sufficient current to drive the gates of power transistors. This is especially the case with digital controllers, since the input signal from the digital controller is often a 3.3-V logic signal capable of only delivering a few mA.

The UCC21220, UCC21220A are flexible dual gate drivers which can be configured to fit a variety of power supply and motor drive topologies, as well as drive several types of transistors. UCC21220 and UCC21220A have many features that allow it to integrate well with control circuitry and protect the gates it drives such as: disable pin, and under voltage lock out (UVLO) for both input and output voltages. The UCC21220, UCC21220A also hold its outputs low when the inputs are left open or when the input pulse is not wide enough. The driver inputs are CMOS and TTL compatible for interfacing with digital and analog power controllers alike. Each channel is controlled by its respective input pins (INA and INB), allowing full and independent control of each of the outputs.

9.2 Functional Block Diagram
9.3 Feature Description

9.3.1 VDD, VCCI, and Under Voltage Lock Out (UVLO)

The UCC21220 and UCC21220A have an internal under voltage lock out (UVLO) protection feature on the supply circuit blocks between the VDD and VSS pins for both outputs. When the VDD bias voltage is lower than \( V_{VDD\_ON} \) at device start-up or lower than \( V_{VDD\_OFF} \) after start-up, the VDD UVLO feature holds the effected output low, regardless of the status of the input pins (INA and INB).

When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs (Illustrated in Figure 33). In this condition, the upper PMOS is resistively held off by \( R_{Hi-Z} \) while the lower NMOS gate is tied to the driver output through \( R_{CLAMP} \). In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, typically around 1.5V, when no bias power is available.

The VDD UVLO protection has a hysteresis feature (\( V_{VDD\_HYS} \)). This hysteresis prevents chatter when there is ground noise from the power supply. Also this allows the device to accept small drops in bias voltage, which is bound to happen when the device starts switching and operating current consumption increases suddenly.

The input side of the UCC21220 and UCC21220A also have an internal under voltage lock out (UVLO) protection feature. The device isn’t active unless the voltage, VCCI, is going to exceed \( V_{VCCI\_ON} \) on start up. And a signal will cease to be delivered when that pin receives a voltage less than \( V_{VCCI\_OFF} \). And, just like the UVLO for VDD, there is hysteresis (\( V_{VCCI\_HYS} \)) to ensure stable operation.

### Table 1. VCCI UVLO Feature Logic

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>INPUTS</th>
<th>OUTPUTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_ON} ) during device start up</td>
<td>INA = H, INB = L</td>
<td>OUTA = L, OUTB = L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_ON} ) during device start up</td>
<td>INA = L, INB = H</td>
<td>OUTA = L, OUTB = L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_ON} ) during device start up</td>
<td>INA = H, INB = H</td>
<td>OUTA = L, OUTB = L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_ON} ) during device start up</td>
<td>INA = L, INB = L</td>
<td>OUTA = L, OUTB = L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_OFF} ) after device start up</td>
<td>INA = H, INB = L</td>
<td>OUTA = L, OUTB = L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_OFF} ) after device start up</td>
<td>INA = L, INB = H</td>
<td>OUTA = L, OUTB = L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_OFF} ) after device start up</td>
<td>INA = H, INB = H</td>
<td>OUTA = L, OUTB = L</td>
</tr>
<tr>
<td>VCCI-GND &lt; ( V_{VCCI_OFF} ) after device start up</td>
<td>INA = L, INB = L</td>
<td>OUTA = L, OUTB = L</td>
</tr>
</tbody>
</table>
### Table 2. VDD UVLO Feature Logic

<table>
<thead>
<tr>
<th>CONDITION</th>
<th>INPUTS</th>
<th>OUTPUTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD-VSS &lt; V_{VD_ON} during device start up</td>
<td>H</td>
<td>L</td>
</tr>
<tr>
<td>VDD-VSS &lt; V_{VD_ON} during device start up</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>VDD-VSS &lt; V_{VD_OFF} after device start up</td>
<td>H</td>
<td>L</td>
</tr>
<tr>
<td>VDD-VSS &lt; V_{VD_OFF} after device start up</td>
<td>L</td>
<td>H</td>
</tr>
<tr>
<td>VDD-VSS &lt; V_{VD_OFF} after device start up</td>
<td>H</td>
<td>L</td>
</tr>
<tr>
<td>VDD-VSS &lt; V_{VD_OFF} after device start up</td>
<td>L</td>
<td>L</td>
</tr>
</tbody>
</table>

(1) “X” means L, H or left open.

### 9.3.2 Input and Output Logic Table

Assume VCCI, VDDA, VDBB are powered up (see VDD, VCCI, and Under Voltage Lock Out (UVLO) for more information on UVLO operation modes), Table 3 shows the operation with INA, INB and DIS and the corresponding output state.

<table>
<thead>
<tr>
<th>INPUTS</th>
<th>DIS</th>
<th>OUTPUTS</th>
<th>NOTE</th>
</tr>
</thead>
<tbody>
<tr>
<td>INA</td>
<td>INB</td>
<td>OUTA</td>
<td>OUTB</td>
</tr>
<tr>
<td>L</td>
<td>L</td>
<td>L or Left Open</td>
<td>L</td>
</tr>
<tr>
<td>L</td>
<td>H</td>
<td>L or Left Open</td>
<td>L</td>
</tr>
<tr>
<td>H</td>
<td>L</td>
<td>H or Left Open</td>
<td>L</td>
</tr>
<tr>
<td>H</td>
<td>H</td>
<td>H or Left Open</td>
<td>H</td>
</tr>
<tr>
<td>Left Open</td>
<td>Left Open</td>
<td>L or Left Open</td>
<td>L</td>
</tr>
<tr>
<td>X</td>
<td>X</td>
<td>H</td>
<td>L</td>
</tr>
</tbody>
</table>

Disables both driver outputs if asserted high, enables if set low or left open. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. Bypass using a ≈1nF low ESR/ESL capacitor close to DIS pin when connecting to a µC with distance.

(1) “X” means L, H or left open.

### 9.3.3 Input Stage

The input pins (INA, INB, and DIS) of UCC21220 and UCC21220A are based on a TTL and CMOS compatible input-threshold logic that is totally isolated from the VDD supply voltage. The input pins are easy to drive with logic-level control signals (such as those from 3.3-V micro-controllers), since the UCC21220 and UCC21220A have a typical high threshold (V_{INAH}) of 1.8 V and a typical low threshold of 1 V, which vary little with temperature (see Figure 12 and Figure 16). A wide hysterisis (V_{INA_HYS}) of 0.8 V makes for good noise immunity and stable operation. If any of the inputs are ever left open, internal pull-down resistors force the pin low. These resistors are typically 200 kΩ for INA/B and 50 kΩ for DIS (See Functional Block Diagram). However, it is still recommended to ground an input if it is not being used.

Since the input side of UCC21220 or UCC21220A are isolated from the output drivers, the input signal amplitude can be larger or smaller than VDD, provided that it doesn’t exceed the recommended limit. This allows greater flexibility when integrating with control signal sources, and allows the user to choose the most efficient VDD for their MOSFET/IGBT gate. That said, the amplitude of any signal applied to INA or INB must never be at a voltage higher than VCCI.
9.3.4 Output Stage

The UCC21220 and UCC21220A output stages feature a pull-up structure which delivers the highest peak-source current when it is most needed, during the Miller plateau region of the power-switch turn on transition (when the power switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional Pull-Up N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a boost in the peak-sourcing current, enabling fast turn on. This is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. The on-resistance of this N-channel MOSFET ($R_{NMOS}$) is approximately 1.47 Ω when activated.

The $R_{OH}$ parameter is a DC measurement and it is representative of the on-resistance of the P-channel device only. This is because the Pull-Up N-channel device is held in the off state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore the effective resistance of the UCC21220 and UCC21220A pull-up stage during this brief turn-on phase is much lower than what is represented by the $R_{OH}$ parameter.

The pull-down structure of the UCC21220 and UCC21220A are composed of an N-channel MOSFET. The $R_{OL}$ parameter, which is also a DC measurement, is representative of the impedance of the pull-down state in the device. Both outputs of the UCC21220 and UCC21220A are capable of delivering 4-A peak source and 6-A peak sink current pulses. The output voltage swings between VDD and VSS provides rail-to-rail operation, thanks to the MOS-out stage which delivers very low drop-out.

![Output Stage Diagram](Figure 34. Output Stage)
9.3.5 Diode Structure in UCC21220 and UCC21220A

Figure 35 illustrates the multiple diodes involved in the ESD protection components. This provides a pictorial representation of the absolute maximum rating for the device.

9.4 Device Functional Modes

9.4.1 Disable Pin

Setting the DIS pin high shuts down both outputs simultaneously. Pull the DIS pin low (or left open) allows UCC21220 and UCC21220A to operate normally. The DIS pin is quite responsive, as far as propagation delay and other switching parameters are concerned (See Figure 22). The DIS pin is only functional (and necessary) when VCCI stays above the UVLO threshold. It is recommended to tie this pin to GND if the DIS pin is not used to achieve better noise immunity.
10 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

10.1 Application Information

The UCC21220 and UCC21220A effectively combine both isolation and buffer-drive functions. The flexible, universal capability of the UCC21220 (with up to 5.5-V VCCI and 18-V VDDA/VDDB) allows the device to be used as a low-side, high-side, high-side/low-side or half-bridge driver for MOSFETs, IGBTs or GaN transistor. With integrated components, advanced protection features (UVLO and disable) and optimized switching performance; the UCC21220 and UCC21220A enable designers to build smaller, more robust designs for enterprise, telecom, automotive, and industrial applications with a faster time to market.

10.2 Typical Application

The circuit in Figure 36 shows a reference design with UCC21220 or UCC21220A driving a typical half-bridge configuration which could be used in several popular power converter topologies such as synchronous buck, synchronous boost, half-bridge/full bridge isolated topologies, and 3-phase motor drive applications.

Figure 36. Typical Application Schematic
Typical Application (continued)

10.2.1 Design Requirements

Table 4 lists reference design parameters for the example application: UCC21220 or UCC21220A driving 650-V MOSFETs in a high side-low side configuration.

Table 4. UCC21220 and UCC21220A Design Requirements

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>VALUE</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power transistor</td>
<td>IPP65R150CFD</td>
<td>-</td>
</tr>
<tr>
<td>VCC</td>
<td>5.0</td>
<td>V</td>
</tr>
<tr>
<td>VDD</td>
<td>12</td>
<td>V</td>
</tr>
<tr>
<td>Input signal amplitude</td>
<td>3.3</td>
<td>V</td>
</tr>
<tr>
<td>Switching frequency (f_s)</td>
<td>100</td>
<td>kHz</td>
</tr>
<tr>
<td>DC link voltage</td>
<td>400</td>
<td>V</td>
</tr>
</tbody>
</table>

10.2.2 Detailed Design Procedure

10.2.2.1 Designing INA/INB Input Filter

It is recommended that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input R_in-C_in filter can be used to filter out the ringing introduced by non-ideal layout or long PCB traces. Such a filter should use an R_in in the range of 0 Ω to 100 Ω and a C_in between 10 pF and 100 pF. In the example, an R_in = 51 Ω and a C_in = 33 pF are selected, with a corner frequency of approximately 100 MHz.

When selecting these components, it is important to pay attention to the trade-off between good noise immunity and propagation delay.

10.2.2.2 Select External Bootstrap Diode and its Series Resistor

The bootstrap capacitor is charged by VDD through an external bootstrap diode every cycle when the low side transistor turns on. Charging the capacitor involves high-peak currents, and therefore transient power dissipation in the bootstrap diode may be significant. Conduction loss also depends on the diode’s forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit.

When selecting external bootstrap diodes, it is recommended that one choose high voltage, fast recovery diodes or SiC Schottky diodes with a low forward voltage drop and low junction capacitance in order to minimize the loss introduced by reverse recovery and related grounding noise bouncing. In the example, the DC-link voltage is 400 V_{DC}. The voltage rating of the bootstrap diode should be higher than the DC-link voltage with a good margin. Therefore, a 600-V ultrafast diode, MURA160T3G, is chosen in this example.

A bootstrap resistor, R_{BOOT}, is used to reduce the inrush current in D_{BOOT} and limit the ramp up slew rate of voltage of VDDA-VSSA during each switching cycle, especially when the VSSA(SW) pin has an excessive negative transient voltage. The recommended value for R_{BOOT} is between 1 Ω and 20 Ω depending on the diode used. In the example, a current limiting resistor of 2.2 Ω is selected to limit the inrush current of bootstrap diode. The estimated worst case peak current through D_{Boot} is,

\[
I_{DBoot(pk)} = \frac{V_{DD} - V_{BDF}}{R_{Boot}} = \frac{12V - 1.5V}{2.7Ω} \approx 4A
\]

where

- V_{BDF} is the estimated bootstrap diode forward voltage drop around 4 A. (1)
### 10.2.2.3 Gate Driver Output Resistor

The external gate driver resistors, \( R_{\text{ON}}/R_{\text{OFF}} \), are used to:

1. Limit ringing caused by parasitic inductances/capacitances.
2. Limit ringing caused by high voltage/current switching \( \text{dv/dt, di/dt, and body-diode reverse recovery} \).
3. Fine-tune gate drive strength, i.e. peak sink and source current to optimize the switching loss.
4. Reduce electromagnetic interference (EMI).

As mentioned in Output Stage, the UCC21220 and UCC21220A have a pull-up structure with a P-channel MOSFET and an additional pull-up N-channel MOSFET in parallel. The combined peak source current is 4 A. Therefore, the peak source current can be predicted with:

\[
I_{\text{OA}+} = \text{min}\left(4A, \frac{V_{\text{DD}} - V_{\text{BDF}}}{R_{\text{NMOS}} || R_{\text{OH}} + R_{\text{ON}} + R_{\text{GFET}_{-\text{Int}}}}\right)
\]

\[
I_{\text{OB}+} = \text{min}\left(4A, \frac{V_{\text{DD}}}{R_{\text{NMOS}} || R_{\text{OH}} + R_{\text{ON}} + R_{\text{GFET}_{-\text{Int}}}}\right)
\]

where

- \( R_{\text{ON}} \): External turn-on resistance.
- \( R_{\text{GFET}_{-\text{Int}}} \): Power transistor internal gate resistance, found in the power transistor datasheet.
- \( R_{\text{OFF}} \): External turn-off resistance, \( R_{\text{OFF}} = 0 \) in this example.
- \( V_{\text{GDF}} \): The anti-parallel diode forward voltage drop which is in series with \( R_{\text{OFF}} \). The diode in this example is an MSS1P4.
- \( I_{\text{OL}} \): Peak sink current – the minimum value between 6 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance.

In this example:

\[
I_{\text{OA}+} = \frac{V_{\text{DD}} - V_{\text{BDF}}}{R_{\text{NMOS}} || R_{\text{OH}} + R_{\text{ON}} + R_{\text{GFET}_{-\text{Int}}}} = \frac{12V - 0.8V}{1.47\Omega || 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.3A
\]

\[
I_{\text{OB}+} = \frac{V_{\text{DD}}}{R_{\text{NMOS}} || R_{\text{OH}} + R_{\text{ON}} + R_{\text{GFET}_{-\text{Int}}}} = \frac{12V}{1.47\Omega || 5\Omega + 2.2\Omega + 1.5\Omega} \approx 2.5A
\]

Therefore, the high-side and low-side peak source current is 2.3 A and 2.5 A respectively. Similarly, the peak sink current can be calculated with:

\[
I_{\text{OA} -} = \text{min}\left(6A, \frac{V_{\text{DD}} - V_{\text{BDF}} - V_{\text{GDF}}}{R_{\text{OL}} + R_{\text{OFF}} || R_{\text{ON}} + R_{\text{GFET}_{-\text{Int}}}}\right)
\]

\[
I_{\text{OB} -} = \text{min}\left(6A, \frac{V_{\text{DD}} - V_{\text{GDF}}}{R_{\text{OL}} + R_{\text{OFF}} || R_{\text{ON}} + R_{\text{GFET}_{-\text{Int}}}}\right)
\]

where

- \( R_{\text{OFF}} \): External turn-off resistance, \( R_{\text{OFF}} = 0 \) in this example;
- \( V_{\text{GDF}} \): The anti-parallel diode forward voltage drop which is in series with \( R_{\text{OFF}} \). The diode in this example is an MSS1P4.
- \( I_{\text{OL}} \): Peak sink current – the minimum value between 6 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance.
In this example,

\[
I_{OA^-} = \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.8V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.0A
\] (8)

\[
I_{OB^-} = \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} = \frac{12V - 0.85V}{0.55\Omega + 0\Omega + 1.5\Omega} \approx 5.4A
\] (9)

Therefore, the high-side and low-side peak sink current is 5.0 A and 5.4A respectively.

Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate driver loop can slow down the peak gate drive current and introduce overshoot and undershoot. Therefore, it is strongly recommended that the gate driver loop should be minimized. On the other hand, the peak source/sink current is dominated by loop parasitics when the load capacitance (C_{ISS}) of the power transistor is very small (typically less than 1 nF), because the rising and falling time is too small and close to the parasitic ringing period.

### 10.2.2.4 Estimating Gate Driver Power Loss

The total loss, P_{G}, in the gate driver subsystem includes the power losses of the UCC21220 and UCC21220A (P_{GD}) and the power losses in the peripheral circuitry, such as the external gate drive resistor. Bootstrap diode loss is not included in P_{G} and not discussed in this section.

P_{GD} is the key power loss which determines the thermal safety-related limits of the UCC21220 and UCC21220A, and it can be estimated by calculating losses from several components.

The first component is the static power loss, P_{GDO}, which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency. P_{GDO} is measured on the bench with no load connected to OUTA and OUTB at a given VCCI, VDDA/VDDB, switching frequency and ambient temperature. Figure 5 and Figure 8 shows the operating current consumption vs. operating frequency with no load. In this example, V_{VCCI} = 5 V and V_{VDD} = 12 V. The current on each power supply, with INA/INB switching from 0 V to 3.3 V at 100 kHz is measured to be I_{VCCI} \approx 2.5 mA, and I_{VDDA} = I_{VDDB} \approx 1.5 mA. Therefore, the P_{GDO} can be calculated with

\[
P_{GDO} = V_{VCCI} \times I_{VCCI} + V_{VDDA} \times I_{DDA} + V_{VDDB} \times I_{DDB} = 50mW
\] (10)

The second component is switching operation loss, P_{GSW}, with a given load capacitance which the driver charges and discharges the load during each switching cycle. Total dynamic loss due to load switching, P_{GSW}, can be estimated with

\[
P_{GSW} = 2 \times V_{DD} \times Q_{G} \times f_{SW}
\]

where

- Q_{G} is the gate charge of the power transistor. (11)

If a split rail is used to turn on and turn off, then VDD is going to be equal to difference between the positive rail to the negative rail.

So, for this example application:

\[
P_{GSW} = 2 \times 12V \times 100nC \times 100kHz = 240mW
\] (12)
Q_G represents the total gate charge of the power transistor switching 480 V at 14 A provided by the datasheet, and is subject to change with different testing conditions. The UCC21220 and UCC21220A gate driver loss on the output stage, P_GDO, is part of P_GSW. P_GDO will be equal to P_GSW if the external gate driver resistances are zero, and all the gate driver loss is dissipated inside the UCC21220 and UCC21220A. If there are external turn-on and turn-off resistances, the total loss will be distributed between the gate driver pull-up/down resistances and external gate resistances. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 4 A/6 A, however, it will be non-linear if the source/sink current is saturated. Therefore, P_GDO is different in these two scenarios.

**Case 1 - Linear Pull-Up/Down Resistor:**

\[
P_{GDO} = \frac{P_{GSW}}{2} \times \left( \frac{R_{OH} || R_{NMOS} + R_{ON} + R_{GFET\_Int}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)
\]

In this design example, all the predicted source/sink currents are less than 4 A/6 A, therefore, the UCC21220 and UCC21220A gate driver loss can be estimated with:

\[
P_{GDO} = \frac{240\text{mW}}{2} \times \left( \frac{5\Omega || 1.47\Omega + 2.2\Omega + 1.5\Omega}{0.55\Omega + 0\Omega + 1.5\Omega} \right) \approx 60\text{mW}
\]

**Case 2 - Nonlinear Pull-Up/Down Resistor:**

\[
P_{GDO} = 2 \times f_{SW} \times \left[ 4A \times \int_{0}^{T_{R\_Sys}} (V_{DD} - V_{OUTA/B}(t)) dt + 6A \times \int_{0}^{T_{F\_Sys}} V_{OUTA/B}(t) dt \right]
\]

where

- \( V_{OUTA/B}(t) \) is the gate driver OUTA and OUTB pin voltage during the turn on and off transient, and it can be simplified that a constant current source (4 A at turn-on and 6 A at turn-off) is charging/discharging a load capacitor. Then, the \( V_{OUTA/B}(t) \) waveform will be linear and the \( T_{R\_Sys} \) and \( T_{F\_Sys} \) can be easily predicted.

For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the \( P_{GDO} \) will be a combination of Case 1 and Case 2, and the equations can be easily identified for the pull-up and pull-down based on the above discussion. Therefore, total gate driver loss dissipated in the gate driver UCC21220 and UCC21220A, \( P_{GD} \), is:

\[
P_{GD} = P_{GDQ} + P_{GDO}
\]

which is equal to 127 mW in the design example.

**10.2.2.5 Estimating Junction Temperature**

The junction temperature (\( T_J \)) of the UCC21220 and UCC21220A can be estimated with:

\[
T_J = T_C + \psi_{JT} \times P_{GD}
\]

where

- \( T_C \) is the UCC21220 and UCC21220A case-top temperature measured with a thermocouple or some other instrument, \( \psi_{JT} \) is the junction-to-top characterization parameter from the Thermal Information table. Importantly, \( \psi_{JT} \) is developed based on JEDEC standard PCB board and it is subject to change when the PCB board layout is different. For more information, please visit application report - semiconductor and IC package thermal metrics.

Using the junction-to-top characterization parameter (\( \psi_{JT} \)) instead of the junction-to-case thermal resistance (\( R_{\theta JC} \)) can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted). \( R_{\theta JC} \) can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heatsink is applied to an IC package. In all other cases, use of \( R_{\theta JC} \) will inaccurately
estimate the true junction temperature. \( \Psi_{JT} \) is experimentally derived by assuming that the amount of energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimates can be made accurately to within a few degrees Celsius. For more information, see the Layout Guidelines and Semiconductor and IC Package Thermal Metrics application report.

### 10.2.2.6 Selecting VCCI, VDDA/B Capacitor

Bypass capacitors for VCCI, VDDA, and VDDB are essential for achieving reliable performance. It is recommended that one choose low ESR and low ESL surface-mount multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients and capacitance tolerances. Importantly, DC bias on an MLCC will impact the actual capacitance value. For example, a 25-V, 1-\( \mu \)F X7R capacitor is measured to be only 500 nF when a DC bias of 15 V is applied.

#### 10.2.2.6.1 Selecting a VCCI Capacitor

A bypass capacitor connected to VCCI supports the transient current needed for the primary logic and the total current consumption, which is only a few mA. Therefore, a 25-V MLCC with over 100 nF is recommended for this application. If the bias power supply output is a relatively long distance from the VCCI pin, a tantalum or electrolytic capacitor, with a value over 1 \( \mu \)F, should be placed in parallel with the MLCC.

#### 10.2.2.6.2 Selecting a VDDA (Bootstrap) Capacitor

A VDDA capacitor, also referred to as a bootstrap capacitor in bootstrap power supply configurations, allows for gate drive current transients up to 6 A, and needs to maintain a stable gate drive voltage for the power transistor.

The total charge needed per switching cycle can be estimated with

\[
Q_{\text{Total}} = Q_G + \frac{I_{\text{VDD} @100kHz\text{(No Load)}}}{f_{\text{SW}}} = 100nC + \frac{1.5mA}{100kHz} = 115nC
\]

where

- \( Q_G \): Gate charge of the power transistor.
- \( I_{\text{VDD}} \): The channel self-current consumption with no load at 100kHz.

Therefore, the absolute minimum \( C_{\text{Boot}} \) requirement is:

\[
C_{\text{Boot}} = \frac{Q_{\text{Total}}}{\Delta V_{\text{VDDA}}} = \frac{115nC}{0.5V} = 230nF
\]

where

- \( \Delta V_{\text{VDDA}} \) is the voltage ripple at VDDA, which is 0.5 V in this example.

In practice, the value of \( C_{\text{Boot}} \) is greater than the calculated value. This allows for the capacitance shift caused by the DC bias voltage and for situations where the power stage would otherwise skip pulses due to load transients. Therefore, it is recommended to include a safety-related margin in the \( C_{\text{Boot}} \) value and place it as close to the VDD and VSS pins as possible. A 50-V 1-\( \mu \)F capacitor is chosen in this example.

\[
C_{\text{Boot}} = 1\mu F
\]

To further lower the AC impedance for a wide frequency range, it is recommended to have bypass capacitor with a low capacitance value, in this example a 100 nF, in parallel with \( C_{\text{Boot}} \) to optimize the transient performance.

---

**NOTE**

Too large \( C_{\text{BOOT}} \) is not good. \( C_{\text{BOOT}} \) may not be charged within the first few cycles and \( V_{\text{BOOT}} \) could stay below UVLO. As a result, the high-side FET does not follow input signal command. Also during initial \( C_{\text{BOOT}} \) charging cycles, the bootstrap diode has highest reverse recovery current and losses.
10.2.2.6.3 Select a VDDB Capacitor

Channel B has the same current requirements as Channel A. Therefore, a VDDB capacitor (Shown as \( C_{VDD} \) in Figure 36) is needed. In this example with a bootstrap configuration, the VDDB capacitor will also supply current for VDDA through the bootstrap diode. A 50-V, 10-\( \mu \)F MLCC and a 50-V, 220-nF MLCC are chosen for \( C_{VDD} \). If the bias power supply output is a relatively long distance from the VDDB pin, a tantalum or electrolytic capacitor with a value over 10 \( \mu \)F, should be used in parallel with \( C_{VDD} \).

10.2.2.7 Application Circuits with Output Stage Negative Bias

When parasitic inductances are introduced by non-ideal PCB layout and long package leads (e.g. TO-220 and TO-247 type packages), there could be ringing in the gate-source drive voltage of the power transistor during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, there is the risk of unintended turn-on and even shoot-through. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. Below are a few examples of implementing negative gate drive bias.

Figure 37 shows the first example with negative bias turn-off on the channel-A driver using a Zener diode on the isolated power supply output stage. The negative bias is set by the Zener diode voltage. If the isolated power supply, \( V_A \), is equal to 17 V, the turn-off voltage will be $-5.1$ V and turn-on voltage will be $17 \text{ V} - 5.1 \text{ V} \approx 12 \text{ V}$. The channel-B driver circuit is the same as channel-A, therefore, this configuration needs two power supplies for a half-bridge configuration, and there will be steady state power consumption from \( R_Z \).

![Figure 37. Negative Bias with Zener Diode on Iso-Bias Power Supply Output](image-url)
Figure 38 shows another example which uses two supplies (or single-input-double-output power supply). Power supply $V_{A+}$ determines the positive drive output voltage and $V_{A-}$ determines the negative turn-off voltage. The configuration for channel B is the same as channel A. This solution requires more power supplies than the first example, however, it provides more flexibility when setting the positive and negative rail voltages.
The last example, shown in Figure 39, is a single power supply configuration and generates negative bias through a Zener diode in the gate drive loop. The benefit of this solution is that it only uses one power supply and the bootstrap power supply can be used for the high side drive. This design requires the least cost and design effort among the three solutions. However, this solution has limitations:

1. The negative gate drive bias is not only determined by the Zener diode, but also by the duty cycle, which means the negative bias voltage will change when the duty cycle changes. Therefore, converters with a fixed duty cycle (~50%) such as variable frequency resonant converters or phase shift converters which favor this solution.

2. The high side VDDA-VSSA must maintain enough voltage to stay in the recommended power supply range, which means the low side switch must turn-on or have free-wheeling current on the body (or anti-parallel) diode for a certain period during each switching cycle to refresh the bootstrap capacitor. Therefore, a 100% duty cycle for the high side is not possible unless there is a dedicated power supply for the high side, like in the other two example circuits.

Figure 39. Negative Bias with Single Power Supply and Zener Diode in Gate Drive Path
10.2.3 Application Curves

Figure 40 and Figure 41 shows the bench test waveforms for the design example shown in Figure 36 under these conditions: VCC = 5.0 V, VDD = 12 V, fSW = 100 kHz, VDC-Link = 400 V.

Channel 1 (Yellow): INA pin signal.

Channel 2 (Blue): INB pin signal.

Channel 3 (Pink): Gate-source signal on the high side power transistor.

Channel 4 (Green): Gate-source signal on the low side power transistor.

In Figure 40, INA and INB are sent complimentary 3.3-V, 20%/80% duty-cycle signals with 200ns deadtime. The gate drive signals on the power transistor have a 200-ns dead time with 400V high voltage on the DC-Link, shown in the measurement section of Figure 40. Note that with high voltage present, lower bandwidth differential probes are required, which limits the achievable accuracy of the measurement.

Figure 41 shows a zoomed-in version of the waveform of Figure 40, with measurements for propagation delay and deadtime. Importantly, the output waveform is measured between the power transistors’ gate and source pins, and is not measured directly from the driver’s OUTA and OUTB pins.
11 Power Supply Recommendations

The recommended input supply voltage (VCCI) for UCC21220 and UCC21220A is between 3 V and 5.5 V. The output bias supply voltage (VDDA/VDDB) range from 9.2V to 18V. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. One mustn’t let VDD or VCCI fall below their respective UVLO thresholds (For more information on UVLO see VDD, VCCI, and Under Voltage Lock Out (UVLO)). The upper end of the VDDA/VDDB range depends on the maximum gate voltage of the power device being driven by UCC21220 and UCC21220A. The UCC21220 and UCC21220A have a recommended maximum VDDA/VDDB of 18 V.

A local bypass capacitor should be placed between the VDD and VSS pins. This capacitor should be positioned as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is further suggested that one place two such capacitors: one with a value of ≈10-µF for device biasing, and an additional ≤100-nF capacitor in parallel for high frequency filtering.

Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of UCC21220 and UCC21220A, this bypass capacitor has a minimum recommended value of 100 nF.
12 Layout

12.1 Layout Guidelines

Consider these PCB layout guidelines for in order to achieve optimum performance for the UCC21220 and UCC21220A.

12.1.1 Component Placement Considerations

- Low-ESR and low-ESL capacitors must be connected close to the device between the VCCI and GND pins and between the VDD and VSS pins to support high peak currents when turning on the external power transistor.
- To avoid large negative transients on the switch node VSSA (HS) pin, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized.
- It is recommended to bypass using a ≥1-nF low ESR/ESL capacitor, C_DIS, close to DIS pin when connecting to a μC with distance.

12.1.2 Grounding Considerations

- It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal physical area. This will decrease the loop inductance and minimize noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors.
- Pay attention to high current path that includes the bootstrap capacitor, bootstrap diode, local VSSB-referenced bypass capacitor, and the low-side transistor body/anti-parallel diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode by the VDD bypass capacitor. This recharging occurs in a short time interval and involves a high peak current. Minimizing this loop length and area on the circuit board is important for ensuring reliable operation.

12.1.3 High-Voltage Considerations

- To ensure isolation performance between the primary and secondary side, one should avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the UCC21220 and UCC21220A isolation performance.
- For half-bridge, or high-side/low-side configurations, one should try to increase the clearance distance of the PCB layout between the high and low-side PCB traces.

12.1.4 Thermal Considerations

- A large amount of power may be dissipated by the UCC21220 and UCC21220A if the driving voltage is high, the load is heavy, or the switching frequency is high (Refer to Estimating Gate Driver Power Loss for more details). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction to board thermal impedance (θ_JB).
- Increasing the PCB copper connecting to VDDA, VDDB, VSSA and VSSB pins is recommended, with priority on maximizing the connection to VSSA and VSSB (See Figure 43 and Figure 44). However, high voltage PCB considerations mentioned above must be maintained.
- If there are multiple layers in the system, it is also recommended to connect the VDDA, VDDB, VSSA and VSSB pins to internal ground or power planes through multiple vias of adequate size. Ensure that no traces or coppers from different high-voltage planes overlap.
12.2 Layout Example

Figure 42 shows a 2-layer PCB layout example with the signals and key components labeled.

Figure 43 and Figure 44 shows top and bottom layer traces and copper.

**NOTE**

There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance.

PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling.
Layout Example (continued)

Figure 45 and Figure 46 are 3D layout pictures with top view and bottom views.

NOTE

The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance.

Figure 45. 3-D PCB Top View

Figure 46. 3-D PCB Bottom View
13 Device and Documentation Support

13.1 Documentation Support

13.1.1 Related Documentation

For related documentation see the following:
- Isolation Glossary

13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

<table>
<thead>
<tr>
<th>PARTS</th>
<th>PRODUCT FOLDER</th>
<th>SAMPLE &amp; BUY</th>
<th>TECHNICAL DOCUMENTS</th>
<th>TOOLS &amp; SOFTWARE</th>
<th>SUPPORT &amp; COMMUNITY</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21220</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
<tr>
<td>UCC21220A</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
<td>Click here</td>
</tr>
</tbody>
</table>

13.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

13.4 Community Resources

The following links connect to TI community resources. Linked contents are provided “AS IS” by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI’s views; see TI’s Terms of Use.

**TI E2E™ Online Community** *TI’s Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI’s Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

13.5 Trademarks

E2E is a trademark of Texas Instruments.

13.6 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

13.7 Glossary

**SLYZ022 — TI Glossary.**

This glossary lists and explains terms, acronyms, and definitions.

14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Pinout Code</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21220AD</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>40</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>21220A</td>
</tr>
<tr>
<td>UCC21220ADR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>21220A</td>
</tr>
<tr>
<td>UCC21220D</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>40</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>21220</td>
</tr>
<tr>
<td>UCC21220DR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>21220</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer**: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI’s liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
TAPE AND REEL INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21220ADR</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.5</td>
<td>10.3</td>
<td>2.1</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
<tr>
<td>UCC21220DR</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.5</td>
<td>10.3</td>
<td>2.1</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.

www.ti.com 1-May-2019
## TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC21220ADR</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>350.0</td>
<td>350.0</td>
<td>43.0</td>
</tr>
<tr>
<td>UCC21220DR</td>
<td>SOIC</td>
<td>D</td>
<td>16</td>
<td>2500</td>
<td>350.0</td>
<td>350.0</td>
<td>43.0</td>
</tr>
</tbody>
</table>
NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.
D. Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.
E. Reference JEDEC MS-012 variation AC.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated