1 Features

- Hybrid Hysteretic Control (HHC)
  - Best-in-Class Transient Response
  - Easy Compensation Design
- Optimized Low Power Features Enable 75 mW Standby Power Design with PFC on
  - Advanced Burst Mode
  - Opto-Coupler Low Power Operation
  - Helps Enable Compliance to CoC Tier II Standard
- Fast Exit from Burst Mode
- Improved Capacitive Region Avoidance Scheme
- Adaptive Dead-Time
- Internal High-Side Gate Drivers (0.6-A and 1.2-A Capability)
- Robust Soft Start with No Hard Switching
- Over Temperature, Output Over Voltage, Input Over and Under Voltage Protection with Three Levels of Over Current Protections
- Wide Operating Frequency Range (35 kHz to 1 MHz)
- LLC Resonant Controller in SOIC16 with High Voltage Clearance
- Create a Custom Design Using the UCC256301 With the WEBENCH® Power Designer

2 Applications

- Digital TV SMPS
- AC-DC Adapter
- Power Tools
- LED Lighting Applications

3 Description

The UCC256301 is a fully featured LLC controller with integrated high-voltage gate driver. It has been designed to pair with a PFC stage to provide a complete power system using a minimum of external components. The resulting power system is designed to meet the most stringent requirements for standby power without the need for a separate standby power converter, and with PFC stage running all the time. UCC256301 includes a range of features designed to make LLC converter operation well controlled and robust. This device aims to unburden the LLC designer and allow mainstream applications to benefit from efficiency advantages of the LLC topology.

UCC256301 uses hybrid hysteretic control to provide best in class line and load transient response. The control effort is approximately linear proportional to average input current in one cycle. The control makes the open loop transfer function a first order system so that it’s very easy to compensate. The system is always stable with proper frequency compensation.

UCC256301 provides a high efficient burst mode with consistent burst power level during each burst on cycle. The burst power level is programmable and adaptively changes with input voltage, making the optimization of efficiency very easy.

Device Information(1)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC256301</td>
<td>SOIC (16)</td>
<td>9.9 mm x 3.9 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Simplified Schematic
# Table of Contents

1 Features ......................................................... 1
2 Applications ................................................. 1
3 Description .................................................. 1
4 Revision History ............................................. 3
5 Pin Configuration and Functions .......................... 4
6 Specifications ................................................ 5
   6.1 Absolute Maximum Ratings ......................... 5
   6.2 ESD Ratings ............................................. 5
   6.3 Recommended Operating Conditions ............... 5
   6.4 Thermal Information .................................. 6
   6.5 Electrical Characteristics ............................ 6
   6.6 Switching Characteristics ............................. 8
   6.7 Typical Characteristics ............................... 9
7 Detailed Description ...................................... 14
   7.1 Overview ................................................ 14
   7.2 Functional Block Diagram ............................ 16
   7.3 Feature Description .................................. 17
   7.4 Device Functional Modes ............................. 31
8 Application and Implementation ....................... 46
9 Power Supply Recommendations ....................... 61
   9.1 VCC Pin Capacitor ................................... 61
   9.2 Boot Capacitor ......................................... 61
   9.3 RVCC Pin Capacitor ................................... 62
10 Layout ....................................................... 63
   10.1 Layout Guidelines ..................................... 63
   10.2 Layout Example ........................................ 63
11 Device and Documentation Support .................... 64
   11.1 Device Support ......................................... 64
   11.2 Documentation Support (if applicable) .......... 64
   11.3 Receiving Notification of Documentation Updates .. 64
   11.4 Community Resources ................................ 64
   11.5 Trademarks ............................................ 64
   11.6 Electrostatic Discharge Caution ..................... 64
   11.7 Glossary .............................................. 64
12 Mechanical, Packaging, and Orderable Information . 65
4 Revision History

Changes from Revision B (August 2017) to Revision C

- Changed Junction temperature range AMX value from 125°C to 150°C ................................................................. 5

Changes from Revision A (August 2017) to Revision B

- Changed Feature Bullet "Meets CoC Tier II Standard" to "Helps Enable Compliance to CoC Tier II Standard". .................. 1
- Deleted Integrated X-Capacitor Discharge Bullet ............................................................................................................. 1
- Deleted Meets IEC60950 and IEC60065 Standards Bullet ............................................................................................. 1
- Deleted Meet UL60950-1 Bullet ........................................................................................................................................ 1
- Changed Junction temperature range MAX value from 150°C to 125°C. ................................................................. 5
- Changed HIGH VOLTAGE STARTUP, AC zero crossing detection window length for final test current stage values from MIN 46.704, TYP 48.313 and MAX 50.096 to MIN 43 ms, TYP 46 ms, and MAX 52 ms. ....................................................... 7
- Changed BULK VOLTAGE SENSE, Input voltage that allows LLC to start switching MIN value from 2.99 ms to 2.969 ms. ......................................................................................................................... 7

Changes from Original (August 2017) to Revision A

- Deleted the word safe and safety in three locations. ................................................................................................. 14
## 5 Pin Configuration and Functions

### DDB Package
16-Pin SOIC
Top View

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>BLK</td>
<td>4 I</td>
<td>This pin is used to sense the PFC output voltage level. A resistive divider should be used to attenuate the signal before it is applied to this pin. The voltage level on this pin will determine when the LLC converter start/stops switching. The sensed BLK voltage is also used to adjust the burst mode threshold to improve efficiency over the input voltage range.</td>
</tr>
<tr>
<td>BW</td>
<td>8 I</td>
<td>This pin is used to sense the output voltage through the bias winding. The sensed voltage is used for output over voltage protection.</td>
</tr>
<tr>
<td>FB</td>
<td>5 I</td>
<td>LLC stage control feedback input. The amount of current sourced from this pin will determine the LLC input power level.</td>
</tr>
<tr>
<td>GND</td>
<td>11 G</td>
<td>Ground reference for all signals.</td>
</tr>
<tr>
<td>HB</td>
<td>14 I</td>
<td>High-side gate-drive floating supply voltage. The bootstrap capacitor is connected between this pin and pin HS. A high voltage, high speed diode should be connected from RVCC to this pin to supply power to the upper MOSFET driver during the period when the lower MOSFET is conducting.</td>
</tr>
<tr>
<td>HO</td>
<td>15 O</td>
<td>High-side floating gate-drive output.</td>
</tr>
<tr>
<td>HS</td>
<td>16 I</td>
<td>High-side gate-drive floating ground. Current return for the high-side gate-drive current.</td>
</tr>
<tr>
<td>HV</td>
<td>1 I</td>
<td>Connects to Internal HV startup JFET. This pin provides start up power for both PFC and LLC stage. This pin also monitors the AC line voltage for x-capacitor discharge function.</td>
</tr>
<tr>
<td>ISNS</td>
<td>6 I</td>
<td>Resonant current sense. The resonant capacitor voltage is differentiated with a first order filter to measure the resonant current.</td>
</tr>
<tr>
<td>LL/SS</td>
<td>9 I</td>
<td>The capacitance value connected from this pin to ground will define the duration of the soft-start period. This pin is also used to program the burst mode threshold; the resistor divider on this pin programs the burst mode threshold and the threshold scaling factor with BLK pin voltage.</td>
</tr>
<tr>
<td>LO</td>
<td>10 O</td>
<td>Low-side gate-drive output.</td>
</tr>
<tr>
<td>Missing</td>
<td>2 N/A</td>
<td>Functional creepage and clearance</td>
</tr>
<tr>
<td>RVCC</td>
<td>12 P</td>
<td>Regulated 12-V supply. This pin is used to supply the gate driver and PFC controller.</td>
</tr>
<tr>
<td>VCC</td>
<td>3 P</td>
<td>Supply input.</td>
</tr>
<tr>
<td>VCR</td>
<td>7 I</td>
<td>Resonant capacitor voltage sense</td>
</tr>
</tbody>
</table>
6 Specifications

6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted), all voltageages are with respect to GND, currents are positive into and negative out of the specified terminal.[1]

<table>
<thead>
<tr>
<th>Input voltage</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>HV, HB</td>
<td>–0.3</td>
<td>640</td>
<td>V</td>
</tr>
<tr>
<td>BLK, FB, LL/SS</td>
<td>–0.3</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>VCR</td>
<td>–0.3</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>HB - HS</td>
<td>–0.3</td>
<td>17</td>
<td>V</td>
</tr>
<tr>
<td>VCC</td>
<td>–0.3</td>
<td>30</td>
<td>V</td>
</tr>
<tr>
<td>BW, ISNS</td>
<td>–5</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>RVCC output voltage</td>
<td>–0.3</td>
<td>17</td>
<td>V</td>
</tr>
<tr>
<td>DC</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>HO output voltage</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC</td>
<td>HS – 0.3</td>
<td>HB + 0.3</td>
<td>V</td>
</tr>
<tr>
<td>Transient, less than 100ns</td>
<td>HS – 2</td>
<td>HB + 0.3</td>
<td>V</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>LO output voltage</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC</td>
<td>–0.3</td>
<td>RVCC + 0.3</td>
<td>V</td>
</tr>
<tr>
<td>Transient, less than 100ns</td>
<td>–2</td>
<td>RVCC + 0.3</td>
<td>V</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Floating ground slew rate, dVHS/dt</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>–50</td>
<td>50</td>
<td>V/ns</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>HO, LO pulsed current, IOUT_PULSED</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>–0.6</td>
<td>1.2</td>
<td>A</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Junction temperature range, TJ</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>–65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Storage temperature range, TSTG</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>300</td>
<td>260</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Lead temperature</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Soldering, 10 second</td>
<td>±1000</td>
<td>V</td>
</tr>
<tr>
<td>Reflow</td>
<td>±2000</td>
<td>V</td>
</tr>
<tr>
<td>Charged device model (CDM), per JEDEC specification JESD22-C101, all pins[2]</td>
<td>±500</td>
<td></td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>V(ESD)</th>
<th>Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_HBM</td>
<td>Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all HV pins[1]</td>
<td>±1000</td>
<td>V</td>
</tr>
<tr>
<td>V_HBM</td>
<td>Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all other pins[1]</td>
<td>±2000</td>
<td>V</td>
</tr>
<tr>
<td>V_HBM</td>
<td>Charged device model (CDM), per JEDEC specification JESD22-C101, all pins[2]</td>
<td>±500</td>
<td></td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

All voltages are with respect to GND, –40°C < TJ = TA < 125°C, currents are positive into and negative out of the specified terminal, unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN</td>
<td>600</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VDC</td>
<td>13</td>
<td>15</td>
<td>26</td>
<td>V</td>
</tr>
<tr>
<td>VBOOT</td>
<td>10</td>
<td>12</td>
<td>16</td>
<td>V</td>
</tr>
<tr>
<td>CB</td>
<td>0.1</td>
<td>5</td>
<td></td>
<td>µF</td>
</tr>
<tr>
<td>CRVCC</td>
<td>4.7</td>
<td></td>
<td></td>
<td>µF</td>
</tr>
<tr>
<td>IRVCC(max)</td>
<td>100</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
</tbody>
</table>

(1) Not production tested. Ensured by characterization.
Recommended Operating Conditions (continued)

All voltages are with respect to GND, –40°C < T_J = T_A < 125°C, currents are positive into and negative out of the specified terminal, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>T_A Operating ambient temperature</td>
<td>–40</td>
<td>125</td>
<td>°C</td>
<td></td>
</tr>
</tbody>
</table>

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>UCC256301 D (SOIC)</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>R_JA</td>
<td>74.7</td>
<td>°C/W</td>
</tr>
<tr>
<td>R_JC(top)</td>
<td>30.7</td>
<td>°C/W</td>
</tr>
<tr>
<td>R_JB</td>
<td>31.8</td>
<td>°C/W</td>
</tr>
<tr>
<td>Ψ_JT</td>
<td>4.4</td>
<td>°C/W</td>
</tr>
<tr>
<td>Ψ_JB</td>
<td>31.4</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

6.5 Electrical Characteristics

All voltages are with respect to GND, –40°C < T_J = T_A < 125°C, VCC = 15 V, currents are positive into and negative out of the specified terminal, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>SUPPLY VOLTAGE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_CCSshort</td>
<td>Below this threshold, use reduced start up current</td>
<td>0.5</td>
<td>0.6</td>
<td>0.7</td>
<td>V</td>
</tr>
<tr>
<td>V_CCreStartJfet</td>
<td>Below this threshold, re-enable JFET.</td>
<td>10.2</td>
<td>10.5</td>
<td>10.8</td>
<td>V</td>
</tr>
<tr>
<td>V_CCSStartSel</td>
<td>In self bias mode, gate starts switching above this level</td>
<td>25</td>
<td>26</td>
<td>28</td>
<td>V</td>
</tr>
<tr>
<td>V_CCLatch</td>
<td>VCC regulation voltage during latched state</td>
<td>13.5</td>
<td>14.3</td>
<td>15.0</td>
<td>V</td>
</tr>
<tr>
<td>SUPPLY CURRENT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_CCSleep</td>
<td>Current drawn from VCC rail during burst off period</td>
<td>V_CC = 15 V</td>
<td>475</td>
<td>565</td>
<td>700</td>
</tr>
<tr>
<td>I_CCRun</td>
<td>Current drawn from VCC Pin while gate is switching. Excluding Gate Current</td>
<td>V_CC = 15 V, maximum dead time</td>
<td>1.75</td>
<td>2.2</td>
<td>2.65</td>
</tr>
<tr>
<td>I_CCLatch</td>
<td>Current drawn from VCC pin in latched state</td>
<td>V_CC = 15 V</td>
<td>150</td>
<td>330</td>
<td>777</td>
</tr>
<tr>
<td>REGULATED SUPPLY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_RVCC</td>
<td>Regulated supply voltage</td>
<td>V_CC = 15 V</td>
<td>11.60</td>
<td>12</td>
<td>12.40</td>
</tr>
<tr>
<td>V_RVCCUVLO</td>
<td>RVCC under voltage lock out voltage (1)</td>
<td>V_CC = 13 V</td>
<td>11.2</td>
<td>11.8</td>
<td>12.25</td>
</tr>
<tr>
<td>HIGH VOLTAGE STARTUP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_HVLow</td>
<td>Reduced startup pin current</td>
<td>0.28</td>
<td>0.41</td>
<td>0.54</td>
<td>mA</td>
</tr>
<tr>
<td>I_HVHigh</td>
<td>Full startup pin current</td>
<td>7.6</td>
<td>10.20</td>
<td>12.6</td>
<td>mA</td>
</tr>
<tr>
<td>I_HVLeak</td>
<td>HV current source leakage current</td>
<td>1.40</td>
<td>3.37</td>
<td>7.55</td>
<td>µA</td>
</tr>
<tr>
<td>I_HVZCD</td>
<td>Highest AC zero crossing detection test current</td>
<td>0.63</td>
<td>0.77</td>
<td>0.89</td>
<td>mA</td>
</tr>
<tr>
<td>I_XCAPDischarge</td>
<td>X-cap discharge current</td>
<td>9.6</td>
<td>11.47</td>
<td>13.5</td>
<td>mA</td>
</tr>
</tbody>
</table>

(1) Not production tested. Ensured by characterization.
### Electrical Characteristics (continued)

All voltages are with respect to GND, –40°C < \( T_J \) = \( T_A \) < 125°C, VCC = 15 V, currents are positive into and negative out of the specified terminal, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( I_{XCAPZCD} )</td>
<td>AC zero crossing detection window length for first three test current stage (1)</td>
<td>10</td>
<td>11.85</td>
<td>14</td>
<td>ms</td>
</tr>
<tr>
<td>( I_{XCAPZCDLast} )</td>
<td>AC zero crossing detection window length for final test current stage (1)</td>
<td>43</td>
<td>46</td>
<td>52</td>
<td>ms</td>
</tr>
<tr>
<td>( I_{XCAPIdle} )</td>
<td>AC zero crossing detection idle period length (1)</td>
<td>635</td>
<td>704</td>
<td>772</td>
<td>ms</td>
</tr>
<tr>
<td>( I_{XCAPDischarge} )</td>
<td>Time for X-cap discharge current active (1)</td>
<td>327</td>
<td>358</td>
<td>390</td>
<td>ms</td>
</tr>
<tr>
<td><strong>BULK VOLTAGE SENSE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{BLKStart} )</td>
<td>Input voltage that allows LLC to start switching</td>
<td>Voltage rising</td>
<td>2.969</td>
<td>3.05</td>
<td>3.095</td>
</tr>
<tr>
<td>( V_{BLKStop} )</td>
<td>Input voltage that forces LLC operation to stop</td>
<td>Voltage falling</td>
<td>0.85</td>
<td>0.87</td>
<td>0.93</td>
</tr>
<tr>
<td>( V_{BLKOV Rise} )</td>
<td>Input voltage that causes switching to stop</td>
<td>Voltage rising</td>
<td>3.94</td>
<td>4.03</td>
<td>4.11</td>
</tr>
<tr>
<td>( V_{BLKOV Fall} )</td>
<td>Input voltage that causes switching to re-start</td>
<td>Voltage falling</td>
<td>3.64</td>
<td>3.76</td>
<td>3.86</td>
</tr>
<tr>
<td><strong>FEEDBACK PIN</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( R_{FBInternal} )</td>
<td>Internal pull down resistor value</td>
<td>90.7</td>
<td>101.5</td>
<td>112.3</td>
<td>kΩ</td>
</tr>
<tr>
<td>( I_{FB} )</td>
<td>FB internal current source</td>
<td>76.5</td>
<td>85.1</td>
<td>93.6</td>
<td>µA</td>
</tr>
<tr>
<td>( f_{3dB} )</td>
<td>Feedback chain -3dB cut off frequency (2)</td>
<td>1</td>
<td></td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td><strong>RESONANT CURRENT SENSE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{ISNS_OCP1} )</td>
<td>OCP1 threshold</td>
<td>3.97</td>
<td>4.03</td>
<td>4.07</td>
<td>V</td>
</tr>
<tr>
<td>( V_{ISNS_OCP1_S_S} )</td>
<td>OCP1 threshold during soft start (1)</td>
<td>5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_{ISNS_OCP2} )</td>
<td>OCP2 threshold</td>
<td>0.68</td>
<td>0.84</td>
<td>0.99</td>
<td>V</td>
</tr>
<tr>
<td>( V_{ISNS_OCP3} )</td>
<td>OCP3 threshold</td>
<td>0.49</td>
<td>0.64</td>
<td>0.79</td>
<td>V</td>
</tr>
<tr>
<td>( T_{ISNS_OCP2} )</td>
<td>The time the average input current needs to stay above OCP2 threshold before OCP2 is triggered (1)</td>
<td>2</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>( T_{ISNS_OCP3} )</td>
<td>The time the average input current needs to stay above OCP3 threshold before OCP3 is triggered (1)</td>
<td>50</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>( V_{Polarity_Hyst} )</td>
<td>Resonant current polarity detection hysteresian</td>
<td>16.9</td>
<td>30.7</td>
<td>44.7</td>
<td>mV</td>
</tr>
<tr>
<td>( R_{OCP1} )</td>
<td>Number of OCP1 cycles before OCP1 fault is tripped (1)</td>
<td>4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>RESONANT CAPACITOR VOLTAGE SENSE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{CM} )</td>
<td>Internal common mode voltage</td>
<td>2.91</td>
<td>3.02</td>
<td>3.14</td>
<td>V</td>
</tr>
<tr>
<td>( I_{RAMP} )</td>
<td>Frequency compensation ramp current source value</td>
<td>1.63</td>
<td>1.84</td>
<td>2.10</td>
<td>mA</td>
</tr>
<tr>
<td>( I_{Mismatch} )</td>
<td>Pull up and pull down ramp current source mismatch (3)</td>
<td>–1.25</td>
<td>1.25</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td><strong>SOFT START</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{SSUp} )</td>
<td>Current output from SS pin to charge up the soft start capacitor</td>
<td>21.8</td>
<td>25.8</td>
<td>29.8</td>
<td>µA</td>
</tr>
<tr>
<td>( R_{SSDown} )</td>
<td>SS pin pull down resistance</td>
<td>222</td>
<td>401</td>
<td>580</td>
<td>Ω</td>
</tr>
</tbody>
</table>

(1) Not production tested. Ensured by design.
(3) \( I_{Mismatch} \) calculated as average of \((I_{PD}-(I_{PD}+I_{PU}))/((I_{PD}+I_{PU})/2)\) and \((I_{PU}-(I_{PD}+I_{PU}))/((I_{PD}+I_{PU})/2)\)
Electrical Characteristics (continued)

All voltages are with respect to GND, –40°C < \( T_J = T_A < 125°C \), VCC = 15 V, currents are positive into and negative out of the specified terminal, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>GATE DRIVER</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{LOL} ) LO output low voltage</td>
<td>( I_{sink} = 20 , mA )</td>
<td>0.027</td>
<td>0.052</td>
<td>0.087</td>
<td>V</td>
</tr>
<tr>
<td>( V_{RVCC} - V_{LOH} ) LO output high voltage</td>
<td>( I_{source} = 20 , mA )</td>
<td>0.113</td>
<td>0.178</td>
<td>0.263</td>
<td>V</td>
</tr>
<tr>
<td>( V_{HOL} - V_{HS} ) HO output low voltage</td>
<td>( I_{sink} = 20 , mA )</td>
<td>0.027</td>
<td>0.053</td>
<td>0.087</td>
<td>V</td>
</tr>
<tr>
<td>( V_{HB} - V_{HOH} ) HO output high voltage</td>
<td>( I_{source} = 20 , mA )</td>
<td>0.113</td>
<td>0.173</td>
<td>0.263</td>
<td>V</td>
</tr>
<tr>
<td>( V_{HB\text{-HSUVLORise}} ) High side gate driver UVLO rise threshold</td>
<td></td>
<td>7.35</td>
<td>7.94</td>
<td>8.70</td>
<td>V</td>
</tr>
<tr>
<td>( V_{HB\text{-HSUVLOFall}} ) High side gate driver UVLO fall threshold</td>
<td></td>
<td>6.65</td>
<td>7.25</td>
<td>7.76</td>
<td>V</td>
</tr>
<tr>
<td>( I_{source_{pk}} ) HO, LO peak source current</td>
<td></td>
<td>–0.6</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>( I_{sink_{pk}} ) HO, LO peak sink current</td>
<td></td>
<td>1.2</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td><strong>BOOTSTRAP</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{BOOT_QUIESC_ENT} ) (HB - HS) quiescent current</td>
<td>HB – HS = 12 V</td>
<td>51.10</td>
<td>74.40</td>
<td>97.70</td>
<td>µA</td>
</tr>
<tr>
<td>( I_{BOOT_LEAK} ) HB to GND leakage current</td>
<td></td>
<td>0.02</td>
<td>0.40</td>
<td>5.40</td>
<td>µA</td>
</tr>
<tr>
<td>( t_{ChargeBoot} ) Length of charge boot state</td>
<td></td>
<td>234</td>
<td>267</td>
<td>296</td>
<td>µs</td>
</tr>
<tr>
<td><strong>BIAS WINDING</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{BWOVRise} ) Output voltage OVP</td>
<td></td>
<td>–4.1</td>
<td>–3.97</td>
<td>–3.86</td>
<td>V</td>
</tr>
<tr>
<td><strong>BURST MODE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( R_{LL} ) LL voltage scaling resistor value</td>
<td></td>
<td>240</td>
<td>250</td>
<td>258</td>
<td>kΩ</td>
</tr>
<tr>
<td><strong>ADAPTIVE DEADTIME</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( dV_{HS}/dt ) Detectable PSN slew rate</td>
<td></td>
<td>±1</td>
<td>±50</td>
<td></td>
<td>V/ns</td>
</tr>
<tr>
<td><strong>FAULT RECOVERY</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( t_{PauseTimeOut} ) Paused timer</td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td>s</td>
</tr>
<tr>
<td><strong>THERMAL SHUTDOWN</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( T_{J_r} ) Thermal shutdown temperature</td>
<td>Temperature rising</td>
<td>125</td>
<td>140</td>
<td></td>
<td>°C</td>
</tr>
</tbody>
</table>

6.6 Switching Characteristics

All voltages are with respect to GND, –40°C < \( T_J = T_A < 125°C \), VCC = 12 V, currents are positive into and negative out of the specified terminal, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{r(LO)} ) Rise time</td>
<td>10% to 90%, 1-nF load</td>
<td>18</td>
<td>35</td>
<td>50</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{f(LO)} ) Fall time</td>
<td>10% to 90%, 1-nF load</td>
<td>15</td>
<td>25</td>
<td>50</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{r(HO)} ) Rise time</td>
<td>10% to 90%, 1-nF load</td>
<td>18</td>
<td>35</td>
<td>50</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{f(HO)} ) Fall time</td>
<td>10% to 90%, 1-nF load</td>
<td>15</td>
<td>25</td>
<td>50</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{DT_{(min)}} ) Minimum dead time</td>
<td></td>
<td>100</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{DT_{(max)}} ) Maximum dead time (dead time fault)</td>
<td></td>
<td>150</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>( t_{Qn_{(min)}} ) Minimum gate on time</td>
<td></td>
<td>250</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>( t_{Qn_{(max)}} ) Maximum gate on time</td>
<td></td>
<td>14.5</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
</tbody>
</table>

(1) Not production tested. Ensured by design.
6.7 Typical Characteristics

Figure 1. \( I_{HVHigh} \) vs Temperature

Figure 2. \( I_{HVLow} \) vs Temperature

Figure 3. \( I_{HVLeak} \) vs Temperature

Figure 4. \( I_{BOOT_QUIESCENT} \) vs Temperature

Figure 5. \( I_{BOOT_LEAK} \) vs Temperature

Figure 6. \( I_{RAMP} \) vs Temperature
Typical Characteristics (continued)

- **Figure 7.** $I_{\text{MISMATCH}}$ vs Temperature
- **Figure 8.** $R_{LL}$ vs Temperature
- **Figure 9.** $V_{RVCC}$ vs Temperature
- **Figure 10.** $V_{RVCC}$ vs Temperature
- **Figure 11.** $I_{\text{CCSleep}}$ vs Temperature
- **Figure 12.** $I_{\text{CCRun}}$ vs Temperature
Typical Characteristics (continued)

Figure 13. V_{CM} vs Temperature

Figure 14. R_{FB} vs Temperature

Figure 15. I_{FB} vs Temperature

Figure 16. I_{SSUp} vs Temperature

Figure 17. R_{SSDown} vs Temperature

Figure 18. I_{XCAPDischarge} vs Temperature
Typical Characteristics (continued)

Figure 19. $I_{HVZCD}$ vs Temperature

Figure 20. $I_{HB-HSUVRise}$ vs Temperature

Figure 21. $I_{HB-HSUVFall}$ vs Temperature

Figure 22. $V_{LOL}$ vs Temperature

Figure 23. $V_{RVCC-VLOH}$ vs Temperature

Figure 24. $V_{HOL}$ - $V_{HS}$ vs Temperature
Typical Characteristics (continued)

Figure 25. $V_{HB} - V_{HOH}$ vs Temperature

Figure 26. $V_{CCStartSel}$ vs Temperature

Figure 27. $V_{CCReStartJfet}$ vs Temperature
7  Detailed Description

7.1  Overview

The high level of integration of UCC256301 enables significant reduction in the list of materials and solution size without compromising functionality. UCC256301 achieves extremely low standby power using burst mode. The device’s novel control scheme offers excellent transient performance and simplified compensation.

Many consumer applications with mid-high power consumption, including large screen televisions, AC-DC adapters, server power supplies, and LED drivers, employ PFC + LLC power supplies because they offer improved efficiency, and small size, compared with a PFC + Flyback topology. A disadvantage of the PFC + LLC power supply system is that it naturally offers poor light load efficiency and high no-load power because the LLC stage requires a minimum amount of circulating current to maintain regulation. To meet light load efficiency and no load power requirement it is therefore necessary to use an auxiliary flyback converter that runs continuously and allows the main PFC + LLC power system to be shut down when the system enters low power or standby mode. UCC256301 LLC controller is designed to make a LLC power supply system with advanced control algorithm and high efficient burst mode. UCC256301 contains a number of novel features that enable it to offer excellent light load efficiency and no load power. This will allow customers to design power systems that meet 150-mW no-load power target without needing an auxiliary flyback converter. UCC256301 includes a high-voltage startup JFET to initially charge the VCC capacitor to provide the energy needed to start the PFC and LLC power system. Once running, power for the PFC and LLC controllers is derived from a bias winding on the LLC transformer.

UCC256301 uses a novel control algorithm, Hybrid Hysteretic Control (HHC), to achieve regulation. In this control algorithm, the switching frequency is defined by the resonant capacitor voltage, which carries accurate input current information. Therefore, the control effort controls the input current directly. This enables excellent load and line transient response, and high efficient burst mode. In addition, comparing with traditional Direct Frequency Control (DFC), HHC changes the system to a first order system. Therefore, the compensation design is much easier and can achieve higher loop bandwidth.

UCC256301 includes robust algorithms for avoiding ZCS operation region. When near ZCS operation is detected, UCC256301 over-rides the feedback signal and ramps up the switching frequency until operation is restored. After which the switching frequency is ramped back down at a rate determined by the soft-start capacitor until control has been handed back to the voltage control loop.

UCC256301 monitors the half-bridge switched node to determine the required dead-time in the gate signals for the outgoing and incoming power switches. In this way the dead-time is automatically adjusted to provide optimum efficiency and security of operation. UCC256301 includes an algorithm for adaptive dead-time that makes its operation inherently robust compared with alternative parts.
Overview (continued)

UCC256301 includes high and low-side drivers that can directly drive LLC power stage delivering up to 1-kW peak/500-W continuous power. This allows complete and fully featured power systems to be realized with minimum component count.

An integrated high voltage JFET allows the power system to be regulating its output voltage within one second of the mains voltage appearing at the input of the PFC stage. UCC256301 provides start-up power for both the LLC and PFC stages. Once operating, the JFET is switched OFF to limit power dissipation in the package and reduce standby power consumption.

At low output power levels UCC256301 automatically transitions into light-load burst mode. The LLC equivalent load current level during the burst on period is a programmable value. The space period between bursts is terminated by the secondary voltage regulator loop based on the FB pin voltage. During burst mode, the resonant capacitor voltage is monitored so that the first and last burst pulse widths are fully optimized for best efficiency. This method allows UCC256301 to achieve higher light-load efficiency and reduced no-load power compared with alternative parts.

In addition, UCC256301 enables the opto-coupler to operate at a low power mode, which can save up to 20 mW at standby mode comparing with conventional solution.

Additional protection features of UCC256301 include three-level over current protection, output over voltage protection, input voltage OVP and UVP, gate driver UVLO protection, and over temperature protection.

The key features of UCC256301 can be summarized as follows:

- Integrated high voltage start up and high voltage gate driver
- Hybrid Hysteretic Control helps achieve best in class load and line transient response
- Optimized light load burst mode enables 150-mW standby power design
- Improved capacitive region operation prevention scheme
- Adaptive dead time
- X-capacitor discharge
- Wide operating frequency range (35 kHz ~ 1 MHz)
7.2 Functional Block Diagram
7.3 Feature Description

7.3.1 Hybrid Hysteretic Control

UCC256301 uses a novel control scheme – Hybrid Hysteretic Control (HHC) - to achieve best in class line and load transient performance. The control method makes the compensator very easy to design. The control method also makes light load management easier and more efficient. Improved line transient enables lower bulk capacitor/output capacitor value and saves system cost.

HHC is a control method which combines traditional frequency control and charge control – It is charge control with added frequency compensation ramp. Comparing with traditional frequency control, it changes the power stage transfer function from a 2nd order system to a 1st order system, so that it is very easy to compensate. The control effort is directly related to input current, so the line and load transients are best in class. Comparing with charge control, the hybrid hysteretic control avoids unstable condition by adding in a frequency compensation ramp. The frequency compensation makes the system always stable, and makes the output impedance lower as well. Lower output impedance makes the transient performance better than charge control.

In summary, the problems solved by HHC are:
- Help LLC converters achieve best in class load transient and line transient
- Changes the small-signal transfer function to a 1st order system which is very easy to compensate, and can achieve very high bandwidth
- Inherently stable via frequency compensation
- Makes burst mode control high efficiency optimization much easier

Figure 28 shows the HHC implementation in UCC25630: a capacitor divider (C1 and C2) and two well matched controlled current source.

![Figure 28. UCC256301 HHC Implementation](image-url)
Feature Description (continued)

The resonant capacitor voltage is divided down by the capacitor divider formed by C1 and C2. The current sources are controlled by the gate drive signals. When high side switch is on, turn on the upper current source to inject a constant current into the capacitor divider; when low side switch is on, turn on the lower current source to pull the same amount of constant current outside of the capacitor divider. The two current sources add a triangular compensation ramp to the \( V_{CR} \) node. The current sources are supplied by a reference voltage \( V_{ref} \). This voltage needs to be equal to or larger than twice of the common mode voltage \( V_{CM} \). The divided resonant capacitor voltage and the compensation ramp voltage are then added together to get \( V_{CR} \) node voltage. If the frequency compensation ramp dominates, the \( V_{CR} \) node voltage will look like a triangular waveform, and the control will be similar to direct frequency control. If the resonant capacitor voltage dominates, the shape of the \( V_{CR} \) node voltage will look like the actual resonant capacitor voltage, and the control will be similar to charge control. This is why the control method is called “hybrid” and the compensation ramp is called frequency compensation.

This set up has an inherent negative feedback to keep the high side and low side on time balanced, and also keep the common mode voltage at \( V_{CR} \) node at \( V_{CM} \).

There are two input signals needed for the new control scheme: \( V_{CR} \) and \( V_{COMP} \). \( V_{CR} \) is the sum of the scaled down version of the resonant capacitor voltage and the frequency compensation ramp. \( V_{COMP} \) is the voltage loop compensator output. The waveform below shows how the high-side and low-side switches are controlled based on \( V_{CR} \) and \( V_{COMP} \). The common mode voltage of \( V_{CR} \) is \( V_{CM} \).

\[
\begin{align*}
V_{thh} &= V_{CM} + \frac{V_{comp}}{2} \\
V_{thl} &= V_{CM} - \frac{V_{comp}}{2}
\end{align*}
\]  

(1)  
(2)

The \( V_{CR} \) voltage is compared with the two thresholds. When \( V_{CR} > V_{thh} \), turn off high side switch; when \( V_{CR} < V_{thl} \), turn off low side switch. HO and LO turn on edges are controlled by adaptive dead time circuit.

![Figure 29. HHC Gate On/Off Control Principle](image-url)
Feature Description (continued)

7.3.2 Regulated 12-V Supply

RVCC pin is the regulated 12-V supply which can supply up to 100-mA current. The regulated rail is used to supply the PFC, and LLC gate driver. RVCC has under voltage lock out (UVLO) function. If during normal operation, RVCC voltage is less than RVCCUVLO threshold. It is treated as a fault and the system will enter FAULT state. Details about the FAULT handling will be discussed in the section.

7.3.3 Feedback Chain

Control of output voltage is provided by a voltage regulator circuit located on the secondary side of the isolation barrier. The demand signal from the secondary regulator circuit is transferred across the isolation barrier using an opto-coupler and is fed into the FB pin on UCC25630. This section discusses about the whole feedback chain.

The feedback chain has the following functions:
- Optocoupler feedback signal input and bias
- System external shut down
- Soft start function selection by a pick lower block
- Burst mode selection by a pick higher block
- Convert single ended feedback demand to two thresholds V_{thh} and V_{thl}; and V_{CR} comparison with the

thresholds and the common mode voltage V_{CM}

![Figure 30. Feedback Chain Block Diagram](image-url)
Feature Description (continued)

The timing diagram below shows the FB chain waveforms. The sequence is normal soft start followed by a ZCS event, and load step into burst mode, and then come out of burst mode.

![Feedback Chain Timing Diagram](image)

Figure 31. Feedback Chain Timing Diagram

### 7.3.4 Optocoupler Feedback Signal Input and Bias

The secondary regulator circuit and optocoupler feedback circuit all add directly to the no load power consumed by the system. To achieve very low no load power it is necessary to drive the optocoupler in a low current mode.

As shown in Figure 31, a constant current source IFB is generated out of VCC voltage and connected to FB pin. A resistor RFB is also connected to this current source with a PMOS in series. During normal operation, the PMOS is always on. The PMOS limits the maximum voltage on the FBreplica.

$$ I_{FB} = I_{opto} + I_{RFB} $$  \(3\)

From this equation, when $I_{opto}$ increases, $I_{RFB}$ will decrease, making FBreplica decrease. In this way, the control effort is inverted. This circuit can also limit the optocoupler maximum current to be $I_{FB}$. A conventional way to bias the optocoupler is using a pull up resistor on the collector of the optocoupler output. To reduce the power consumption, the pull up resistor needs to be big, which will limit the loop bandwidth. For the bias current method used in UCC25630, the optocoupler current is limited and there is no loop bandwidth issue.
7.3.5 System External Shut Down

This function provides a way to shut down the system by an external signal. When the FBreplica is less than the burst mode threshold, stop LLC switching. When FBLessThanBMT is true for more than 200 ms, go to 1s pause state and try to re-start. Before LLC starts switching, the system has to make sure that FBLessThanBMT is not true. If FBreplica is constantly held low by an external signal, the system will not start again.

This function can be used for system on/off control or any other fault shut down which isn’t included in UCC25630. To implement this function, an external biased optocoupler is needed. The schematic below is an example of such implementation.

![Figure 32. External Disable Example Circuit](image-url)
Feature Description (continued)

7.3.6 Pick Lower Block and Soft Start Multiplexer

This part of the circuit consists of 3 elements:
• A pick lower block
• A MUX which selects AVDD or SS signal as the second input to the pick lower block
• A SS control block which handles the charge and discharge of the SS capacitor in case of a ZCS fault

The pick lower block has two inputs. The first input is FBreplica. The second input is selected between AVDD and SS pin voltage. The other output of the block is the lower of the two inputs.

The MUX selects between SS and AVDD. The selection is based on SSEnd (soft start end) signal, which is an output of the SS Ctrl block. SSEnd is high when SS is higher than FBreplica, and soft start process has been initiated by the state machine, and there is no ZCS condition. Switching to AVDD after soft start has ended helps make sure that during non-soft start or non-ZCS fault condition, FBreplica signal is always sent through the pick lower block. It also releases the SS pin to do the other function – light load threshold programming.

The SS control block handles the charge and discharge of the SS capacitor in case of a ZCS fault. It reset the SSEnd signal when ZCS happens, so the effect of pulling down on SS pin to increase the switching frequency can pass through the pick lower block. The relationship of the SS control block inputs and outputs is the following:

\[ \text{SSEnd} = \text{SSEn} \& (\text{IZCS}) \& (\text{IFBLessThanSS}) \]  
\[ \text{ChargeSS} = \text{SSEn} \& (\text{ISSEnd}) \& (\text{IZCS}) \]  

7.3.7 Pick Higher Block and Burst Mode Multiplexer

The output of the pick lower block goes into a pick higher block, which selects the higher of the pick lower block output and the burst mode threshold setting.

The burst mode multiplexer selects between BMT and ground. During soft start, the multiplexer selects ground. The startup process is open loop and controlled by the soft start ramp. Burst mode is not enabled during soft start phase.

After soft start, the higher of the two inputs are sent to the differential amplifier. The other output is a comparator output FBLessThanBMT. It is sent to the waveform generator state machine to control burst mode and system external shut down.

7.3.8 VCR Comparators

The output of the pick higher block is sent to a differential amplifier to convert the signal to two thresholds symmetrical to Vcm. The difference between the two thresholds Vthh and Vthl equals the input amplitude. The VCR pin voltage is then compared with Vthh, Vthl, and Vcm. The results are sent to the waveform generator.
Feature Description (continued)

7.3.9 Resonant Capacitor Voltage Sensing

The resonant capacitor voltage sense pin senses the resonant capacitor voltage through a capacitor divider. Inside the device, two well matched, controlled current sources are connected to VCR pin to generate the frequency compensation ramp. The on/off control signals in of the two current sources come from the waveform generator block.

During waveform generator IDLE state or before startup, short VCR node to Vcm. This action will help reduce the startup peak current, and help VCR voltage to settle down quickly during burst mode.

![VCR Block Diagram](image)

The ramp current on/off sequence is shown in Figure 34. The ramp current is on all the time. It changes direction at the falling edge of high side on or low side on signal.

![VCR Compensation Ramp Current On/Off](image)

On VCR pin, a capacitor divider is used to mix the resonant capacitor waveform and the compensation ramp waveform. Adjusting the size of the external capacitors can change the contribution of charge control and direct frequency control. Assume the divided down version of the resonant capacitor voltage by the capacitor divider is \( V_{\text{div}} \), the compensation ramp current resulted voltage on VCR pin is \( V_{\text{ramp}} \). If \( V_{\text{div}} \) is much larger than \( V_{\text{ramp}} \), the control method is similar to charge control, in which the control effort is proportional to the input charge of one switching cycle. If \( V_{\text{ramp}} \) is much larger than \( V_{\text{div}} \), the control method is similar to direct frequency control, in which the control effort is proportional to the switching frequency. The most optimal transient response can be achieved by adjusting the ratio between \( V_{\text{div}} \) and \( V_{\text{ramp}} \).
Feature Description (continued)

7.3.10 Resonant Current Sensing

The ISNS pin is connected to the resonant capacitor using a high voltage capacitor. The capacitor CISNS and the resistor RISNS form a differentiator. The resonant capacitor voltage is differentiated to get the resonant current. The differentiated signal is AC and goes both positive and negative. In order to sense the zero crossing, the signal is level shifted using an op amp adder. IPolarity comparator detects the direction of the resonant current. The digital state machine implements a blanking time on IPolarity – IPolarity edges during the first 400ns of dead time are ignored.

OCP2 and OCP3 thresholds are based on average input current. To get the average input current, the differentiator output is multiplexed with the high side switch on signal HSON: when HS is on, the MUX output is the differentiator output; when HS is off, the MUX output is 0. The MUX output is then averaged using a low pass filter. The output of the filter is the sensed average input current. Note that the MUX needs to pass through both positive and negative voltages. OCP2 and OCP3 faults have a 2ms and 50ms timer respectively. Only when the OCP2/OCP3 comparators output high for continuous 2ms or 50ms, the faults will be activated.

OCP1 threshold is set on the peak resonant current. The voltage on the ISNS pin gets compared to OCP1 threshold OCP1Th directly. The peak resonant current is checked once per cycle on the positive half cycle. OCP1 fault is only activated when there are 4 consecutive cycles of OCP1 event detected. During start up, the OCP1 comparator output of the first 15 cycles are ignored.

![ISNS Block Diagram](image-url)

**Figure 35. ISNS Block Diagram**
Feature Description (continued)

7.3.11 Bulk Voltage Sensing

The BLK pin is used to sense the LLC DC input voltage (bulk voltage) level. The comparators on BLK pin set the following thresholds:

- Bulk voltage level when LLC starts switching – BLKStartTh
- Bulk voltage level when LLC stops switching – BLKStopTh
- Bulk voltage level when bulk over voltage fault is generated – BLKOVRiseTh
- Bulk voltage level when bulk over voltage fault is cleared – BLKOVFallTh

BLKOV signal is generated by one comparator with two thresholds selected by a MUX. This is to create necessary hysteresis for the BLKOV fault. The BLKSns signal is buffered and sent to burst mode threshold generation block to implement the adaptive burst mode threshold.

Figure 36 shows the block diagram of the BLK pin.

Figure 36. VCR Compensation Ramp Current On/Off

Figure 37. Timing Diagram of BLK Operations
Feature Description (continued)

7.3.12 Output Voltage Sensing

The output voltage is sensed through the bias winding (BW) voltage sense pin. The sensed output voltage is compared with a fixed threshold to generate output OVP fault. The block diagram of the bias winding voltage sense block is shown below.

![Bias Winding Sensing Block Diagram](image)

**Figure 38. Bias Winding Sensing Block Diagram**

The bias winding sense block consists of an inverting op amp to flip the BW signal. The flipped BW signal is then peak detected and sampled at low side turn off edge. The sampled voltage represents the output voltage during this cycle. The S/H output is then compared with OVP comparator. Shown below is the timing diagram of the BW sense block.

![Timing Diagram of BW Sense Block](image)

**Figure 39. Timing Diagram of BW Sense Block**
Feature Description (continued)

7.3.13 High Voltage Gate Driver

The low-side gate driver output is LO. The gate driver is supplied by the 12-V RVCC rail.

The high-side driver module consists of three physical device pins. HB and HS form the positive and negative rails, respectively, of the high-side driver, and HO connects to the gate of the upper half-bridge MOSFET.

During periods when the lower half-bridge MOSFET is conducting, HS is shorted to GND via the conducting lower MOSFET. At this time power for the high side driver is obtained from RVCC via high voltage diode DBOOT, and capacitor CBOOT is charged to RVCC minus the forward drop on the diode.

During periods when the upper half-bridge MOSFET is conducting, HS is connected the LLC input voltage rail. At this time the HV diode is reverse biased and the high side driver is powered by charge stored in CBOOT.

The slew on HS pin is detected for adaptive dead time adjustment. The next gate is only turned on when the slew on HS pin is finished.

Both the high-side and low side gate drivers have under voltage lock out (UVLO) protection. The low side gate driver UVLO is implemented on RVCC; the high side gate driver UVLO is implemented on (HB - HS) voltage.

When operating at light load, UCC256301 enters burst mode. During the burst off period, the gate driver enters low power mode to reduce power consumption.

The block diagram of the gate driver is shown in Figure 40.

![Figure 40. Gate Driver Block Diagram](image-url)
Feature Description (continued)

7.3.14 Protections

7.3.14.1 ZCS Region Prevention

Capacitive region is an LLC operation region in which the voltage gain increases when the switching frequency increases. It is also called ZCS region. Capacitive mode operation should be avoided for two reasons:

- The feedback loop becomes positive feedback in capacitive region
- The MOSFET may be damaged because of body diode reverse recovery

To make sure that capacitive region operation does not happen, we need to first rely on the slew done signal. If there is a slew done signal detected, it suggests that the opposite body diode must not be conducting and to turn on the next FET. If there is no slew detected, IPolarity signal is used. The next gate will be turned on at the next IPolarity flip event. The IPolarity flip indicates that the capacitive operation cycle has already passed. The resonant current reverses the direction and begins to discharge the switch node. When the capacitive operation cycle has passed, the system enters a high frequency oscillation stage, where the oscillation frequency is determined by the parasitic elements in the circuit. In this stage, the body diode is no longer conducting and it is allowed to turn on the next gate.

However, in the high frequency oscillation stage, the resonant current may be so small that the IPolarity detection is missed. In this case, the next gate will be turned on by maximum dead time timer expiration.

In addition to preventing the next gate from turning on when the opposite body diode is conducting, the switching frequency is forced to ramp up until there is a cycle with no capacitive region operation detected.

The capacitive region detection is done by checking the resonant current polarity at HSON or LSON falling edge. If the resonant current is positive at LSON falling edge, or negative at HSON falling edge, the ZCS signal in the waveform generator is turned high. The ZCS signal keeps high until there is a half cycle without capacitive region operation happens.

The force ramping up of the switching frequency is done by pull the SS pin down by a resistor to ground. Details will be discussed in SS pin section.

Below is the flow chart of capacitive region prevention algorithm:
Feature Description (continued)

Figure 41. Gate Driver Block Diagram

Figure 42. Timing Diagram of a ZCS Event
Feature Description (continued)

7.3.14.2 Over Current Protection (OCP)

There are three levels of OCP:
1. OCP1: peak current protection (highest threshold)
   1. Fault action: count OCP1 cycles and shut down power stage if counter exceeds preset value
2. OCP2: average input current protection (high threshold)
   1. Fault action: if above threshold for 2 ms, shut down
3. OCP3: average input current protection (low threshold)
   1. Fault action: if above threshold for 50 ms, shut down

The circuit block diagram has been discussed in the Resonant Current Sensing section.

7.3.14.3 Over Output Voltage Protection (VOUTOVP)

This is the output over voltage protection. VOUTOVP threshold is set on the bias winding voltage sense. The VOUTOVP trip point can be set by configuring the voltage divider on BW pin.

7.3.14.4 Over Input Voltage Protection (VINOVP)

This is the input over voltage protection. The fault actions have been discussed in the BLK section. The trip point can be set by configuring the voltage divider on BLK pin.

7.3.14.5 Under Input Voltage Protection (VINUVP)

This is the input under voltage protection. The fault actions have been discussed in the BLK section. The trip point can be set by configuring the voltage divider on BLK pin.

7.3.14.6 Boot UVLO

This is the high side gate driver UVLO. When (HB – HS) voltage is less than the threshold, the high side gate output will be shut down.

7.3.14.7 RVCC UVLO

This is the regulated 12-V UVLO. When RVCC voltage is less than the threshold, both the high side gate output and the low-side gate output will be turned off.

7.3.14.8 Over Temperature Protection (OTP)

This is the device over temperature protection. When OTP fault is tripped, if the device is switching, the switching will stop. If the device is in HV start up stage and JFET is on, the JFET will be turned off. Details of the OTP fault handling will be discussed in the Device Functional Modes section.

There are two digital state machines in the system:
• System States and Faults State Machine
• Waveform Generator Stage Machine

The system states control state machine controls system operation states and faults. The waveform generator state machine controls the gate driver behavior.
7.4 Device Functional Modes

7.4.1 Burst Mode Control

The efficiency of an LLC converter power stage drops rapidly with falling output power. To maintain reasonable light load efficiency it is necessary to operate the LLC converter in burst mode. In this mode the LLC converter operates at relatively high power for a short burst period and then all switching is stopped for a space period. During the Burst period excess charge is transferred to and stored in the output capacitor. During the Space period this stored charge is used to supply the load current. Providing an effective light-load scheme is a particular problem for an LLC controller that is located on the primary side of the isolation barrier. This is because the feedback demand signal (\(V_{COMP}\)) is mainly a function of input/output voltage ratio and only loosely related to load current. The normal method of placing a couple of thresholds in the \(V_{COMP}\) voltage window to switch OFF and ON the LLC converter does not work effectively. Another issue with the conventional method is that when burst on, the switching pulses are determined by \(V_{COMP}\), which is usually at initial burst on, and decays as the output voltage rises. The resulting inductor current will be big at first and then decays. This is not optimal because the big current at first may create mechanical vibration. The high switching frequency afterwards may cause two much switching loss.

For an advanced burst mode, the following features are desired:
- The power delivered by each burst should be relatively constant for a certain load.
- The Burst power is set high enough to provide reasonable LLC converter efficiency and low enough to avoid acoustic noise and excessive output voltage ripple.
- When burst on, the average capacitor voltage should settle to \(V_{IN}/2\) as fast as possible for best efficiency.
- The switching frequency or burst power level of each burst pulse should be optimized for efficient operation.
- The burst pattern of each burst should be relatively constant.
- There should be no audible noise.
- Burst mode performance should be consistent across input voltage range.

The HHC method makes the control of the burst mode very straight forward. The block diagram is a functionally accurate description of the burst mode control method in UCC25630.

![Figure 43. Burst Mode Control Block Diagram](image)

The control effort is selected between the higher of the two signals: 1) the voltage loop compensator output (\(V_{COMP}\)) or 2) the Burst Mode Threshold level (BMT). When \(V_{COMP}\) goes below BMT, continue switching for a fixed number of switching cycles, then stop. Always switch while \(V_{COMP}\) is higher than BMT. If soft start isn’t done yet, send the COMP (controlled by soft start ramp). BMT is programmable and adaptively changed with input voltage. The last pulse of each burst on period is turned off when the resonant capacitor voltage equals \(V_{IN}/2\). In HHC method, this is approximately equivalent to VCR node voltage equals the common mode voltage VCM. This operation keeps the resonant capacitor voltage to about \(V_{IN}/2\) for each burst off period, thus enabling the burst pattern to settle as soon as possible during burst on period.
Device Functional Modes (continued)

7.4.2 High Voltage Start-Up

UCC256301 uses a self bias start up scheme, thus eliminating the need of a separate auxiliary flyback power stage. When AC is first plugged in, PFC and LLC are both off. HV pin JFET will be enabled and will start to deliver current from a source connected to the HV pin to the VCC capacitor. Once the VCC pin voltage exceeds its VCCStartSwitching threshold, the current source will be turned off and RVCC will be enabled to turn on the PFC. When PFC output voltage reaches a certain level, LLC is turned on. When LLC is operating and the output voltage is established, the bias winding will supply current for both the PFC and the LLC controller devices. More details of the operation will be discussed in the Device Functional Modes section.

7.4.3 X-Capacitor Discharge

X-capacitors used in EMC filters on the AC side of the diode bridge rectifier must have means to allow them to discharge to a reasonable voltage within a certain time, this is to ensure that voltage does not remain present on the pins of the main cord indefinitely.

Typically explicit discharge resistors are provided in parallel with the capacitors to provide this discharge path, but these resistors then lead to fixed standing power loss as long as the power supply is connected to AC, and can be significant in the context of achieving very low standby power.

For every 100 nF of capacitance, a maximum bleed resistor of 10 MΩ must be added in parallel. For a typical 60-W to 100-W power supply with a typical capacitance of 330 nF, this requires 3 MΩ of discharge resistance. At nominal high line 230 V, these resistors dissipate 17.63 mW of standing power loss. Thus it is necessary to find alternative ways to discharge the X-capacitors using switched discharge paths, which avoid the static standing loss.

There are several standards about X-capacitor discharge. IEC60950 and IEC60065 requires that the discharge time constant is less than 1s; IEC62368 requires that after 2 seconds of AC unplug, the remaining voltage on the x-capacitor is less than 60 V (for 300 nF or more capacitance). UCC256301 uses an active discharge scheme to support the fast discharge of up to 5-μF X-capacitor.

To meet the requirements of the standards, AC disconnect event should be detected. UCC256301 detects AC disconnect by monitoring the AC zero crossings through HV pin. When AC is present, there will be two AC zero crossings in one line cycle. When AC is disconnected, there will be no zero crossings for a long time. See Figure 44 shows the rectified AC waveform. In the figure, the AC is disconnected at the peak of the last half AC cycle. In reality, it can be disconnected anywhere in one switching cycle.

![Figure 44. AC Disconnect Waveform](image-url)

Zero crossings detected every half switching cycle

No zero crossings detected
Device Functional Modes (continued)

To detect the zero crossings reliably as well as save power consumption, a stair case test current is generated every 700 ms. When there are 4 zero crossings missing in a row at the highest test current setting, AC disconnect is confirmed and the IXCapDischarge current source is enabled. The waveform below shows the stair case current waveform:

The test current is required for reliable AC zero crossing sensing. In short, this is because the leakage current in the AC bridge rectifier diodes will affect zero crossing detection at very light load. The added test current on HV pin will overcome the leakage current and make sure that AC zero crossing is detected on HV pin. If one zero crossing is detected during any test current stage, it means that AC is not disconnected. The test current will shut off immediately and the system goes to the 700-ms no test current stage.

**Figure 45. Staircase Test Current for X-Capacitor Discharge**

**Figure 46. Different Staircase Current Waveforms**

Figure 46 shows different staircase current waveforms. The last waveform shows the AC disconnect is detected and x-cap discharge current is enabled. The x-cap discharge current is enabled until 350 ms has passed. AC zero crossing function is available in all operation modes and available all the time. Figure 47 shows the flow chart of AC zero crossing detection and X-capacitor discharge.
Device Functional Modes (continued)

The discharge current IXCapDischarge is created by turning on the JFET and enable a current source from JFET source to GND. The reason to discharge to GND rather than discharge to VCC is to prevent VCC from reaching VCCStartSwitching. When AC is unplugged right before an OVP event, the voltage on the VCC is close to reaching VCCStartSwitching.

In LATCH state, the JFET is already on and acts as a pass element for the VCC regulation loop. The switch between the JFET source terminal and VCC pin is closed. If X-cap discharge current source is enabled without disconnect the JFET from the VCC pin, the discharge current has to discharge VCC voltage first, which requires a large amount of current to stay on for a long time. To avoid this issue, in LATCH state, the JFET is disconnected from VCC first. When the discharge phase is finished, turn the switch between JFET and VCC back on. Shown below is the circuit diagram and procedures of x-cap discharge in LATCH state.

Figure 47. AC ZCD and X-capacitor Discharge Flow Chart
Device Functional Modes (continued)

7.4.4 Soft-Start and Burst-Mode Threshold

The soft-start programming and burst mode threshold programming are multiplexed on one pin – LL/SS. In addition, when ZCS region operation happens, this pin is pulled down to ground through a resistor to increase the switching frequency.

An internal constant current source charges the soft start capacitor to generate the soft-start command. Soft start period starts right after charge boot stage is done, and ends when FBreplica becomes lower than SS pin voltage.

After soft start is done, the SS voltage is replaced by AVDD to send to the FB chain. The LL/SS pin is then used to generate the burst mode threshold. In UCC256301 we try to maintain the same burst mode power level over the input voltage range. This is done by adaptively changing the burst mode threshold with sensed BLK voltage.

The programming resistors output provide two degrees of freedom, to set the burst mode threshold, as well as how the threshold changes with BLK voltage. When programmed correctly, the power stage will always enter burst mode at a certain output current level, making the system much easier to optimize.

![LL/SS Block Diagram](image-url)
Device Functional Modes (continued)

7.4.5 System States and Faults State Machine

Below is an overview of the system states sequence:

The state transition diagram starts from the un-powered condition of UCC25630. As soon as the system is plugged in, HV pin JFET will be enabled and will start to deliver current from a source connected to the HV pin to the VCC capacitor. Once the VCC pin voltage exceeds its VCCStartSwitching threshold, system state will change to JFETOFF. When PFC output voltage reaches a certain level, LLC is turned on. Before LLC starts running, the LO pin is kept high to pull the HS node of the LLC bridge low, thus allowing the capacitor between HB and HS pins to be charged from VCC via the bootstrap diode. UCC256301 will remain in the CHARGE_BOOT state for a certain time to ensure the boot capacitor is fully charged. When LLC output voltage reaches a certain level, both PFC and LLC gets power from LLC transformer bias winding. When the load drops to below a certain level, LLC operates in burst mode.

Fault conditions encountered by UCC256301 will cause operation to stop, or paused for a certain period of time followed by an automatic re-start. It is to ensure that while a persistent fault condition is present, it is not possible for UCC256301 or the power converter temperature to continue to rise as a result of the repeated re-start attempts.

Figure 49. Block Diagram of System States and Faults State Machine
Device Functional Modes (continued)

Table 1 summarizes the inputs and outputs of Figure 49

<table>
<thead>
<tr>
<th>SIGNAL NAME</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>OVP</td>
<td>I</td>
<td>Output over voltage fault</td>
</tr>
<tr>
<td>OTP</td>
<td>I</td>
<td>Over temperature fault</td>
</tr>
<tr>
<td>OCP1</td>
<td>I</td>
<td>Peak current fault</td>
</tr>
<tr>
<td>OCP2</td>
<td>I</td>
<td>Average current fault with 2ms timer</td>
</tr>
<tr>
<td>OCP3</td>
<td>I</td>
<td>Average current fault with 50ms timer</td>
</tr>
<tr>
<td>BLKStart</td>
<td>I</td>
<td>Bulk voltage is above start threshold</td>
</tr>
<tr>
<td>BLKStop</td>
<td>I</td>
<td>Bulk voltage is below stop threshold</td>
</tr>
<tr>
<td>BLKOV</td>
<td>I</td>
<td>Bulk over voltage fault</td>
</tr>
<tr>
<td>RVCCUVLO</td>
<td>I</td>
<td>RVCC UVLO fault</td>
</tr>
<tr>
<td>VCCReStartJFet</td>
<td>I</td>
<td>VCC is below restart threshold</td>
</tr>
<tr>
<td>VCCStartSwitching</td>
<td>I</td>
<td>VCC is above start switching threshold (the threshold is different in self bias mode and external bias mode)</td>
</tr>
<tr>
<td>ACZeroCrossing</td>
<td>I</td>
<td>AC zero crossing is detected</td>
</tr>
<tr>
<td>FBLessThanBMT</td>
<td>I</td>
<td>FB Replica voltage is less than burst mode threshold</td>
</tr>
<tr>
<td>WaveGenEn</td>
<td>O</td>
<td>Waveform generator enable</td>
</tr>
<tr>
<td>RVCCEn</td>
<td>O</td>
<td>RVCC enable</td>
</tr>
<tr>
<td>VCCClampEn</td>
<td>O</td>
<td>Enable VCC clamp mode (details in VCC pin section)</td>
</tr>
<tr>
<td>SSEn</td>
<td>O</td>
<td>Soft start enable</td>
</tr>
<tr>
<td>XcapDischarge</td>
<td>O</td>
<td>Activate x-cap discharge</td>
</tr>
<tr>
<td>HVFetOn</td>
<td>O</td>
<td>Turn on or off JFET</td>
</tr>
</tbody>
</table>
The state machine is shown in Figure 50 and the description of the states and state transition conditions are in the tables below.

Figure 50. System States and Faults State Machine
Table 2. States in System States and Faults State Machine

<table>
<thead>
<tr>
<th>STATE</th>
<th>OUTPUT STATUS</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>STARTUP</td>
<td>WaveGenEn = 0 RVCCEn = 0 VCCClampEn = 1 SSEn = 0 HFVetOn = 1</td>
<td>This is the first state after power on reset (POR). In this state, the HV JFET is on, and it’s working in a voltage clamp state where the VCC voltage is regulated to 13V to allow internal circuits to load trim settings and start up.</td>
</tr>
<tr>
<td>JFETON</td>
<td>WaveGenEn = 0 RVCCEn = 0 VCCClampEn = 0 SSEn = 0 HFVetOn = 1</td>
<td>In this state, the JFET is on. The VCC clamp mode is disabled. HV start up current is regulated to IHVHigh.</td>
</tr>
<tr>
<td>JFETOFF</td>
<td>WaveGenEn = 0 RVCCEn = 1 VCCClampEn = 0 SSEn = 0 HFVetOn = 0</td>
<td>When VCC is higher than VCCStartSwitching threshold, the JFET is turned off and system enters JFETOFF state. The regulated RVCC is turned on. PFC soft start begins.</td>
</tr>
<tr>
<td>WAKEUP</td>
<td>WaveGenEn = 0 RVCCEn = 1 VCCClampEn = 0 SSEn = 0 HFVetOn = 0</td>
<td>When BLK voltage reaches BLKStart level, the system enters WAKEUP state and stay in WAKEUP state for 150us for the analog circuits to wake up.</td>
</tr>
<tr>
<td>CHARGE_BOOT</td>
<td>WaveGenEn = 0 RVCCEn = 1 VCCClampEn = 0 SSEn = 0 HFVetOn = 0</td>
<td>In this state, the BOOT capacitor is charged by turning on the low side switch for a certain period of time.</td>
</tr>
<tr>
<td>STEADY_STATE_RUN</td>
<td>WaveGenEn = 1 RVCCEn = 1 VCCClampEn = 0 SSEn = 1 HFVetOn = 0</td>
<td>In this state, the waveform generator is enabled. Soft start module is enabled. LLC starts to soft start. When soft start is done, the system enters normal operation.</td>
</tr>
<tr>
<td>LIGHT_LOAD_RUN</td>
<td>WaveGenEn = 1 RVCCEn = 1 VCCClampEn = 0 SSEn = 1 HFVetOn = 0</td>
<td>If FBReplica is less than burst mode threshold during normal operation, the system enters LIGHT_LOAD_RUN mode. The FBLessThanBMT time is counted. If the time is longer than 200ms, it is treated as a fault, restart the system.</td>
</tr>
<tr>
<td>FAULT</td>
<td>WaveGenEn = 0 RVCCEn = 0 VCCClampEn = 0 SSEn = 0 HFVetOn = 0</td>
<td>After any fault condition, the system enters FAULT state and waits for 1s before restart. The 1s timer allows system to cool down and prevents frequent repetitive start up in case of a persistent fault.</td>
</tr>
</tbody>
</table>

(1) XCapacitor discharge is dependent on AC unplug detection, and it’s independent on the system states and faults state machine. The details have been discussed in X-Capacitor Discharge and are not captured in this table.
### Table 3. System States and Faults State Machine State Transition Conditions

<table>
<thead>
<tr>
<th>STATE TRANSITION CONDITION</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>System ready (trim load done)</td>
</tr>
</tbody>
</table>
| 2                          | VCCStartSwitching = 1  
                             | VCCReStartJfet = 0 |
| 3                          | BLKStart = 1  
                             | BLKStop = 0  
                             | BLKOV = 0  
                             | RVCCUVLO = 0 |
| 4                          | BLKStart = 1  
                             | BLKStop = 0  
                             | BLKOV = 0  
                             | RVCCUVLO = 0  
                             | FBLessThanBMT = 0 |
| 5                          | Charge boot done |
| 6                          | FBLessThanBMT = 1 |
| 7                          | FBLessThanBMT = 0 |
| 8                          | VCCReStartJfet = 1 |
| 9                          | VCCReStartJfet = 1 |
| 10                         | VCCReStartJfet = 1 |
| 11                         | VCCReStartJfet = 1 |
| 12                         | VCCReStartJfet = 1 |
| 13                         | FBLessThanBMT time out |
| 14                         | BLKOV = 1 |
| 15                         | BLKOV = 1 |
| 16                         | OTP = 1 or BLKOV = 1 or  
                             | BLKStop = 1 or OVP or OCP1 or OCP2 time out or  
                             | OCP3 time out or RVCCUVLO = 1 |
| 17                         | OTP = 1 or BLKOV = 1 or  
                             | BLKStop = 1 or OVP or OCP1 or OCP2 time out or  
                             | OCP3 time out or RVCCUVLO = 1 |
| 18                         | OTP = 1 |
| 19                         | OTP = 1 |
| 20                         | OTP = 1 |
| 21                         | OTP = 1 |
| 22                         | OTP = 1 |
| 23                         | 1s pause time out |
Figure 51 only shows the most commonly used state transition (assuming no faults during start up states so all the states are captured in the timing diagram). Many different ways of state transitions may happen according to the state machine, but are not captured in this section.

In Figure 51, a normal start up procedure is shown. The system enters normal operation and then a fault (OCP, OVP, or OTP) happens.

NOTE

OCP1 and OVP are fast faults and are first processed in the waveform generator state machine.

The system is configured to be restart after 1s pause time.

Figure 51. Timing Diagram of System States and Faults
### 7.4.6 Waveform Generator State Machine

The waveform generator module consists of a state machine that implements hybrid hysteretic control, adaptive dead time, and ZCS protection. Each cycle of LLC operation is broken down into 4 separate periods: HSON, DTHL, LSON, and DTLH. In addition, there is an IDLE state and a WAKEUP state.

The initial state of this state machine is IDLE. In IDLE state, the system is operating in a low power mode. When WaveGenEn command is received, the state machine enters WAKEUP state to turn on various circuit blocks. Once the WAKEUP timer is expired, the system enters LSON (low side on) state. LSON state is followed by DTLH (dead time high to low) state, which is the dead time state. After DTLH state, the high side turns on and system enters HSON. HSON state is followed by DTHL (dead time low to high) state. After DTHL, the system goes back to LSON state again.

There are minimum and maximum timers in each of the states. The state transition conditions and descriptions are discussed in detail below.

![Waveform Generator State Machine Block Diagram](image)

**Figure 52. Waveform Generator State Machine Block Diagram**

Table 4 summarizes the inputs and outputs of the Waveform Generator State Machine Block Diagram.

#### NOTE

OVP and OCP1 faults are not listed here. But they are processed in the wave gen state machine before handled to system states and faults state machine.

<table>
<thead>
<tr>
<th>SIGNAL NAME</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>IPolarity</td>
<td>I</td>
<td>Polarity of the resonant current (Note: this signal has a 1us blanking time during dead time. IPolarity signal listed here is after blanking. See ISNS section for details.)</td>
</tr>
<tr>
<td>SlewDone_H</td>
<td>I</td>
<td>Primary side switch node completes slewing from low to high</td>
</tr>
<tr>
<td>SlewDone_L</td>
<td>I</td>
<td>Primary side switch node completes slewing from high to low</td>
</tr>
<tr>
<td>VcrHigherThanVthh</td>
<td>I</td>
<td>VCR voltage is higher than the high threshold Vthh</td>
</tr>
<tr>
<td>VcrLowerThanVthl</td>
<td>I</td>
<td>VCR voltage is lower than the low threshold Vthl</td>
</tr>
<tr>
<td>VcrHighThanVcm</td>
<td>I</td>
<td>VCR voltage is high than the common mode voltage Vcm</td>
</tr>
<tr>
<td>WaveGenEn</td>
<td>I</td>
<td>Waveform generator enable</td>
</tr>
<tr>
<td>ZCS</td>
<td>O</td>
<td>Zero current switching is detected</td>
</tr>
<tr>
<td>HSON</td>
<td>O</td>
<td>High side gate driver on</td>
</tr>
<tr>
<td>LSON</td>
<td>O</td>
<td>Low side gate driver on</td>
</tr>
<tr>
<td>HSRampOn</td>
<td>O</td>
<td>High side compensation current ramp on</td>
</tr>
<tr>
<td>LSRampOn</td>
<td>O</td>
<td>Low side compensation current ramp on</td>
</tr>
</tbody>
</table>
The state machine is shown in Figure 53 and the description of the states and state transition conditions are in Table 5.
### Table 5. States in Waveform Generator State Machine

<table>
<thead>
<tr>
<th>STATE</th>
<th>OUTPUT STATUS</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDLE</td>
<td>HSON = 0</td>
<td>Both high side and low side are off in this state. Various circuits are operating in low power mode. This is the first state after POR. During burst off period, the system is in IDLE state as well. Upon entering IDLE state, load burst cycle counter, switching cycle counter, OCP1 counter, and OVP counter. Load startup cycle counter if WaveGenEn_Rising = 1</td>
</tr>
<tr>
<td></td>
<td>LSON = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>HSRampOn = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LSRampOn = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ZCS = 0</td>
<td></td>
</tr>
<tr>
<td>WakeUp</td>
<td>HSON = 0</td>
<td>In this state, internal circuits wake up from low power mode.</td>
</tr>
<tr>
<td></td>
<td>LSON = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>HSRampOn = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LSRampOn = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ZCS = 0</td>
<td></td>
</tr>
<tr>
<td>LSON</td>
<td>HSON = 0</td>
<td>In this state, the low side gate turns on; the low side ramp current source turns on. ZCS may be 0 or 1 depends on the detected result. More details will be described in ZCS section. Enable low side on timer.</td>
</tr>
<tr>
<td></td>
<td>LSON = 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>HSRampOn = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LSRampOn = 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ZCS = 0 or 1</td>
<td></td>
</tr>
<tr>
<td>DTLH</td>
<td>HSON = 0</td>
<td>Dead time from low side on to high side on. Low side ramp current source turns off. High side ramp current source turns on. Enable dead time timer.</td>
</tr>
<tr>
<td></td>
<td>LSON = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>HSRampOn = 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LSRampOn = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ZCS = 0 or 1</td>
<td></td>
</tr>
<tr>
<td>HSON</td>
<td>HSON = 1</td>
<td>In this state, the high side gate turns on; the high side ramp current source turns on. ZCS may be 0 or 1 depends on the detected result. More details will be described in ZCS section. Enable high side on timer.</td>
</tr>
<tr>
<td></td>
<td>LSON = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>HSRampOn = 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LSRampOn = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ZCS = 0 or 1</td>
<td></td>
</tr>
<tr>
<td>DTHL</td>
<td>HSON = 0</td>
<td>Dead time from high side on to low side on. High side ramp current source turns off. Low side ramp current source turns on. Enable dead time timer.</td>
</tr>
<tr>
<td></td>
<td>LSON = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>HSRampOn = 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>LSRampOn = 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>ZCS = 0 or 1</td>
<td></td>
</tr>
</tbody>
</table>
### Table 6. Waveform Generator State Machine State Transition Conditions

<table>
<thead>
<tr>
<th>STATE TRANSITION CONDITION</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>WaveGenEn = 1 and FBLessThanBMT = 0 and minimum IDLE time expired</td>
</tr>
<tr>
<td>2</td>
<td>Wake up time expired</td>
</tr>
<tr>
<td>3</td>
<td>(VcrLowerThanVthl = 1 or LSON max timer expired) and LSON min timer expired</td>
</tr>
<tr>
<td>4</td>
<td>StartUpCounterExpired = 0 and DTStartUpTimerExpired = 1 DTMaxTimerExpired = 1 SlewDone_H = 1 SlewDone_H = 1 and MeasuredDTExpired = 1; (Note: this condition and the condition above is selectable using a trim bit, depending on whether dead time measure and match feature is wanted) IPolarityFallingEdgeDetected = 1</td>
</tr>
<tr>
<td>5</td>
<td>(VcrHigherThanVthh = 1 or HSON max timer expired) and HSON min timer expired</td>
</tr>
<tr>
<td>6</td>
<td>StartUpCounterExpired = 0 and DTStartUpTimerExpired = 1 DTMaxTimerExpired = 1 SlewDone_L = 1 IPolarityFallingEdgeDetected = 1</td>
</tr>
<tr>
<td>7</td>
<td>WaveGenEn = 0</td>
</tr>
<tr>
<td>8</td>
<td>WaveGenEn = 0 (VcrLowerThanVthl = 1 or LSON max timer expired) and LSON min timer expired and (OCP1 counter expire or OVP counter expire)</td>
</tr>
<tr>
<td>9</td>
<td>WaveGenEn = 0</td>
</tr>
<tr>
<td>10</td>
<td>WaveGenEn = 0 BurstModeCountExpire = 1 and VcrHigherThanVcm = 1 and FBLessThanBMT = 1 and HSON min time expired</td>
</tr>
<tr>
<td>11</td>
<td>WaveGenEn = 0</td>
</tr>
</tbody>
</table>

### Table 7. Waveform Generator State Machine Internal Counters and Timers

<table>
<thead>
<tr>
<th>INTERNAL VARIABLE</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Switching cycle counter</td>
<td>This counter counts the switching cycle</td>
</tr>
<tr>
<td>OVP counter</td>
<td>Bias Winding Overvoltage counter. The counter decrements every time a Bias Winding Overvoltage occurs</td>
</tr>
<tr>
<td>Startup counter</td>
<td>Startup Counter. Counter gets set to 15 when wave generator enable toggles from low to high, and then decrements every switching cycle. When the count hits 0, the dead time state is no longer permitted to be exited via the startup dead time expiration.</td>
</tr>
<tr>
<td>Burst cycle counter</td>
<td>Burst counter. Counter gets set to 15 and then decrements every switching cycle until it hits ‘0’. If FBLessThanBMT = 1 when the counter is ‘0’, the switcher will stop until FBLessThanBMT = 0.</td>
</tr>
<tr>
<td>OCP1 counter</td>
<td>OCP1 counter. Counter gets set to 4 and then decrements every switching cycle when OCP1 occurs, until it hits ‘0’</td>
</tr>
<tr>
<td>Wakeup timer</td>
<td>Wakeup state timer</td>
</tr>
<tr>
<td>DT max timer</td>
<td>Maximum dead time timer</td>
</tr>
<tr>
<td>Startup dead time max timer</td>
<td>Dead time max clamp for the first few start up cycles before the startup counter expires</td>
</tr>
<tr>
<td>Gate on min timer</td>
<td>Minimum gate on time timer</td>
</tr>
<tr>
<td>Gate on max timer</td>
<td>Maximum gate on time timer</td>
</tr>
</tbody>
</table>
8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information
UCC256301 can be used in a wide range of applications in which LLC topology is implemented. In order to make the part easier to use, TI has prepared a list of materials to demonstrate the features of the device:
- Full featured EVM hardware
- A excel design calculator
- Simulation models
- Application notes on Hybrid Hysteretic Control theory
In the following sections, a typical design example is presented.

8.2 Typical Application
Shown below is a typical half bridge LLC application using UCC256301 as the controller.
Typical Application (continued)

8.2.1 Design Requirements

The design specifications are summarized in Table 8.

Table 8. System Design Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>INPUT CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DC Voltage range</td>
<td></td>
<td>340</td>
<td>390</td>
<td>410</td>
<td>VDC</td>
</tr>
<tr>
<td>AC Voltage range</td>
<td></td>
<td>85</td>
<td>264</td>
<td></td>
<td>VAC</td>
</tr>
<tr>
<td>AC Voltage frequency</td>
<td></td>
<td>47</td>
<td>63</td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td>Input DC UVLO On</td>
<td></td>
<td></td>
<td></td>
<td>320</td>
<td>VDC</td>
</tr>
<tr>
<td>Input DC UVLO Off</td>
<td></td>
<td></td>
<td></td>
<td>140</td>
<td>VDC</td>
</tr>
<tr>
<td>Input DC current</td>
<td>Input = 340 VDC, full load = 10 A</td>
<td>0.383</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input DC current</td>
<td>Input = 390 VDC, full load = 10 A</td>
<td>0.331</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input DC current</td>
<td>Input = 410 VDC, full load = 10 A</td>
<td>0.315</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>OUTPUT CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output voltage, VOUT</td>
<td>No load to full load</td>
<td>12</td>
<td>VDC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output load current, IOUT</td>
<td>340 VDC to 410 VDC</td>
<td>10</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output voltage ripple</td>
<td>390 VDC and full load = 10 A</td>
<td>130</td>
<td>mVpp</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>SYSTEMS CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Switching frequency</td>
<td></td>
<td>53</td>
<td>160</td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>Peak efficiency</td>
<td>390 VDC, load = ??A</td>
<td>92.9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating temperature</td>
<td>Natural convection</td>
<td>25</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
8.2.2 Detailed Design Procedure

8.2.2.1 LLC Power Stage Requirements

Start the design by deciding the LLC power stage component values. The LLC power stage design procedure outlined here follows the one given in the TI application note “Designing an LLC Resonant Half-Bridge Power Converters”. The application note contains a full explanation of the origin of each of the equations used. The equations given below are based on the First Harmonic Approximation (FHA) method commonly used to analyze the LLC topology. This method gives a good starting point for any design, but a final design requires an iterative approach combining the FHA results, circuit simulation, and hardware testing. An alternative design approach is given in TI application note SLUA733, LLC Design for UCC29950.

8.2.2.2 LLC Gain Range

First, determine the transformer turns ratio by the nominal input and output voltages.

\[ n = \frac{V_{IN\text{nom}}}{V_{OUT\text{nom}} / 2} = \frac{390}{12} = 16.25 \Rightarrow 16 \]  

(6)

Then determine the LLC gain range \( M_g(\text{min}) \) and \( M_g(\text{max}) \). Assume there is a 0.5-V drop in the rectifier diodes \( V_f \) and a further 0.5-V drop due to other losses \( V_{\text{loss}} \).

\[ M_g(\text{min}) = n \frac{V_{OUT\text{min}}}{V_{IN\text{max}} / 2} + V_f = 16 \frac{12}{410 / 2} + 0.5 = 0.976 \]  

(7)

\[ M_g(\text{max}) = n \frac{V_{OUT\text{max}}}{V_{IN\text{min}} / 2} + V_f + V_{\text{loss}} = 16 \frac{12}{340 / 2} + 0.5 + 0.5 = 1.224 \]  

(8)
8.2.2.3 Select $L_n$ and $Q_e$

$L_n$ is the ratio between the magnetizing inductance and the resonant inductance.

$$L_n = \frac{L_m}{L_r}$$  \hspace{1cm} (9)

$Q_e$ is the quality factor of the resonant tank.

$$Q_e = \sqrt{\frac{L_r}{C_r} \cdot \frac{1}{R_e}}$$  \hspace{1cm} (10)

In this equation, $R_e$ is the equivalent load resistance.

Selecting $L_n$ and $Q_e$ values should result in an LLC gain curve, as shown below, that intersects with $M_g(\text{min})$ and $M_g(\text{max})$ traces. The peak gain of the resulting curve should be larger than $M_g(\text{max})$. Details of how to select $L_n$ and $Q_e$ are not discussed here. They are available in the Application Note, UCC25630x Practical Design Guidelines and UCC256301 Design Calculator.

In this case, the selected $L_n$ and $Q_e$ values are:

$$L_n = 13.5$$  \hspace{1cm} (11)

$$Q_e = 0.15$$  \hspace{1cm} (12)
8.2.2.4 Determine Equivalent Load Resistance

Determine the equivalent load resistance by Equation 13.

\[ R_e = \frac{8 \times n^2 \times V_{OUT(nom)}}{\pi^2 \times I_{OUT(nom)}} = \frac{8 \times 16^2}{\pi^2 \times 12} = 249 \Omega \]  \hspace{1cm} (13)

8.2.2.5 Determine Component Parameters for LLC Resonant Circuit

Before determining the resonant tank component parameters, a nominal switching frequency (resonant frequency) should be selected. In this design, 100 kHz is selected as the resonant frequency.

\[ f_0 = 100 \text{ kHz} \]  \hspace{1cm} (14)

The resonant tank parameters can be calculated as the following:

\[ C_r = \frac{1}{2\pi \times Q_e \times f_0 \times R_e} = \frac{1}{2\pi \times 0.15 \times 100 \text{kHz} \times 249 \Omega} = 42.6 \]  \hspace{1cm} (15)

\[ L_r = \frac{1}{(2\pi \times f_0)^2 \times C_r} = \frac{1}{(2\pi \times 100 \text{kHz})^2 \times 42.6 \text{nF}} = 59.5 \mu H \]  \hspace{1cm} (16)

\[ L_m = L_r \times L_r = 13.5 \times 59.5 \mu H = 803 \mu H \]  \hspace{1cm} (17)

After the preliminary parameters are selected, find the closest actual component value that is available, re-check the gain curve with the selected parameters, and then run time domain simulation to verify the circuit operation.

The following resonant tank parameters are:

\[ C_r = 44 \text{nF} \]  \hspace{1cm} (18)

\[ L_r = 61.5 \mu H \]  \hspace{1cm} (19)

\[ L_m = 830 \mu H \]  \hspace{1cm} (20)

Based on the final resonant tank parameters, the resonant frequency can be calculated:

\[ f_0 = \frac{1}{2\pi \sqrt{L_r C_r}} = \frac{1}{2\pi \sqrt{44 \text{nF} \times 61.5 \mu H}} = 96.8 \text{kHz} \]  \hspace{1cm} (21)

Based on the new LLC gain curve, the normalized switching frequency at maximum and minimum gain are given by:

\[ f_{n(Mgmax)} = 0.52 \]  \hspace{1cm} (22)

\[ f_{n(Mgmin)} = 1.15 \]  \hspace{1cm} (23)

The maximum and minimum switching frequencies are:

\[ f_{SW(Mgmax)} = 50.3 \text{kHz} \]  \hspace{1cm} (24)

\[ f_{SW(Mgmin)} = 111.3 \text{kHz} \]  \hspace{1cm} (25)
8.2.2.6 LLC Primary-Side Currents

The primary-side currents are calculated for component selection purpose. The currents are calculated based on a 110% overload condition.

The primary side RMS load current is given by:

\[ I_{oe} = \frac{\pi}{2 \sqrt{2}} \times \frac{I_o}{n} = \frac{\pi}{2 \sqrt{2}} \times \frac{1.1 \times 10 A}{16} = 0.764 A \]  
(26)

The RMS magnetizing current at minimum switching frequency is given by:

\[ I_m = \frac{2 \sqrt{2}}{\pi} \times n V_{OUT} \times \frac{2 \sqrt{2}}{\pi} \times \frac{16 \times 12}{2 \pi \times 50.3 kHz \times 830 \mu H} = 0.659 A \]  
(27)

The total current in resonant tank is given by:

\[ I_r = \sqrt{I_m^2 + I_{oe}^2} = \sqrt{(0.764 A)^2 + (0.659 A)^2} = 1.009 A \]  
(28)

8.2.2.7 LLC Secondary-Side Currents

The total secondary side RMS load current is the current referred from the primary side current \( I_{oe} \) to the secondary side.

\[ I_{oes} = n \times I_{oe} = 16 \times 0.764 A = 12.218 A \]  
(29)

In this design, the transformer’s secondary side has a center-tapped configuration. The current of each secondary transformer winding is calculated by:

\[ I_{ws} = \frac{\sqrt{2} \times I_{oes}}{2} = \frac{\sqrt{2} \times 12.218 A}{2} = 8.639 A \]  
(30)

The corresponding half-wave average current is:

\[ I_{sav} = \frac{\sqrt{2} \times I_{oes}}{\pi} = \frac{\sqrt{2} \times 12.218 A}{\pi} = 5.503 A \]  
(31)

8.2.2.8 LLC Transformer

A bias winding is needed in order to utilize the HV self start up function. It is recommended to design the bias winding so that the VCC voltage is greater than 13 V.

The transformer can be built or purchased according to these specifications:

• Turn ratio: Primary : Secondary : Bias = 32 : 2 : 3
• Primary terminal voltage: 450Vac
• Primary magnetizing inductance: \( L_M = 830 \mu H \)
• Primary side winding rated current: \( I_r = 1.009 A \)
• Secondary terminal voltage: \( 36V_{ac} \)
• Secondary winding rated current: \( I_{ws} = 8.639 A \)
• Minimum switching frequency: 50.3 kHz
• Maximum switching frequency: 111.3 kHz
• Insulation between primary and secondary sides: IEC60950 reinforced insulation

The minimum operating frequency during normal operation is that calculated above but during shutdown the LLC can operate at right above ZCS boundary condition, which is a lower frequency. The magnetic components in the resonant circuit, the transformer and resonant inductor, should be rated to operate at this lower frequency.
8.2.2.9 LLC Resonant Inductor

The AC voltage across the resonant inductor is given by its impedance times the current:

\[ V_{IR} = \omega L I_R = 2\pi \times 50.3 \times 10^3 \times 61.5 \times 10^{-6} \times 1.009 = 19.607V \]  
(32)

The inductor can be built or purchased according to the following specifications:

• Inductance: \( L_r = 61.5 \mu H \)
• Rated current: \( I_r = 1.009 \) A
• Terminal AC voltage:
• Frequency range: 50.3 kHz to 111.3 kHz

The minimum operating frequency during normal operation is that calculated above but during shutdown the LLC can operate at right above ZCS boundary condition, which is a lower frequency. The magnetic components in the resonant circuit, the transformer and resonant inductor, should be rated to operate at this lower frequency.

8.2.2.10 LLC Resonant Capacitor

This capacitor carries the full-primary current at a high frequency. A low dissipation factor part is needed to prevent overheating in the part.

The AC voltage across the resonant capacitor is given by its impedance times the current.

\[ V_{CR} = \frac{I_r}{\omega C_r} = \frac{1.009}{2\pi \times 50.3 \times 10^3 \times 44 \times 10^{-9}} = 72.5V \]  
(33)

\[ V_{CR(rms)} = \sqrt{\left(\frac{V_{IN(max)}}{2}\right)^2 + V_{CR}^2} = \sqrt{\left(\frac{410}{2}\right)^2 + 72.5^2} = 217.4V \]  
(34)

Peak voltage:

\[ V_{CR(peak)} = \frac{V_{IN(max)}}{2} + \sqrt{2}V_{CR} = \frac{410}{2} + \sqrt{2} \times 72.5 = 307.5V \]  
(35)

Valley voltage:

\[ V_{CR(valley)} = \frac{V_{IN(max)}}{2} - \sqrt{2}V_{CR} = \frac{410}{2} - \sqrt{2} \times 72.5 = 102.5V \]  
(36)

Rated current:

\[ I_r = 1.009 \text{ A} \]  
(37)

8.2.2.11 LLC Primary-Side MOSFETs

Each MOSFET sees the input voltage as its maximum applied voltage. Choose the MOSFET voltage rating to be 1.5 times of the maximum bulk voltage:

\[ V_{QLLC(peak)} = 1.5 \times V_{IN(max)} = 615V \]  
(38)

Choose the MOSFET current rating to be 1.1 times of the maximum primary side RMS current:

\[ I_{QLLC} = 1.1 \times I_r = 1.109 \text{ A} \]  
(39)
8.2.2.12 Design Considerations for Adaptive Dead-Time

After the resonant tank is designed and the primary side MOSFET is selected, the ZVS operation of the converter needs to be double checked. ZVS can only be achieved when there is enough current left in the resonant inductor at the gate turn off edge to discharge the switch node. UCC256301 implements adaptive dead-time based on the slewing of the switch node. The slew detection circuit has a detection range of 1V/ns to 50 V/ns.

To check the ZVS operation, a series of time domain simulations are conducted, and the resonant current at the gate turn off edges are captured. An example plot is shown below:

![Figure 54. Adaptive Dead-Time](image)

The figure above assumes the maximum switching frequency occurs at 5% load, and system starts to burst at 5% load.

From this plot, the minimum resonant current left in the tank is \( I_{min} = 0.8 \) A in the interested operation range. In order to calculate the slew rate, the primary side switch node parasitic capacitance must be known. This value can be estimated from the MOSFET datasheet. In this case, \( C_{\text{switchnode}} = 400 \) pF. The minimum slew rate is given by:

\[
\frac{I_{MIN}}{C_{\text{switchnode}}} = \frac{0.8 \text{ A}}{400 \text{ pF}} = 2 \text{ V/ns}
\]

This is larger than 1 V/ns minimum detectable slew rate.

8.2.2.13 LLC Rectifier Diodes

The voltage rating of the output diodes is given by:

\[
V_{\text{DB}} = 1.2 \times \frac{V_{\text{IN(max)}}}{n} = 1.2 \times \frac{410}{16} = 30.75 \text{ V}
\]

The current rating of the output diodes is given by:

\[
I_{SAV} = \frac{\sqrt{2} \times I_{\text{des}}}{\pi} = \frac{\sqrt{2} \times 12.218}{\pi} = 5.5 \text{ A}
\]
8.2.2.14 LLC Output Capacitors

The LLC converter topology does not require an output filter although a small second stage filter inductor may be useful in reducing peak-to-peak output noise. Assuming that the output capacitors carry the rectifier’s full wave output current then the capacitor ripple current rating is:

\[ I_{\text{RECT}} = \frac{\pi}{2\sqrt{2}} I_{\text{OUT}} = \frac{\pi}{2\sqrt{2}} \times 10 = 11.11 \text{A} \]  
(43)

Use 20 V rating for 12-V output voltage:

\[ V_{\text{LLCcap}} = 20 \text{V} \]  
(44)

The capacitor’s RMS current rating is:

\[ I_{\text{C(out)}} = \sqrt{\left( \frac{\pi}{2\sqrt{2}} I_{\text{OUT}} \right)^2 - I_{\text{OUT}}^2} = \sqrt{\left( \frac{\pi}{2\sqrt{2}} \times 10 \right)^2 - 10^2} = 4.84 \text{A} \]  
(45)

Solid Aluminum capacitors with conductive polymer technology have high ripple-current ratings and are a good choice here. The ripple-current rating for a single capacitor may not be sufficient so multiple capacitors are often connected in parallel.

The ripple voltage at the output of the LLC stage is a function of the amount of AC current that flows in the capacitors. To estimate this voltage, assume that all the current, including the DC current in the load, flows in the filter capacitors.

\[ ESR_{\text{max}} = \frac{V_{\text{OUT(pk pk)}}}{I_{\text{RECT(pk)}}} = \frac{0.3 \text{V}}{\frac{\pi}{4} \times 10 \text{A}} = 19 \text{m}\Omega \]  
(46)

The capacitor specifications are:

- Voltage Rating: 20 V
- Ripple Current Rating: 4.84 A
- ESR: < 19 m\(\Omega\)

8.2.2.15 HV Pin Series Resistors

Multiple resistors are connected in series with HV pin to limit the power dissipation of the UCC256301 device. The recommended series resistor with HV pin is 5 k\(\Omega\).
8.2.2.16 BLK Pin Voltage Divider

BLK pin senses the LLC input voltage and determines when to turn on and off the LLC converter. Different versions of UCC256301 have different BLK thresholds.

Choose bulk startup voltage at 340 V, then the BLK resistor divider ratio can be calculated as below:

\[ k_{BLK} = \frac{340}{3} = 113.33 \]  

(47)

The desired power consumption of the BLK pin resistor divider is \( P_{BLK_{sns}} = 10 \text{ mW} \). The BLK sense resistor total value is given by:

\[ R_{BLK_{sns}} = \frac{V_{IN(nom)}^2}{P_{BLK_{sns}}} = \frac{390^2}{0.01} = 15.21 \text{M} \Omega \]  

(48)

The lower BLK divider resistor value is given by:

\[ R_{BLK_{lower}} = \frac{R_{BLK_{sns}}}{k_{BLK}} = 15.21 \text{M} \Omega = 134 \text{k} \Omega \]  

(49)

The higher BLK divider resistor value is given by:

\[ R_{BLK_{upper}} = R_{BLK_{sns}} - R_{BLK_{lower}} = 15.08 \text{M} \Omega \]  

(50)

The actual bulk voltage thresholds can be calculated:

\[ V_{BulkStart} = 340 \text{ V} \]  

(51)

\[ V_{BulkStop} = 340 \text{ V} \times \frac{0.9}{3} = 102 \text{ V} \]  

(52)

\[ V_{BulkOVRise} = 340 \text{ V} \times \frac{4}{3} = 453 \text{ V} \]  

(53)

\[ V_{BulkOVFall} = 340 \text{ V} \times \frac{3.75}{3} = 425 \text{ V} \]  

(54)

8.2.2.17 BW Pin Voltage Divider

BW pin senses the output voltage through the bias winding and protects the power stage from over voltage. The nominal output voltage is 12 V. The bias winding has 3 turns, and the secondary side winding has 2 turns. So the nominal voltage of the bias winding is given by:

\[ V_{BiasWindingNom} = 12 \text{ V} \times \frac{3}{2} = 18 \text{ V} \]  

(55)

The desired OVP threshold in this design is 115% of the nominal value. The OVP threshold level in UCC256301 device is 4 V, so the nominal BW pin voltage is given by:

\[ V_{BWnom} = \frac{4 \text{ V}}{115\%} = 3.48 \text{ V} \]  

(56)

Choose the lower resistor of the BW resistor divider to be 10 kΩ.

\[ R_{BW_{lower}} = 10 \text{ k} \Omega \]  

(57)

The upper resistor can be calculated by:

\[ R_{BW_{upper}} = R_{BW_{lower}} \times \left( \frac{V_{BiasWindingNom} - V_{BWnom}}{V_{BWnom}} \right) = 10 \text{ k} \Omega \times \left( \frac{18 - 3.48}{3.48} \right) = 41.75 \text{ k} \Omega \]  

(58)
8.2.2.18 ISNS Pin Differentiator

ISNS pin sets the over current protection level. OCP1 is peak current protection level; OCP2 and OCP3 are average current protection levels. The threshold voltages are 0.6 V, 0.8 V, and 4 V, respectively.

Set OCP3 level at 150% of full load. Thus, the sensed average input current level at full load is given by:

\[ V_{\text{ISNS full load}} = \frac{0.6V}{150\%} = 0.4V \]  

(59)

The current sense ratio can then be calculated:

\[ k_{\text{ISNS}} = \frac{P_{\text{OUT}}}{\eta} \times \frac{1}{V_{\text{bulk nom}}} = \frac{0.4V}{\frac{120W}{0.94} \times \frac{1}{390V}} = 1.222 \Omega \]  

(60)

Select a current sense capacitor first, since there are less high voltage capacitor choices than resistors:

\[ C_{\text{ISNS}} = 150 \mu F \]  

(61)

Then calculate the required ISNS resistor value:

\[ R_{\text{ISNS}} = \frac{k_{\text{ISNS}} C_r}{C_{\text{ISNS}}} = \frac{1.222 \Omega \times 44 n}{150 \mu F} = 358.45 \Omega \]  

(62)

After the current sense ratio is determined, the peak ISNS pin voltage at full load can be calculated:

\[ V_{\text{ISNS peak}} = \sqrt{2} I_c \times k_{\text{ISNS}} = \sqrt{2} \times 1.009 A \times 1.222 \Omega = 1.74V \]  

(63)

The peak resonant current at OCP1 level is given by:

\[ I_{\text{peak OCP1}} = \frac{4V}{1.222\Omega} = 3.27 A \]  

(64)

The peak secondary-side current at OCP1 level is given by:

\[ I_{\text{sec peak OCP1}} = \frac{N_{\text{pri}}}{N_{\text{sec}}} \times I_{\text{peak OCP1}} = \frac{3.27 A \times 32}{2} = 52.37 A \]  

(65)

8.2.2.19 VCR Pin Capacitor Divider

The capacitor divider on the VCR pin sets two parameters: (1) the divider ratio of the resonant capacitor voltage; (2) the amount of frequency compensation to be added. The first criteria the capacitor divider needs to meet is that under over load condition, the peak-to-peak voltage on VCR pin is with in 6 V.

As derived earlier, the following relationship between VCOMP voltage, \( \Delta VCR \), switching period, input average current, and the VCR capacitor divider is shown in Equation 66

\[ V_{\text{COMP}} = \Delta VCR \approx \frac{C_1}{C_1 + C_2} \times \frac{1}{C_r} \times I_{\text{IN(avg)}} \times T + \frac{1}{C_1 + C_2} \times \frac{T}{2} \]  

(66)

In this equation, \( C_1 \) is the upper capacitor on the capacitor divider; \( C_2 \) is the lower capacitor on the capacitor divider. VCOMP is contributed by two parts – the divided resonant capacitor voltage, and the voltage generated by the VCR pin internal current sources. Define the contribution of the internal current source to be \( K_{\text{VCRRamp}} \).

\[ K_{\text{VCRRamp}} = \frac{I_{\text{COMP}}}{C_r} \times \frac{1}{C_1 + C_2} \times \frac{T}{2} \]  

(67)

Select \( C_1 \) and \( C_2 \) so that \( K_{\text{VCRRamp}} \) is within 0.1 ~ 0.6 range, and at over load condition, VCOMP is less than 6 V. In this example \( C_1 = 150 \mu F \) and \( C_2 = 15 \mu F \) is select.
8.2.2.20 Burst Mode Programming

The burst mode programming interface enables the user to program a burst mode threshold voltage (VLL) which adaptively changes with input voltage. This way, consistent burst threshold can be achieved across \( V_{IN} \) range, thus making the efficiency curve more consistent across \( V_{IN} \) range.

The following relationship exists between VLL voltage and BLK pin voltage:

\[
V_{LL} = a \times V_{BLK} + b \tag{68}
\]

In this equation, VLL is the burst mode threshold voltage; VBLK is BLK pin voltage; two parameters a and b can be programmed by two external resistors.

After soft start is done, the sensed BLK pin voltage is applied to LL/SS pin from inside the IC through a buffer. As shown in the figure below, this creates a difference between the current flowing through the programming resistor \( R_{LUpper} \) and \( R_{LLower} \). The difference between the current flows into the LL/SS pin, mirrored and then applied to a 250-kΩ resistor \( R_{LL} \). The voltage on \( R_{LL} \) is used as VLL.

![Burst Mode Programming Diagram](image)

Figure 55. Burst Mode Programming

The relationship between VLL and VBLK can then be derived:

\[
\frac{V_{RCC} - V_{BLK}}{R_{LUpper}} - \frac{V_{BLK}}{R_{LLower}} = \frac{V_{LL}}{R_{LL}} \tag{69}
\]

Equation 69 rearranged produces Equation 70

\[
V_{LL} = -\left(\frac{R_{LUpper} + R_{LLower}}{R_{LUpper}R_{LLower}} \times R_{LL} \times V_{BLK} + \frac{R_{LL}}{R_{LUpper}} \times V_{RCC}\right) \tag{70}
\]

To determine \( R_{LUpper} \) and \( R_{LLower} \), two sets of (VLL, VBLK) values are required. VBLK can be measured directly from BLK pin. VLL level can be measured by inserting a 10-kΩ resistor between the feedback optocoupler emitter and ground. Assume the voltage measured on the 10-kΩ resistor is \( V_{10k} \). Then VLL voltage can be calculated as:

\[
V_{LL} = \left(\frac{V_{10k}}{10 \text{ kΩ}}\right) \times 100 \text{ kΩ} \tag{71}
\]

Remove the \( R_{LUpper} \). In this way, the VLL voltage is at its minimal value 0.7 V, which is determined by the internal circuit design. Then adjust the load current to the desired burst mode threshold load level, and make sure the power stage does not burst in this condition. For example, 10% load is the desired burst mode threshold level. With 10 A as the full-load condition, set the load current to 1 A. After the load current is set, change the input voltage to two different voltages and record two different readings (\( V_{10k}, V_{BLK} \)). Then based on Equation 70 and Equation 71, \( R_{LUpper} \) and \( R_{LLower} \) can be solved.

In this example select the lower resistor to be 402 kΩ and the upper resistor to be 732 kΩ.
8.2.2.21 Soft-Start Capacitor

The soft-start capacitor sets the speed of the soft-start ramp. The soft start time varies with load condition. At full load or over load condition, the soft start time is the longest. It is not easy to calculate the exact soft start time value. However, it can be estimated that under full load condition, the longest possible soft start time is given by:

\[ T_{SS} = \frac{7V \times C_{SS}}{25\mu A} \]  

(72)

Using a 150-nF soft-start capacitor, gives the longest possible soft-start time as 42 ms according to Equation 72.
8.2.3 Application Curves

Figure 56.

Figure 57.

Figure 58.

Figure 59.
Figure 60.

Figure 61.
9 Power Supply Recommendations

9.1 VCC Pin Capacitor

The VCC capacitor should be sized based on the total start-up charge required by the system. The start-up charge will mostly be consumed by the gate driver circuit. Thus the total start-up charge can be estimated by the start-up switching frequency, MOSFET gate charge, and the soft-start time.

Assume the total start-up charge required by the system is shown in Equation 73

\[ Q_{\text{tot}} = 1.6 \text{ mC} \]  

(73)

During PFC and LLC startup phase, the maximum VCC voltage drop allowed is

\[ V_{\text{cdropmax}} = 26V - 10.5V = 15.5V \]  

(74)

The minimum VCC capacitor needed:

\[ C_{\text{VCC}} = \frac{Q_{\text{tot}}}{V_{\text{cdropmax}}} = 103 \mu F \]  

(75)

Choose 110-µF capacitor.

9.2 Boot Capacitor

During burst off period, power consumed by the high side gate driver from the HB pin must be drawn from \( C_{\text{BOOT}} \) and will cause its voltage to decay. At the start of the next burst period there must be sufficient voltage remaining on \( C_{\text{BOOT}} \) to power the high side gate driver until the conduction period of LO allows it to be replenished from \( C_{\text{RVCC}} \). The power consumed by the high side driver during this burst off period will therefore have a direct impact on the size and cost of capacitors that must be connected to \( C_{\text{BOOT}} \) and \( RVCC \).

Assume the system has a maximum burst off period of 10 ms.

\[ t_{\text{maxoff}} = 10 \text{ ms} \]  

(76)

Assume the bootstrap diode has a forward voltage drop of 1 V:

\[ V_{\text{bootforwarddrop}} = 1V \]  

(77)

Assume the boot voltage to be always above 8 V to avoid UVLO fault. Then the maximum allowed voltage drop on boot capacitor is:

\[ V_{\text{bootmaxdrop}} = V_{\text{RVCC}} - V_{\text{bootforwarddrop}} - 8V = 12V - 1V - 8V = 3V \]  

(78)

Boot capacitor can then be sized:

\[ C_{\text{boot}} = \frac{I_{\text{bootleak}} t_{\text{maxoff}}}{V_{\text{bootmaxdrop}}} = \frac{85 \mu A \times 10 \text{ ms}}{3V} = 284 \text{ nF} \]  

(79)

![Figure 62. Minimum Required Boot Capacitance vs. Maximum Burst Off Period](image_url)
9.3 RVCC Pin Capacitor

RVCC capacitor needs to be at least 5 times of boot capacitor. In addition, sizing of the RVCC capacitor depends on the stability of RVCC LDO. If load is light on RVCC, smaller capacitors can be used. The larger the load, the larger the capacitor is needed. In a typical system, the RVCC LDO powers the PFC and LLC gate drivers. The plot below shows the worst case RVCC LDO phase margin versus RVCC capacitor for various load currents. RVCC capacitor should be sized based on the figure below.

![Figure 63. RVCC Pin Capacitor](image-url)
10 Layout

10.1 Layout Guidelines

• Put a 2.2-µF ceramic capacitor on VCC pin in addition to the energy storage electrolytic capacitor. The 2.2-µF ceramic capacitor should be put as close as possible to the VCC pin.
• RVCC pin should have a bypass capacitor of 4.7 µF or more. It is recommended to add a 0.1-µF ceramic capacitor in addition to the 4.7 µF. The capacitors should be put as close as possible to the RVCC pin. RVCC cap needs to be at least 5 times of boot capacitor.
• Minimum recommended boot capacitor is 0.1 µF. The minimum value of the boot capacitor needs to be determined by the minimum burst frequency. The boot capacitor should be large enough to hold the bootstrap voltage during the lowest burst frequency. Please refer to the boot leakage current in the electrical table.
• Use large copper pour around GND pin
• The filtering capacitor on BW, ISNS, BLK should be put as close as possible to the pin
• FB trace should be as short as possible
• Soft-start capacitor should be put as close as possible to LL/SS pin
• Use film capacitor or C0G, NP0 ceramic capacitor on VCR divider and ISNS capacitor for low distortion
• It is recommended that ISNS resistor is less than 500 Ω to keep the node impedance low
• Add necessary filtering capacitors on BW pin to filter out the high spikes on the bias winding waveform. It is critical to filter out the high spikes because internally the signal is peak detected and then sampled at the low side turn off edge.
• Do not put any capacitor on HV pin to ground. The layout of this pin should result in low parasitic capacitance (<60 pF) from HV pin to ground.
• Keep necessary high voltage clearance

10.2 Layout Example
11 Device and Documentation Support

11.1 Device Support

11.1.1 Development Support

11.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the UCC256301 device with the WEBENCH® Power Designer.

1. Start by entering the input voltage (V\text{IN})\), output voltage (V\text{OUT}), and output current (I\text{OUT}) requirements.
2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:
• Run electrical simulations to see important waveforms and circuit performance
• Run thermal simulations to understand board thermal performance
• Export customized schematic and layout into popular CAD formats
• Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

11.2 Documentation Support (if applicable)

11.2.1 Related Documentation

For related documentation see the following:
• Design Spreadsheet, UCC25630 Design Calculator, UCC634
• User Guide, Using UCC25630-1EVM-291,

11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.4 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

11.5 Trademarks

E2E is a trademark of Texas Instruments.
WEBENCH is a registered trademark of Texas Instruments.

11.6 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

11.7 Glossary

SLYZ022 — Ti Glossary.
This glossary lists and explains terms, acronyms, and definitions.
12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC25630-1DDBR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DDB</td>
<td>14</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>UCC256301</td>
<td></td>
</tr>
<tr>
<td>UCC25630-1DDBT</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>DDB</td>
<td>14</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 125</td>
<td>UCC256301</td>
<td></td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines “RoHS” to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, “RoHS” products are suitable for use in specified lead-free processes. TI may reference these types of products as “Pb-Free”.
- **RoHS Exempt**: TI defines “RoHS Exempt” to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines “Green” to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a “~” will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead/Ball Finish** - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
# TAPE AND REEL INFORMATION

**Device** | **Package Type** | **Package Drawing** | **Pins** | **SPQ** | **Reel Diameter (mm)** | **Reel Width W1 (mm)** | **A0 (mm)** | **B0 (mm)** | **K0 (mm)** | **P1 (mm)** | **W (mm)** | **Pin1 Quadrant**  
--- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | ---  
UCC25630-1DBR | SOIC | DDB | 14 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1  
UCC25630-1DBT | SOIC | DDB | 14 | 250 | 180.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1

*All dimensions are nominal.*

## TAPE DIMENSIONS

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

- **Q1**: Pocket Quadrant
- **Q2**: Sprocket Holes
- **Q3**: User Direction of Feed
- **Q4**: Reel Width (W1)
### TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>UCC25630-1DDBR</td>
<td>SOIC</td>
<td>DDB</td>
<td>14</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>38.0</td>
</tr>
<tr>
<td>UCC25630-1DDBT</td>
<td>SOIC</td>
<td>DDB</td>
<td>14</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>
NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-012, variation AC.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated