

SGLS187B- SEPTEMBER 2003 - REVISED MARCH 2013

- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -40°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree<sup>†</sup>
- Dual Output Drive Stages in Push-Pull Configuration
- Current Sense Discharge Transistor to Improve Dynamic Response
- <sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- 130-μA Typical Starting Current
- 1-mA Typical Run Current
- Operation to 1 MHz
- Internal Soft Start
- On-Chip Error Amplifier With 2-MHz Gain Bandwidth Product
- On Chip VDD Clamping
- Output Drive Stages Capable of 500-mA Peak-Source Current, 1-A Peak-Sink Current



## description/ordering information

The UCC2808A is a family of BiCMOS push-pull, high-speed, low-power, pulse-width modulators. The UCC2808A contains all of the control and drive circuitry required for off-line or dc-to-dc fixed frequency current-mode switching power supplies with minimal external parts count.

The UCC2808A dual output drive stages are arranged in a push-pull configuration. Both outputs switch at half the oscillator frequency using a toggle flip-flop. The dead time between the two outputs is typically 60 ns to 200 ns depending on the values of the timing capacitor and resistors, thus limiting each output stage duty cycle to less than 50%.

The UCC2808A family offers a variety of package options and choice of undervoltage lockout levels. The family has UVLO thresholds and hysteresis options for off-line and battery powered systems. Thresholds are shown in the ordering information table.

The UCC2808A is an enhanced version of the UCC2808 family. The significant difference is that the A versions feature an internal discharge transistor from the CS pin to ground, which is activated each clock cycle during the oscillator dead time. The feature discharges any filter capacitance on the CS pin during each cycle and helps minimize filter capacitor values and current sense delay.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SGLS187B- SEPTEMBER 2003 - REVISED MARCH 2013

#### **ORDERING INFORMATION<sup>†</sup>**

| T <sub>A</sub> | UVLO<br>Option | PACK     | AGE           | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------------|----------|---------------|--------------------------|---------------------|
| -40°C to 125°C | 12.5 V/8.3 V   | SOIC (D) | Tape and reel | UCC2808AQDR-1EP          | UCC2808             |
| -40°C to 125°C | 4.3 V/4.1 V    | SOIC (D) | Tape and reel | UCC2808AQDR-2EP          | UCC2808             |

<sup>&</sup>lt;sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

## block diagram



SGLS187B- SEPTEMBER 2003 - REVISED MARCH 2013

# 

# electrical characteristics, $T_A$ = -40°C to 125°C for the UCC2808AQ-x, VDD = 10 V (see Note 6), 1- $\mu$ F capacitor from VDD to GND, R = 22 k $\Omega$ , C = 330 pF $T_A$ = $T_J$ , (unless otherwise noted)

| PARAMETER                | TEST CONDITIONS | MIN  | TYP | MAX  | UNITS |
|--------------------------|-----------------|------|-----|------|-------|
| Oscillator Section       |                 |      |     |      |       |
| Oscillator frequency     |                 | 175  | 194 | 213  | kHz   |
| Oscillator amplitude/VDD | See Note 1      | 0.44 | 0.5 | 0.56 | V/V   |

NOTES: 1. Measured at RC. Signal amplitude tracks VDD.

6. For UCCx808A-1, set VDD above the start threshold before setting at 10 V.



<sup>&</sup>lt;sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>&</sup>lt;sup>‡</sup> Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the *Power Supply Control Data Book (TI Literature Number SLUD003)* for thermal limitations and considerations of packages.

<sup>§</sup> Long term high-temperature storage and/or extended use at maximum recommended operating conditions may result in a reduction of overall device life. See http://www.ti.com/ep\_quality for additional information on enhanced plastic packaging.

SGLS187B- SEPTEMBER 2003 - REVISED MARCH 2013

# electrical characteristics, $T_A$ = -40°C to 125°C for the UCC2808AQ-x, VDD = 10 V (see Note 6), 1- $\mu$ F capacitor from VDD to GND, R = 22 k $\Omega$ , C = 330 pF $T_A$ = $T_J$ , (unless otherwise noted)

| PARAMETER                             |                       | TEST CONDITION  | ONS              | MIN  | TYP  | MAX  | UNITS |
|---------------------------------------|-----------------------|-----------------|------------------|------|------|------|-------|
| Error Amplifier Section               |                       |                 |                  |      |      |      |       |
| Input voltage                         | COMP = 2 V            |                 |                  | 1.95 | 2    | 2.05 | V     |
| Input bias current                    |                       |                 |                  | -1   |      | 1    | μΑ    |
| Open loop voltage gain                |                       |                 |                  | 60   | 80   |      | dB    |
| COMP sink current                     | FB = 2.2 V,           | COMP = 1 V      |                  | 0.3  | 2.5  |      | mA    |
| COMP source current                   | FB = 1.3 V,           | COMP = 3.5 V    |                  | -0.2 | -0.5 |      | mA    |
| PWM Section                           |                       |                 |                  |      |      |      |       |
| Maximum duty cycle                    | Measured at OUT       | ΓA or OUTB      |                  | 48   | 49   | 50   | %     |
| Minimum duty cycle                    | COMP = 0 V            |                 |                  |      |      | 0    | %     |
| Current Sense Section                 |                       |                 |                  |      |      |      |       |
| Gain                                  | See Note 2            |                 |                  | 1.9  | 2.2  | 2.5  | V/V   |
| Maximum input signal                  | COMP = 5 V            | See Note 3      |                  | 0.45 | 0.5  | 0.55 | V     |
| CS to output delay                    | COMP = 3.5 V,         | CS from 0 mV    | to 600 mV        |      | 100  | 200  | ns    |
| CS source current                     |                       |                 |                  | -200 |      |      | nA    |
| CS sink current                       | CS = 0.5 V,           | RC = 5.5 V      | See Note 7       | 4    | 10   |      | mA    |
| Over current threshold                |                       |                 |                  | 0.65 | 0.75 | 0.85 | V     |
| COMP to CS offset                     | CS = 0 V              |                 |                  | 0.35 | 0.8  | 1.2  | V     |
| Output Section                        |                       |                 |                  |      |      |      |       |
| OUT low level                         | I = 100 mA            |                 |                  |      | 0.5  | 1.1  | >     |
| OUT high level                        | I = -50  mA,          | VDD - OUT       |                  |      | 0.5  | 1    | V     |
| Rise time                             | C <sub>L</sub> = 1 nF |                 |                  |      | 25   | 60   | ns    |
| Fall time                             | C <sub>L</sub> = 1 nF |                 |                  |      | 25   | 60   | ns    |
| Undervoltage Lockout Section          |                       |                 |                  |      |      |      |       |
| Ctart throughold                      | UCCx808A-1            | See Note 6      |                  | 11.5 | 12.5 | 13.5 | >     |
| Start threshold                       | UCCx808A-2            |                 |                  | 4.1  | 4.3  | 4.5  | V     |
| Minimum anaroting valtage after start | UCCx808A-1            |                 |                  | 7.6  | 8.3  | 9    | V     |
| Minimum operating voltage after start | UCCx808A-2            |                 |                  | 3.9  | 4.1  | 4.3  | V     |
| Hyptoropio                            | UCCx808A-1            |                 |                  | 3.5  | 4.2  | 5.1  | V     |
| Hysteresis                            | UCCx808A-2            |                 |                  | 0.1  | 0.2  | 0.3  | V     |
| Soft Start Section                    |                       |                 |                  |      |      |      |       |
| COMP rise time                        | FB = 1.8 V,           | Rise from 0.5 \ | / to 4 V         |      | 3.5  | 20   | ms    |
| Overall Section                       |                       |                 |                  |      |      |      | 1     |
| Startup current                       | VDD < start thres     | hold            |                  |      | 130  | 260  | μΑ    |
| Operating supply current              | FB = 0 V,             | CS = 0 V        | See Note 5 and 6 |      | 1    | 2    | mA    |
| VDD zener shunt voltage               | IDD = 10 mA           | See Note 4      |                  | 13   | 14   | 15   | V     |

NOTES: 2. Gain is defined by:  $A = \frac{\Delta V_{COMP}}{\Delta V_{CS}}$ ,  $0 \le V_{CS} \le 0.4 \text{ V}$ .

- 3. Parameter measured at trip point of latch with FB at 0 V.
- 4. Start threshold and zener shunt threshold track one another.
- 5. Does not include current in the external oscillator network.
- 6. For UCC2808A-1, set VDD above the start threshold before setting at 10 V.
- 7. The internal current sink on the CS pin is designed to discharge an external filter capacitor. It is not intended to be a dc sink path.



SGLS187B- SEPTEMBER 2003 - REVISED MARCH 2013

## pin assignments

**COMP:** COMP is the output of the error amplifier and the input of the PWM comparator. The error amplifier in the UCC2808A is a true low-output impedance, 2-MHz operational amplifier. As such, the COMP pin can both source and sink current. However, the error amplifier is internally current limited, so that zero duty cycle can be externally forced by pulling COMP to GND.

The UCC2808A family features built-in full-cycle soft start. Soft start is implemented as a clamp on the maximum COMP voltage.

**CS:** The input to the PWM, peak current, and overcurrent comparators. The overcurrent comparator is only intended for fault sensing. Exceeding the overcurrent threshold will cause a soft start cycle. An internal MOSFET discharges the current sense filter capacitor to improve dynamic performance of the power converter.

**FB:** The inverting input to the error amplifier. For best stability, keep FB lead length as short as possible and FB stray capacitance as small as possible.

**GND:** Reference ground and power ground for all functions. Due to high currents, and high frequency operation of the UCC2808A, a low impedance circuit board ground plane is highly recommended.

**OUTA and OUTB:** Alternating high current output stages. Both stages are capable of driving the gate of a power MOSFET. Each stage is capable of 500-mA peak-source current, and 1-A peak-sink current.

The output stages switch at half the oscillator frequency, in a push-pull configuration. When the voltage on the RC pin is rising, one of the two outputs is high, but during fall time, both outputs are off. This *dead time* between the two outputs, along with a slower output rise time than fall time, insures that the two outputs can not be on at the same time. This dead time is typically 60 ns to 200 ns and depends upon the values of the timing capacitor and resistor.

The high-current-output drivers consist of MOSFET output devices, which switch from VDD to GND. Each output stage also provides a very low impedance to overshoot and undershoot. This means that in many cases, external-schottky-clamp diodes are not required.

**RC:** The oscillator programming pin. The UCC2808A's oscillator tracks VDD and GND internally, so that variations in power supply rails minimally affect frequency stability. Figure 1 shows the oscillator block diagram.

Only two components are required to program the oscillator: a resistor (tied to the VDD and RC), and a capacitor (tied to the RC and GND). The approximate oscillator frequency is determined by the simple formula:

$$f_{OSCILLATOR} = \frac{1.41}{RC}$$

where frequency is in Hz, resistance in Ohms, and capacitance in Farads. The recommended range of timing resistors is between 10 k $\Omega$  and 200 k $\Omega$  and range of timing capacitors is between 100 pF and 1000 pF. Timing resistors less than 10 k $\Omega$  should be avoided.

For best performance, keep the timing capacitor lead to GND as short as possible, the timing resistor lead from VDD as short as possible, and the leads between timing components and RC as short as possible. Separate ground and VDD traces to the external timing network are encouraged.



SGLS187B- SEPTEMBER 2003 - REVISED MARCH 2013

## pin assignments (continued)



Figure 1. Block Diagram for Oscillator

NOTE A: The oscillator generates a sawtooth waveform on RC. During the RC rise time, the output stages alternate on time, but both stages are off during the RC fall time. The output stages switch a 1/2 the oscillator frequency, with ensured duty cycle of < 50% for both outputs.

**VDD:** The power input connection for this device. Although quiescent VDD current is very low, total supply current will be higher, depending on OUTA and OUTB current, and the programmed oscillator frequency. Total VDD current is the sum of quiescent VDD current and the average OUT current. Knowing the operating frequency and the MOSFET gate charge (Qg), average OUT current can be calculated from:

$$I_{OUT} = Q_g \times F$$
, where F is frequency

To prevent noise problems, bypass VDD to GND with a ceramic capacitor as close to the chip as possible along with an electrolytic capacitor. A 1-μF decoupling capacitor is recommended.

#### **APPLICATION INFORMATION**

A 200-kHz push-pull application circuit with a full-wave rectifier is shown in Figure 2. The output,  $V_O$ , provides 5 V at 50 W maximum and is electrically isolated from the input. Since the UCC2808A is a peak-current-mode controller the 2N2907 emitter following amplifier (buffers the CT waveform) provides slope compensation which is necessary for duty ratios greater than 50%. Capacitor decoupling is very important with a single ground IC controller, and a 1  $\mu$ F is suggested as close to the IC as possible. The controller supply is a series RC for start-up, paralleled with a bias winding on the output inductor used in steady state operation.

Isolation is provided by an optocoupler with regulation done on the secondary side using the TL431 adjustable precision shunt regulator. Small signal compensation with tight voltage regulation is achieved using this part on the secondary side. Many choices exist for the output inductor depending on cost, volume, and mechanicall strength. Several design options are iron powder, molypermalloy (MPP), or a ferrite core with an air gap as shown here. The main power transformer has a Magnetics Inc. ER28 size core made of P material for efficient operation at this frequency and temperature. The input voltage may range from 36 V dc to 72 V dc.



## **APPLICATION INFORMATION**



Figure 2. Typical Application Diagram: 48-V In, 5-V, 50-W Output



#### TYPICAL CHARACTERISTICS









10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| UCC2808AQDR-1EP  | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | UCC2808<br>A-1EP     | Samples |
| UCC2808AQDR-2EP  | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | UCC2808<br>A-2EP     | Samples |
| V62/04642-01XE   | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | UCC2808<br>A-1EP     | Samples |
| V62/04642-02XE   | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | UCC2808<br>A-2EP     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC2808AQDR-1EP | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC2808AQDR-2EP | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC2808AQDR-1EP | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| UCC2808AQDR-2EP | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated