



# 9-LINE 3 TO 5 VOLT SCSI ACTIVE TERMINATOR, REVERSE DISCONNECT

#### **FEATURES**

- Complies with SCSI, SCSI-2 and SPI-2 Standards
- 2.7-V to 5.25-V Operation
- 1.8-pF Channel Capacitance during Disconnect
- 0.5-μA Supply Current in Disconnect Mode
- 110-Ω/2.5-kΩ Programmable Termination
- Completely Meets SCSI Hot Plugging
- –400-mA Sourcing Current for Termination
- +400-mA Sinking Current for Active Negation Drivers
- Trimmed Termination Current to 4%
- Trimmed Impedance to 7%
- Current Limit and Thermal Shutdown Protection

#### DESCRIPTION

The UCC5606 provides 9 lines of active termination for a small computer systems interface (SCSI) parallel bus. The SCSI standard recommends active termination at both ends of the cable segment.

The UCC5606 is ideal for high performance 3.3-V SCSI systems. The key features contributing to such low operating voltage are the 0.1-V drop out regulator and the 2.7-V reference. During disconnect the supply current is typically only 0.5  $\mu$ A, which makes the device attractive for battery powered systems.

The UCC5606 is designed with an ultra-low channel capacitance of 1.8 pF, which eliminates effects on signal integrity from disconnected terminators at interim points on the bus.

### **BLOCK DIAGRAM**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



## **DESCRIPTION (CONTINUED)**

The UCC5606 can be programmed for either a 110- $\Omega$  or 2.5-k $\Omega$  termination. The 110- $\Omega$  termination is used for standard SCSI bus lengths and the 2.5-k $\Omega$  termination is typically used in short bus applications. When driving the TTL compatible  $\overline{\text{DISCNCT}}$  pin directly, the 110- $\Omega$  termination is connected when the  $\overline{\text{DISCNCT}}$  pin is driven high, and disconnected when low. When the  $\overline{\text{DISCNCT}}$  pin is driven through an impedance between 80 k $\Omega$  and 150 k $\Omega$ , the 2.5-k $\Omega$  termination is connected when the  $\overline{\text{DISCNCT}}$  pin is driven high, and disconnected when driven low.

The power amplifier output stage allows the UCC5606 to source full termination current and sink active negation current when all termination lines are actively negated.

The UCC5606 is pin-for-pin compatible with Unitrode's other 9-line single-ended SCSI terminators, except that  $\overline{\text{DISCNCT}}$  is now active low, allowing lower capacitance and lower voltage upgrades to existing systems. The UCC5606 is completely hot pluggable and appears as high impedance at the terminating channels with  $V_{\text{TRMPWR}} = 0 \text{ V}$  or open.

Internal circuit trimming is utilized, first to trim the 110- $\Omega$  termination impedance to a 7% tolerance, and then most importantly, to trim the output current to a 4% tolerance, as close to the maximum SCSI specification as possible, which maximizes noise margin in fast SCSI operation.

Other features include thermal shutdown and current limit.

This device is offered in low thermal resistance versions of the industry standard 16-pin narrow body SOIC, 16-pin N and 24-pin TSSOP.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted†‡

|                                                | UCC5606    | UNIT |
|------------------------------------------------|------------|------|
| TRMPWR voltage                                 | 7          | .,   |
| Signal line voltage                            | 0 to 7     | 7 V  |
| Regulator output current                       | 0.6        | Α    |
| Storage temperature, T <sub>Stg</sub>          | -65 to 150 |      |
| Operating junction temperature, T <sub>J</sub> | -55 to 150 | °C   |
| Lead temperature (soldering, 10 sec.)          | 300        |      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to GND. Currents are positive into and negative out of, the specified terminal.

#### RECOMMENDED OPERATING CONDITIONS

|                          | MIN | NOM MAX | UNIT |
|--------------------------|-----|---------|------|
| TRMPWR voltage           | 2.7 | 5.25    | V    |
| Signal line voltage      | 0   | 5       | V    |
| Disconnect input voltage | 0   | TRMPWR  | °C   |

#### ORDERING INFORMATION

| т.          | DISCONNECT | PACKAGED DEVICE† |              |                |  |  |  |
|-------------|------------|------------------|--------------|----------------|--|--|--|
| IA          | STATUS     | DIL-16 (N)       | SOIC-16 (DP) | TSSOP-24 (PWP) |  |  |  |
| 0°C to 70°C |            | UCC5606N         | UCC5606DP    | UCC5606PWP     |  |  |  |

<sup>†</sup> The LQFP packages are available taped and reeled. Add TR suffix to device type (e.g. UCC5606PWPTR) to order quantities of 2,500 devices per reel.



<sup>‡</sup> Currents are positive into, negative out of the specified terminal. Consult Packaging Section of Databook for thermal limitations and considerations of packages. All voltages are referenced to GND.

### **CONNECTION DIAGRAM**

#### DIL-16 (Top View) SOIC-16 (Top View) TSSOP-24 (Top View) N Package **DP Package PWP Package** LINE7 1 24 LINE6 LINE7 1 16 LINE6 LINE7 1 16 LINE6 23 LINE5 LINE8 2 15 LINE5 LINE8 2 LINE8 2 15 LINE5 22 REG LINE9 3 21 REG LINE9 3 14 REG 14 REG N/C 4 LINE9 3 20 GND\* SGND\* 5 13 N/C N/C 4 GND\* 4 13 GND\* 19 GND\* GND\* 6 SGND 5 12 N/C GND\* 7 18 GND\* SGND\* 5 12 GND\* DISCNCT 6 11 TRMPWR GND\* 8 17 GND\* DISCNCT 6 11 TRMPWR GND\* 9 16 TRMPWR LINE1 7 10 LINE4 15 TRMPWR DISCNCT 10 LINE2 8 9 LINE3 LINE1 7 10 LINE4 LINE1 11 14 LINE4 9 LINE3 LINE2 8 13 LINE3 LINE2 12

NOTE: GND\* serves as a heat sink ground which must be tied to a large copper area or the grounding plate.

### **ELECTRICAL CHARACTERISTICS**

 $T_A = 0$ °C to 70°C, TRMPWR = 3.3 V,  $\overline{DISCNCT} = 3.3$  V,  $R_{DISCNCT} = 0$   $\Omega$ ,  $T_A = T_J$ , (unless otherwise noted)

| DADAMETED                                             | TEST CONDITIONS                                                           | MINI  | TVD   | MAY   | LINUTO |
|-------------------------------------------------------|---------------------------------------------------------------------------|-------|-------|-------|--------|
| PARAMETER                                             | TEST CONDITIONS                                                           | MIN   | TYP   | MAX   | UNITS  |
| Supply Current Section                                |                                                                           |       |       | 1     |        |
| Termpwr supply current                                | All termination lines = open                                              |       | 1     | 2     | mA     |
| тетприг ѕирріу ситепі                                 | All termination lines = 0.2 V                                             |       | 210   | 218   | MA     |
| Power down mode                                       | DISCNCT = 0 V                                                             |       | 0.5   | 5.0   | μΑ     |
| Output Section (110 ohms – Terminator Lines           | 5)                                                                        |       |       |       |        |
| Terminator impedance                                  |                                                                           | 102.3 | 110.0 | 117.7 | Ohms   |
| Output high voltage                                   | TRMPWR = 3 V (1)                                                          | 2.5   | 2.7   | 3.0   | V      |
|                                                       | $V_{LINE} = 0.2 \text{ V}, \qquad T_{J} = 25^{\circ}\text{C}$             | -22.1 | -23.0 | -24.0 |        |
|                                                       | V <sub>LINE</sub> = 0.2 V                                                 | -21   | -23   | -24   |        |
| Max output current                                    | $V_{LINE} = 0.2 \text{ V},  T_{J} = 25^{\circ}\text{C} (1)$ TRMPWR = 3 V, | -20.2 | -23.0 | -24.0 | mA     |
|                                                       | $V_{LINE} = 0.2 \text{ V}, \qquad TRMPWR = 3 \text{ V} (1)$               | -19   | -23   | -24   |        |
|                                                       | V <sub>LINE</sub> = 0.5 V                                                 |       |       | -22.4 |        |
| Output leakage                                        | DISCNCT = 0 V, TRMPWR = 0 V to 5.25 V                                     |       | 10    | 400   | nA     |
| Output capacitance                                    | DISCNCT = 0 V, DP package (2)                                             |       | 1.8   | 2.5   | pF     |
| Output Section (2.5 k $\Omega$ – Terminator Lines) (F | DISCNCT = 80 k $\Omega$ )                                                 |       |       |       |        |
| Terminator impedance                                  |                                                                           | 2.0   | 2.5   | 3.0   | kΩ     |
| Output high voltage                                   | TRMPWR = 3 V (1)                                                          | 2.5   | 2.7   | 3.0   | V      |
|                                                       | V <sub>LINE</sub> = 0.2 V                                                 | -0.7  | -1.0  | -1.4  |        |
| Max output current                                    | V <sub>LINE</sub> = 0.2 V, TRMPWR = 3 V (1)                               | -0.6  | -1.0  | -1.5  | mA     |
| Output leakage                                        | DISCNCT = 0 V, TRMPWR = 0 to 5.25 V                                       |       | 10    | 400   | nA     |
| Output capacitance                                    | DISCNCT = 0 V, DP package (2)                                             |       | 1.8   | 2.5   | pF     |

| PARAMETER                   | TEST CONDITIONS                                               | MIN  | TYP  | MAX  | UNITS |
|-----------------------------|---------------------------------------------------------------|------|------|------|-------|
| Regulator Section           |                                                               |      |      |      |       |
| Regulator output voltage    | 5.25 V > TRMPWR > 3 V                                         | 2.5  | 2.7  | 3.0  | V     |
| Drop-out voltage            | All termination lines = 0.2 V                                 |      | 0.1  | 0.2  |       |
| Short circuit current       | V <sub>REG</sub> = 0 V                                        | -200 | -400 | -800 | mA    |
| Sinking current capability  | V <sub>REG</sub> = 3 V                                        | 200  | 400  | 800  |       |
| Thermal shutdown            | (2)                                                           |      | 170  |      | °C    |
| Thermal shutdown hysteresis | (2)                                                           |      | 10   |      |       |
| Disconnect Section          |                                                               |      |      |      |       |
| Disconnect threshold        | RDISCNCT = $0 \text{ k}\Omega \text{ to } 80 \text{ k}\Omega$ | 0.8  | 1.5  | 2.0  | V     |
| Input current               | DISCNCT = 3.3 V                                               |      | 30   | 50   | μΑ    |

NOTES: 1. Measuring each termination line while other eight are low (0.2 V).

2. Ensured by design. Not production tested.

## **TERMINAL FUNCTIONS**

| TERM              | IINAL |     | D-CODIOTION .                                                                                                                                                                                                                                                                                    |
|-------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO.   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                      |
| DISCNCT           | 7     | I   | Taking this pin low causes the 9 channels to become high impedance and the chip to go into low power mode. In short laptop buses an $80$ -k $\Omega$ to $150$ -k $\Omega$ resister to TERPWR terminates the bus at $2.5$ k $\Omega$ . Less than $110$ $\Omega$ to TERPWR enables the terminator. |
| GND               | 9     |     | Ground reference for the device                                                                                                                                                                                                                                                                  |
| LINE1 TO<br>LINE9 | 4     | I   | 110-Ω termination channels                                                                                                                                                                                                                                                                       |
| REG               | 9     | I   | Output of the internal 2.7-V regulator                                                                                                                                                                                                                                                           |
| TRMPWR            | 4     |     | Power for the device                                                                                                                                                                                                                                                                             |
| GND*              |       |     | Heat sink ground, must be tied to a large copper area or the grounding plate.                                                                                                                                                                                                                    |



## **APPLICATION INFORMATION**



Figure 1. Typical SCSI Bus Configurations Utilizing two UCC5606 Devices



Figure 2. Typical Wide SCSI Bus Configurations Utilizing three UCC5606 Devices





www.ti.com 23-Sep-2024

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/ MSL Peak Temp Ball material (3) |                     | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|----------------------------------------------|---------------------|--------------|----------------------|---------|
|                  |         |              |                    |      |                |              | (6)                                          |                     |              |                      |         |
| UCC5606PWPTR     | LIFEBUY | TSSOP        | PW                 | 24   | 2000           | RoHS & Green | NIPDAU                                       | Level-2-260C-1 YEAR | 0 to 70      | UCC5606PWP           |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC5606PWPTR | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

|   | Device Package Type |       | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------------|-------|-----------------|------|------|-------------|------------|-------------|--|
| ı | UCC5606PWPTR        | TSSOP | PW              | 24   | 2000 | 356.0       | 356.0      | 35.0        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated