VCA821 Ultra-Wideband, > 40-dB Gain Adjust Range, Linear in dB
Variable Gain Amplifier

1 Features
• 710-MHz Small-Signal Bandwidth (G = +2 V/V)
• 320 MHz, 4 V_{PP} Bandwidth (G = +10 V/V)
• 0.1-dB Gain Flatness to 135 MHz
• 2500 V/μs Slew Rate
• > 40-dB Gain Adjust Range
• High Gain Accuracy: 20 dB ±0.3 dB
• High Output Current: ±90 mA

2 Applications
• AGC Receivers With RSSI
• Differential Line Receivers
• Pulse Amplitude Compensation
• Variable Attenuators
• Voltage-Tunable Active Filters

3 Description
The VCA821 device is a DC-coupled, wideband, linear in dB, continuously variable gain amplifier. It provides a differential input to single-ended conversion with a high-impedance gain control input used to vary the gain down 40 dB from the nominal maximum gain set by the gain resistor (R_G) and feedback resistor (R_F).

The VCA821 device internal architecture consists of two input buffers and an output current feedback amplifier stage integrated with a multiplier core to provide a complete variable gain amplifier (VGA) system that does not require external buffering. The maximum gain is set externally with two resistors, providing flexibility in designs. The maximum gain is intended to be set between 6 dB and 32 dB. Operating from ±5-V supplies, the gain control voltage for the VCA821 device adjusts the gain linearly in dB as the control voltage varies from 0 V to +2 V. For example, set at a maximum gain of 20 dB, the VCA821 device provides 20 dB, at V_G = +2 V, to less than –20 dB at V_G = 0 V. The VCA821 device offers excellent gain linearity. For a 20-dB maximum gain, and a gain-control input voltage varying between +1 V and +2 V, the gain does not deviate by more than ±0.3 dB (maximum at +25°C).

Device Information

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA821</td>
<td>SOIC (14)</td>
<td>8.65 mm × 3.91 mm</td>
</tr>
<tr>
<td></td>
<td>VSSOP (10)</td>
<td>3.00 mm × 3.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Differential Equalizer

Differential Equalization of an RC Load
Table of Contents

1 Features ................................................................. 1
2 Applications ............................................................ 1
3 Description ............................................................. 1
4 Revision History ....................................................... 2
5 Device Comparison Table ......................................... 3
6 Pin Configuration and Functions ............................... 4
7 Specifications .......................................................... 5
  7.1 Absolute Maximum Ratings ................................. 5
  7.2 ESD Ratings .......................................................... 5
  7.3 Recommended Operating Conditions ...................... 5
  7.4 Thermal Information ............................................. 5
  7.5 Electrical Characteristics: \( V_S = \pm 5 \) V ...................... 6
  7.6 Typical Characteristics: \( V_S = \pm 5 \) V, DC Parameters .......................... 9
  7.7 Typical Characteristics: \( V_S = \pm 5 \) V, DC and Power-Supply Parameters .......................... 10
  7.8 Typical Characteristics: \( V_S = \pm 5 \) V, \( A_{V\text{MAX}} = 6 \) dB .......................... 11
  7.9 Typical Characteristics: \( V_S = \pm 5 \) V, \( A_{V\text{MAX}} = 20 \) dB .................. 15
  7.10 Typical Characteristics: \( V_S = \pm 5 \) V, \( A_{V\text{MAX}} = 32 \) dB .......................... 19
8 Parameter Measurement Information ......................... 22
9 Detailed Description .................................................. 23

4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision C (October 2015) to Revision D Page
• Changed Output voltage swing values ................................................................. 8
• Changed Output current values ................................................................. 8

Changes from Revision B (December 2008) to Revision C Page
• Added Pin Configuration and Functions section, ESD Ratings table, Recommended Operating Conditions table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ............................................ 1
• Deleted Ordering Information table ................................................................. 1

Changes from Revision A (August 2008) to Revision B Page
• Revised second paragraph in Wideband Variable Gain Amplifier Operation section describing pin 9 ......................... 29

Changes from Original (December 2007) to Revision A Page
• Changed storage temperature range rating in Absolute Maximum Ratings table from –40°C to +125°C to –65°C to +125°C ................................................................. 5
## 5 Device Comparison Table

### VCA821 Related Products

<table>
<thead>
<tr>
<th></th>
<th>DUALS</th>
<th>GAIN ADJUST RANGE (dB)</th>
<th>INPUT NOISE (nV/√Hz)</th>
<th>SIGNAL BANDWIDTH (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA810</td>
<td>—</td>
<td>80</td>
<td>2.4</td>
<td>35</td>
</tr>
<tr>
<td></td>
<td>VCA2612</td>
<td>45</td>
<td>1.25</td>
<td>80</td>
</tr>
<tr>
<td></td>
<td>VCA2613</td>
<td>45</td>
<td>1</td>
<td>80</td>
</tr>
<tr>
<td></td>
<td>VCA2615</td>
<td>52</td>
<td>0.8</td>
<td>50</td>
</tr>
<tr>
<td></td>
<td>VCA2617</td>
<td>48</td>
<td>4.1</td>
<td>50</td>
</tr>
<tr>
<td>VCA820</td>
<td>—</td>
<td>40</td>
<td>8.2</td>
<td>150</td>
</tr>
<tr>
<td>VCA821</td>
<td>—</td>
<td>40</td>
<td>6.0</td>
<td>420</td>
</tr>
<tr>
<td>VCA822</td>
<td>—</td>
<td>40</td>
<td>8.2</td>
<td>150</td>
</tr>
<tr>
<td>VCA824</td>
<td>—</td>
<td>40</td>
<td>6.0</td>
<td>420</td>
</tr>
</tbody>
</table>
6 Pin Configuration and Functions

Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>NAME</td>
<td>SOIC</td>
<td>VSSOP</td>
</tr>
<tr>
<td>FB</td>
<td>12</td>
<td>1</td>
</tr>
<tr>
<td>GND</td>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>NC</td>
<td>13</td>
<td>—</td>
</tr>
<tr>
<td>+R_G</td>
<td>4</td>
<td>5</td>
</tr>
<tr>
<td>-R_G</td>
<td>5</td>
<td>6</td>
</tr>
<tr>
<td>+V_CC</td>
<td>1, 14</td>
<td>2</td>
</tr>
<tr>
<td>-V_CC</td>
<td>7, 8</td>
<td>8</td>
</tr>
<tr>
<td>+V_IN</td>
<td>3</td>
<td>4</td>
</tr>
<tr>
<td>-V_IN</td>
<td>6</td>
<td>7</td>
</tr>
<tr>
<td>V_G</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>V_OUT</td>
<td>10</td>
<td>9</td>
</tr>
<tr>
<td>V_REF</td>
<td>9</td>
<td>—</td>
</tr>
</tbody>
</table>

NC = No Connection
7 Specifications

7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)\(^{(1)}\)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Supply</td>
<td>±6.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Internal Power Dissipation</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage</td>
<td>±(V_{BS})</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Lead Temperature</td>
<td>260</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Junction Temperature ((T_J))</td>
<td>150</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Junction Temperature ((T_J)) Maximum Continuous Operation</td>
<td>140</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Storage Temperature ((T_{stg}))</td>
<td>–65</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

\(^{(1)}\) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

7.2 ESD Ratings

<table>
<thead>
<tr>
<th>V_{(ESD)}</th>
<th>Electrostatic discharge</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(^{(1)})</td>
<td>±2000</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Charged-device model (CDM), per JEDEC specification JESD22-C101(^{(2)})</td>
<td>±1000</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Machine Model</td>
<td>±200</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

\(^{(1)}\) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
\(^{(2)}\) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

7.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating voltage</td>
<td>7</td>
<td>10</td>
<td>12</td>
<td>V</td>
</tr>
<tr>
<td>Operating temperature</td>
<td>–40</td>
<td>25</td>
<td>85</td>
<td>°C</td>
</tr>
</tbody>
</table>

7.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(^{(1)})</th>
<th>VCA821</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>D [SOIC]</td>
</tr>
<tr>
<td></td>
<td>14 PINS</td>
</tr>
<tr>
<td>(R_{JA}) junction-to-ambient thermal resistance</td>
<td>90.3</td>
</tr>
<tr>
<td>(R_{JC(top)}) junction-to-case (top) thermal resistance</td>
<td>49.8</td>
</tr>
<tr>
<td>(R_{JB}) junction-to-board thermal resistance</td>
<td>44.9</td>
</tr>
<tr>
<td>(\psi_{JT}) junction-to-top characterization parameter</td>
<td>13.8</td>
</tr>
<tr>
<td>(\psi_{JB}) junction-to-board characterization parameter</td>
<td>44.6</td>
</tr>
<tr>
<td>(R_{JC(bot)}) junction-to-case (bottom) thermal resistance</td>
<td>n/a</td>
</tr>
</tbody>
</table>

\(^{(1)}\) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRAS53.
### 7.5 Electrical Characteristics: \( V_S = \pm 5 \text{ V} \)

At \( A_{\text{VMAX}} = 20 \text{ dB}, R_F = 402 \Omega, R_G = 80 \Omega, R_L = 100 \Omega \), unless otherwise noted.

#### AC PERFORMANCE

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
<th>TEST LEVEL(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Small-signal bandwidth</td>
<td>( G = 6\text{dB}, V_C = 500\text{mV}_{\text{PP}} )</td>
<td>710</td>
<td>MHz</td>
<td>C</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>( G = 20\text{dB}, V_C = 500\text{mV}_{\text{PP}} )</td>
<td>420</td>
<td>MHz</td>
<td>C</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>( G = 40\text{dB}, V_C = 500\text{mV}_{\text{PP}} )</td>
<td>170</td>
<td>MHz</td>
<td>C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Large-signal bandwidth</td>
<td>( G = 20\text{dB}, V_C = 4\text{V}_{\text{PP}} )</td>
<td>320</td>
<td>MHz</td>
<td>C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain control bandwidth</td>
<td>( V_{D} = 200\text{mV}_{\text{PP}} )</td>
<td>+25°C (2)</td>
<td>240</td>
<td>MHz</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0°C to 70°C (3)</td>
<td>225</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>235</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bandwidth for 0.1dB flatness</td>
<td>( G = 20\text{dB}, V_C = 200\text{mV}_{\text{PP}} )</td>
<td>+25°C (2)</td>
<td>135</td>
<td>MHz</td>
<td>C</td>
<td></td>
</tr>
<tr>
<td>Slew rate</td>
<td>( G = 20\text{dB}, V_C = 5\text{V}_{\text{Step}} )</td>
<td>+25°C (2)</td>
<td>1800</td>
<td>V/μs</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0°C to 70°C (3)</td>
<td>1700</td>
<td>V/μs</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>1700</td>
<td>V/μs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rise-and-fall time</td>
<td>( G = 20\text{dB}, V_C = 5\text{V}_{\text{Step}} )</td>
<td>+25°C (2)</td>
<td>1.5</td>
<td>ns</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0°C to 70°C (3)</td>
<td>1.8</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>1.9</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>1.9</td>
<td>ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Setting time to 0.01%</td>
<td>( G = 20\text{dB}, V_C = 5\text{V}_{\text{Step}} )</td>
<td></td>
<td>11</td>
<td>ns</td>
<td>C</td>
<td></td>
</tr>
<tr>
<td>Harmonic distortion, 2nd-harmonic</td>
<td>( V_{D} = 2\text{V}_{\text{PP}}, f = 20\text{MHz} )</td>
<td>+25°C (2)</td>
<td>-64</td>
<td>dBc</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0°C to 70°C (3)</td>
<td>-64</td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>-64</td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Harmonic distortion, 3rd-harmonic</td>
<td>( V_{D} = 2\text{V}_{\text{PP}}, f = 20\text{MHz} )</td>
<td>+25°C (2)</td>
<td>-61</td>
<td>dBc</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0°C to 70°C (3)</td>
<td>-63</td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>-61</td>
<td>dBc</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input voltage noise</td>
<td>( f &gt; 1000\text{Hz} )</td>
<td></td>
<td>6.0</td>
<td>nV/√Hz</td>
<td>C</td>
<td></td>
</tr>
<tr>
<td>Input current noise</td>
<td>( f &gt; 1000\text{Hz} )</td>
<td></td>
<td>2.6</td>
<td>pA/√Hz</td>
<td>C</td>
<td></td>
</tr>
</tbody>
</table>

#### GAIN CONTROL

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
<th>TEST LEVEL(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Absolute gain error ( G_{\text{MAX}} = 20\text{dB}, V_{G} = 2\text{V} )</td>
<td>+25°C (2)</td>
<td>±0.1</td>
<td>±0.4</td>
<td>dB</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0°C to 70°C (3)</td>
<td>±0.5</td>
<td>±0.6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>±0.6</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{\text{ctrl0}} )</td>
<td></td>
<td>0.85</td>
<td>V</td>
<td>C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{\text{Slope}} )</td>
<td></td>
<td>0.09</td>
<td>V</td>
<td>C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Absolute gain error ( G_{\text{MAX}} = 20\text{dB}, V_{G} = 1\text{V}, (G = 18.06 \text{ dB}) )</td>
<td>+25°C (2)</td>
<td>±0.3</td>
<td>±0.4</td>
<td>dB</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0°C to 70°C (3)</td>
<td>±0.5</td>
<td>±0.6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>±0.6</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain at ( V_{G} = 0.2\text{V} )</td>
<td>Relative to max gain</td>
<td>+25°C (2)</td>
<td>-26</td>
<td>dB</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0°C to 70°C (3)</td>
<td>-24</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>-23</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain control bias current</td>
<td>+25°C (2)</td>
<td></td>
<td>10</td>
<td>μA</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0°C to 70°C (3)</td>
<td></td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>-40°C to +85°C (3)</td>
<td></td>
<td>16.6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Average gain control bias current drift</td>
<td>0°C to 70°C (3)</td>
<td></td>
<td>±12</td>
<td>nA/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>-40°C to +85°C (3)</td>
<td></td>
<td>±12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain control input impedance</td>
<td></td>
<td>1.5</td>
<td></td>
<td>0.6</td>
<td>MD</td>
<td></td>
</tr>
</tbody>
</table>

#### DC PERFORMANCE

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
<th>TEST LEVEL(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input offset voltage ( G = 20\text{dB}, V_{\text{CM}} = 0\text{V}, V_{\text{G}} = 1\text{V} )</td>
<td>+25°C (2)</td>
<td>±4</td>
<td>±17</td>
<td>mV</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td>0°C to 70°C (3)</td>
<td>±17.8</td>
<td>±19</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>±19</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Average input offset voltage drift</td>
<td>( G = 20\text{dB}, V_{\text{CM}} = 0\text{V}, V_{\text{G}} = 1\text{V} )</td>
<td>0°C to 70°C (3)</td>
<td>30</td>
<td>μV/°C</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td></td>
<td>-40°C to +85°C (3)</td>
<td>30</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

(2) Junction temperature = ambient for +25°C tested specifications.

(3) Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature specifications.
### Electrical Characteristics: $V_S = \pm 5$ V (continued)

At $A_{\text{MAX}} = 20$ dB, $R_F = 402\ \Omega$, $R_G = 80\ \Omega$, $R_L = 100\ \Omega$, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>TEST LEVEL</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input bias current</td>
<td>$G = 20\text{dB}, V_{\text{CM}} = 0\text{V}, V_{\text{G}} = 1\text{V}$</td>
<td>$+25^\circ C$</td>
<td>19</td>
<td>25</td>
<td></td>
<td>$\mu A$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>29</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>31</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Average input bias current drift</td>
<td>$G = 20\text{dB}, V_{\text{CM}} = 0\text{V}, V_{\text{G}} = 1\text{V}$</td>
<td>+25$^\circ C$</td>
<td>±0.5</td>
<td>±2.5</td>
<td>±3.5</td>
<td>$nA/\text{C}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>±3.2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>±3.5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input offset current</td>
<td>$G = 20\text{dB}, V_{\text{CM}} = 0\text{V}, V_{\text{G}} = 1\text{V}$</td>
<td>+25$^\circ C$</td>
<td>±16</td>
<td></td>
<td></td>
<td>$\mu A$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>±16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>±16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Average input offset current drift</td>
<td>$G = 20\text{dB}, V_{\text{CM}} = 0\text{V}, V_{\text{G}} = 1\text{V}$</td>
<td>+25$^\circ C$</td>
<td>±2.6</td>
<td>±2.55</td>
<td>±2.55</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>±2.55</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>±2.55</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{\text{RG MAX}}$ Max current through gain resistance</td>
<td>$V_{\text{CM}} = \pm 0.5\text{V}$</td>
<td>+25$^\circ C$</td>
<td>±1.6</td>
<td>±1.6</td>
<td>±1.6</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>±1.6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>±1.6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INPUT</td>
<td></td>
<td>Most positive common mode input voltage</td>
<td>+25$^\circ C$</td>
<td>±1.6</td>
<td>±1.6</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>±1.6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>±1.6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Most negative common mode input voltage</td>
<td>+25$^\circ C$</td>
<td>±2.1</td>
<td>±2.1</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>±2.1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>±2.1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Common-mode rejection ratio</td>
<td>$V_{\text{CM}} = \pm 0.5\text{V}$</td>
<td>65</td>
<td>80</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>60</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>60</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Input impedance, differential</td>
<td>0.9</td>
<td></td>
<td>0.6</td>
<td>MD</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Input impedance, common-mode</td>
<td>1</td>
<td></td>
<td>2</td>
<td>MD</td>
</tr>
</tbody>
</table>
**Electrical Characteristics: $V_S = \pm 5$ V (continued)**

At $A_{\text{MAX}} = 20$ dB, $R_F = 402$ Ω, $R_G = 80$ Ω, $R_L = 100$ Ω, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
<th>TEST LEVEL(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>OUTPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output voltage swing</td>
<td>$R_L = 1k\Omega$</td>
<td>$+25^\circ C$</td>
<td>$3.6$</td>
<td>$3.9$</td>
<td>V</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>$3.4$</td>
<td>$3.3$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>$3.3$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$R_L = 100\Omega$</td>
<td>$+25^\circ C$</td>
<td>$3.5$</td>
<td>$-3.3$</td>
<td>$3.6$</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>$3.3$</td>
<td>$-2.0$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>$-3.2$</td>
<td>$-2.9$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output current</td>
<td>$V_G = 0V, R_L = 10\Omega$</td>
<td>$+25^\circ C$</td>
<td>$60$</td>
<td>$55+90$</td>
<td>$-50$</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>$50$</td>
<td>$42$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>$45$</td>
<td>$38$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output impedance</td>
<td>$G = +10V/V, f &gt; 100kHz$</td>
<td></td>
<td>$0.01$</td>
<td></td>
<td>$\Omega$</td>
<td>C</td>
</tr>
<tr>
<td><strong>POWER SUPPLY</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Specified operating voltage</td>
<td></td>
<td>$\pm 5$</td>
<td></td>
<td></td>
<td>V</td>
<td>C</td>
</tr>
<tr>
<td>Minimum operating voltage</td>
<td></td>
<td>$\pm 3.5$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum operating voltage</td>
<td>$+25^\circ C$</td>
<td>$34$</td>
<td>$35$</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>$35.5$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>$36$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum quiescent current</td>
<td>$V_G = 1V$</td>
<td>$+25^\circ C$</td>
<td>$34$</td>
<td>$32.5$</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>$32$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>$31.5$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Minimum quiescent current</td>
<td>$V_G = 1V$</td>
<td>$+25^\circ C$</td>
<td>$-61$</td>
<td>$-68$</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>$-59$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>$-58$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$\text{PSR}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Power-supply rejection ratio</td>
<td>$+25^\circ C$</td>
<td>$34$</td>
<td>$32.5$</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>$0^\circ C$ to $70^\circ C$</td>
<td>$32$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
<td>$31.5$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>THERMAL CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Specified operating range, $\theta$ package</td>
<td>$-40$ to $+85$</td>
<td>$^\circ C$</td>
<td></td>
<td></td>
<td>C</td>
<td></td>
</tr>
<tr>
<td>$\theta_{JA}$</td>
<td>VSSOP-10 (DGS)</td>
<td></td>
<td>$130$</td>
<td></td>
<td>$^\circ C/W$</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td>SOIC-14 (D)</td>
<td></td>
<td>$80$</td>
<td></td>
<td>$^\circ C/W$</td>
<td>C</td>
</tr>
</tbody>
</table>
7.6 Typical Characteristics: $V_S = \pm 5$ V, DC Parameters

At $T_A = +25^\circ C$, $R_L = 100 \Omega$, $V_G = +2$ V, and $V_{IN} = $ single-ended input on $+V_{IN}$ with $-V_{IN}$ at ground, unless otherwise noted.

![Graph of Maximum Differential Input Voltage vs $R_G$](image1)

![Graph of Maximum Gain Adjust Range vs $R_F$](image2)

![Graph of Maximum Gain Adjust Range vs Peak-to-Peak Output Voltage](image3)

![Graph of Gain Error Band vs Gain Control Voltage](image4)

![Graph of Gain Error Band vs Gain Control Voltage](image5)

![Graph of Recommended $R_F$ vs $A_{VMAX}$](image6)
7.7 Typical Characteristics: $V_S = \pm 5$ V, DC and Power-Supply Parameters

At $T_A = +25^\circ$C, $R_L = 100$ Ω, $V_G = +2$ V, and $V_{IN} =$ single-ended input on $+V_{IN}$ with $-V_{IN}$ at ground, unless otherwise noted.

![Figure 7. Supply Current vs Control Voltage ($A_{V_{MAX}} = 6$ dB)](image1.png)

![Figure 8. Supply Current vs Control Voltage ($A_{V_{MAX}} = 20$ dB)](image2.png)

![Figure 9. Supply Current vs Control Voltage ($A_{V_{MAX}} = 32$ dB)](image3.png)

![Figure 10. Typical DC Drift vs Temperature](image4.png)
7.8 Typical Characteristics: $V_S = \pm 5 \text{ V}$, $A_{VMAX} = 6 \text{ dB}$

At $T_A = 25^\circ\text{C}$, $R_L = 100 \Omega$, $R_F = 453 \Omega$, $R_G = 453 \Omega$, $V_G = 2 \text{ V}$, $V_{IN} = \text{ single-ended input on } +V_{IN}$ with $-V_{IN}$ at ground, and SOIC package, unless otherwise noted.

![Figure 11. Small-Signal Frequency Response](image1)

![Figure 12. Small-Signal Pulse Response](image2)

![Figure 13. Large-Signal Pulse Response](image3)

![Figure 14. Composite Video $dG/dP$](image4)

![Figure 15. Gain Flatness, Deviation From Linear Phase](image5)

![Figure 16. Harmonic Distortion vs Frequency](image6)
Typical Characteristics: $V_S = \pm 5\, V$, $A_{\text{VMAX}} = 6\, \text{dB}$ (continued)

At $T_A = 25^\circ C$, $R_L = 100\, \Omega$, $R_F = 453\, \Omega$, $R_G = 453\, \Omega$, $V_G = 2\, V$, $V_{\text{IN}} = \text{single-ended input on } +V_{\text{IN}} \text{ with } -V_{\text{IN}} \text{ at ground}$, and SOIC package, unless otherwise noted.

**Figure 17. Harmonic Distortion vs Load Resistance**

**Figure 18. Harmonic Distortion vs Output Voltage**

**Figure 19. Harmonic Distortion vs Gain Control Voltage**

**Figure 20. Two-Tone, Third-Order Intermodulation Intercept**

**Figure 21. Two-Tone, Third-Order Intermodulation Intercept vs Gain Control Voltage**

**Figure 22. Gain vs Gain Control Voltage**
Typical Characteristics: $V_S = \pm 5 \, V$, $A_{VMAX} = 6 \, dB$ (continued)

At $T_A = 25^\circ C$, $R_L = 100 \, \Omega$, $R_F = 453 \, \Omega$, $R_G = 453 \, \Omega$, $V_G = 2 \, V$, $V_{IN} = $ single-ended input on $+V_{IN}$ with $-V_{IN}$ at ground, and SOIC package, unless otherwise noted.

![Graph](attachment:image.png)
Typical Characteristics: $V_S = \pm 5\, \text{V}$, $A_{\text{VMAX}} = 6\, \text{dB}$ (continued)

At $T_A = 25^\circ\text{C}$, $R_L = 100\, \Omega$, $R_F = 453\, \Omega$, $R_G = 453\, \Omega$, $V_G = 2\, \text{V}$, $V_{\text{IN}} = \text{single-ended input on } +V_{\text{IN}} \text{ with } -V_{\text{IN}} \text{ at ground}$, and SOIC package, unless otherwise noted.

Figure 29. Frequency Response vs Capacitive Load

Figure 30. Output Voltage Noise Density

Figure 31. Input Current Noise Density
7.9 Typical Characteristics: $V_S = \pm 5\, \text{V}$, $A_{\text{VMAX}} = 20\, \text{dB}$

At $T_A = +25^\circ\text{C}$, $R_L = 100\, \Omega$, $R_F = 402\, \Omega$, $R_G = 80\, \Omega$, $V_G = +2\, \text{V}$, and $V_{\text{IN}} = \text{single-ended input on } +V_{\text{IN}} \text{ with } -V_{\text{IN}} \text{ at ground}$, unless otherwise noted.

Figure 32. Small-Signal Frequency Response

Figure 33. Large-Signal Frequency Response

Figure 34. Small-Signal Pulse Response

Figure 35. Large-Signal Pulse Response

Figure 36. Gain Flatness, Deviation From Linear Phase

Figure 37. Output Voltage Noise Density
Typical Characteristics: $V_S = \pm 5\,V$, $A_{V\text{MAX}} = 20\,\text{dB}$ (continued)

At $T_A = +25^\circ\text{C}$, $R_L = 100\,\Omega$, $R_F = 402\,\Omega$, $R_G = 80\,\Omega$, $V_G = +2\,V$, and $V_{IN} = \text{single-ended input on} +V_{IN} \text{ with} -V_{IN} \text{ at ground, unless otherwise noted.}$

---

**Figure 38. Harmonic Distortion vs Frequency**

- Harmonic Distortion vs Frequency
- $A_{V\text{MAX}} = 20\,\text{dB}$
- $V_G = +2\,V$
- $V_O = 2V_{\text{PP}}$
- $R_L = 100\,\Omega$

**Figure 39. Harmonic Distortion vs Load Resistance**

- Harmonic Distortion vs Load Resistance
- $A_{V\text{MAX}} = 20\,\text{dB}$
- $V_G = +2\,V$
- $V_O = 1V_{\text{PP}}$
- $f = 20\,\text{MHz}$

**Figure 40. Harmonic Distortion vs Output Voltage**

- Harmonic Distortion vs Output Voltage
- $A_{V\text{MAX}} = +10\,\text{V/V}$
- $V_G = +2\,V$
- $R_L = 100\,\Omega$
- $f = 20\,\text{MHz}$

**Figure 41. Harmonic Distortion vs Gain Control Voltage**

- Harmonic Distortion vs Gain Control Voltage
- $A_{V\text{MAX}} = 20\,\text{dB}$
- $V_G = 2V_{\text{PP}}$
- $R_L = 100\,\Omega$
- $f = 20\,\text{MHz}$

**Figure 42. Two-Tone, Third-Order Intermodulation Intercept**

- Two-Tone, Third-Order Intermodulation Intercept
- $A_{V\text{MAX}} = 20\,\text{dB}$
- $V_G = 2V_{\text{PP}}$
- $R_L = 100\,\Omega$
- $f = 20\,\text{MHz}$

**Figure 43. Two-Tone, Third-Order Intermodulation Intercept vs Gain Control Voltage**

- Two-Tone, Third-Order Intermodulation Intercept vs Gain Control Voltage
- $A_{V\text{MAX}} = 20\,\text{dB}$
- $V_G = 2V_{\text{PP}}$
- $R_L = 100\,\Omega$
- $f = 20\,\text{MHz}$

---

At $T_A = +25^\circ\text{C}$, $R_L = 100\,\Omega$, $R_F = 402\,\Omega$, $R_G = 80\,\Omega$, $V_G = +2\,V$, and $V_{IN} = \text{single-ended input on} +V_{IN} \text{ with} -V_{IN} \text{ at ground, unless otherwise noted.}$
Typical Characteristics: $V_S = \pm 5\ V$, $A_{V\text{MAX}} = 20\ dB$ (continued)

At $T_A = +25^\circ C$, $R_L = 100\ \Omega$, $R_F = 402\ \Omega$, $R_G = 80\ \Omega$, $V_G = +2\ V$, and $V_{IN} = \text{single-ended input on } +V_{IN}$ with $-V_{IN}$ at ground, unless otherwise noted.
**Typical Characteristics: $V_S = \pm 5\ V$, $A_{VMAX} = 20\ dB$ (continued)**

At $T_A = +25^\circ C$, $R_L = 100\ \Omega$, $R_F = 402\ \Omega$, $R_G = 80\ \Omega$, $V_G = +2\ V$, and $V_{IN} = $ single-ended input on $+V_{IN}$ with $-V_{IN}$ at ground, unless otherwise noted.

![Figure 50. Output Limited Overdrive Recovery](image)

![Figure 51. Group Delay vs Gain Control Voltage](image)

![Figure 52. Group Delay vs Frequency](image)
7.10 Typical Characteristics: $V_S = \pm 5\,\text{V}$, $A_{\text{VMAX}} = 32\,\text{dB}$

At $T_A = +25^\circ\text{C}$, $R_L = 100\,\Omega$, $R_F = 402\,\Omega$, $R_G = 18\,\Omega$, $V_G = +2\,\text{V}$, $V_{\text{IN}} = \text{single-ended input on } +V_{\text{IN}} \text{ with } -V_{\text{IN}} \text{ at ground}$, and SOIC package, unless otherwise noted.
Typical Characteristics: $V_S = \pm 5 \text{V}$, $A_{V_{\text{MAX}}} = 32 \text{dB}$ (continued)

At $T_A = +25^\circ\text{C}$, $R_L = 100 \Omega$, $R_F = 402 \Omega$, $R_G = 18 \Omega$, $V_G = +2 \text{V}$, $V_{\text{IN}} = \text{single-ended input on } +V_{\text{IN}} \text{ with } -V_{\text{IN}} \text{ at ground}$, and SOIC package, unless otherwise noted.

![Harmonic Distortion vs Frequency](image1)

![Harmonic Distortion vs Load Resistance](image2)

![Harmonic Distortion Output Voltage](image3)

![Harmonic Distortion vs Gain Control Voltage](image4)

![Two-Tone, Third-Order Intermodulation Intercept](image5)

![Two-Tone, Third-Order Intermodulation Intercept vs Gain Control Voltage](image6)
Typical Characteristics: $V_S = \pm 5\ V$, $A_{V_{\text{MAX}}} = 32\ \text{dB}$ (continued)

At $T_A = +25^\circ\text{C}$, $R_L = 100\ \Omega$, $R_F = 402\ \Omega$, $R_G = 18\ \Omega$, $V_G = +2\ V$, $V_{\text{IN}} = \text{single-ended input on } +V_{\text{IN}}\ \text{with} -V_{\text{IN}}\ \text{at ground}$, and SOIC package, unless otherwise noted.
Typical Characteristics: $V_S = \pm 5\, V$, $A_{V\text{MAX}} = 32\, \text{dB}$ (continued)

At $T_A = +25^\circ\text{C}$, $R_L = 100\, \Omega$, $R_F = 402\, \Omega$, $R_G = 18\, \Omega$, $V_G = +2\, V$, $V_{\text{IN}}$ = single-ended input on $+V_{\text{IN}}$ with $-V_{\text{IN}}$ at ground, and SOIC package, unless otherwise noted.

8 Parameter Measurement Information

![Test Circuit](image)

Figure 71. Group Delay vs Gain Control Voltage

Figure 72. Group Delay vs Frequency

Figure 73. Test Circuit
9 Detailed Description

9.1 Overview

The VCA821 is a voltage controlled variable gain amplifier with differential inputs and a single ended output. The maximum gain is set by external resistors while the gain range is controlled by an external analog voltage. The maximum gain is designed for gains of 2 V/V up to 100 V/V and the analog control allows a gain range of over 40 dB. The VCA821 Input consists of two buffers which, together create a fully symmetrical, high impedance differential input with a typical common mode rejection of 80 dB. The gain set resistor is connected between the two input buffer output pins, so that the input impedance is independent of the gain settings. The bipolar inputs have a input voltage range of +1.6 V and –2.1 V on ±5 V supplies. The amplifier maximum gain is set by external resistors, but the internal gain control circuit is controlled by a continuously variable, analog voltage. The gain control is a multiplier stage which is linear in dB. The gain control input pin operates over a voltage range of 0 V to 2 V. The VCA821 contains a high speed, high current output buffer. The output stage can typically swing ±3.9 V and source/sink ±90 mA. The VCA821 can be operated over a voltage range of ±3.5 V to ±6 V.

9.2 Feature Description

The VCA821 can be operated with both single ended or differential input signals. The inputs present consistently high impedance across all gain configurations. By using an analog control signal the amplifier gain is continuously variable for smooth, glitch free gain changes. With a large signal bandwidth of 320 MHz and a slew rate of 2500 V/us the VCA821 offers linear performance over a wide range of signal amplitudes and gain settings. The low impedance/high current output buffer can drive loads ranging from low impedance transmission lines to high-impedance, switched-capacitor analog to digital converters. By using closely matched internal components the VCA821 offers gain accuracy of ±0.3 dB.

9.3 Device Functional Modes

The VCA821 functions as a differential input, single-ended output variable gain amplifier. This functional mode is enabled by applying power to the amplifier supply pins and is disabled by turning the power off.

The gain is continuously variable through the analog gain control input. While the gain range is fixed the maximum gain is set by two external components, Rf and Rg as shown in the Figure 73. The maximum gain is equal to 2x (Rf / Rg). This gain is achieved with a 2-V voltage on the gain adjust pin VG. As the voltage decreases on the VG pin, the gain decreases in a linear in dB fashion with over 40 dB of gain range from 2-V to 0-V control voltage.

As with most other differential input amplifiers, inputs can be applied to either one or both of the amplifier inputs. The amplifier gain is controlled through the gain control pin.
Device Functional Modes (continued)

9.3.1 Maximum Gain of Operation

This section describes the use of the VCA821 device in a fixed-gain application in which the \( V_G \) control pin is set at \( V_G = +1 \) V. The tradeoffs described here are with bandwidth, gain, and output voltage range.

In the case of an application that does not make use of the \( V_{\text{GAIN}} \) but requires some other characteristic of the VCA821 device, the \( R_G \) resistor must be set so that the maximum current flowing through the resistance \( I_{RG} \) is less than \( \pm 2.6 \) mA typical, or 5.2 \( mA_{PP} \) as defined in the Electrical Characteristics table and must follow Equation 1.

\[
I_{RG} = \frac{V_{\text{OUT}}}{A_{VMAX} \times R_G}
\]

(1)

As Equation 1 illustrates, when the output dynamic range and maximum gain are defined, the gain resistor is set. This gain setting in turn affects the bandwidth because to achieve the gain (and with a set gain element), the feedback element of the output stage amplifier is set as well. Keeping in mind that the output amplifier of the VCA821 device is a current-feedback amplifier, the larger the feedback element, the lower the bandwidth because the feedback resistor is the compensation element.

Limiting the discussion to the input voltage only and ignoring the output voltage and gain, Figure 1 illustrates the tradeoff between the input voltage and the current flowing through the gain resistor.

9.3.2 Output Current and Voltage

The VCA821 device provides output voltage and current capabilities that are unsurpassed in a low-cost monolithic VCA. Under no-load conditions at +25°C, the output voltage typically swings closer than 1 V to either supply rails; the +25°C swing limit is within 1.2 V of either rails. Into a 15-\( \Omega \) load (the minimum tested load), it is tested to deliver more than ±90 mA.

The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage \( \times \) current, or \( V-I \) product, that is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot (Figure 47) in the Typical Characteristics: \( V_S = \pm 5 \) V, \( A_{VMAX} = 20 \) dB. The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the VCA821 device output drive capabilities, noting that the graph is bounded by a safe operating area of 1-W maximum internal power dissipation. Superimposing resistor load lines onto the plot shows that the VCA821 device can drive ±2.5 V into 25 \( \Omega \) or ±3.5 V into 50 \( \Omega \) without exceeding the output capabilities or the 1-W dissipation limit. A 100-\( \Omega \) load line (the standard test circuit load) shows the full ±3.9-V output swing capability, as shown in the Typical Characteristics.

The minimum specified output voltage and current over-temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup do the output current and voltage decrease to the numbers shown in the Electrical Characteristics table. As the output transistors deliver power, the respective junction temperatures increase, thereby increasing the available output voltage swing and output current.

In steady-state operation, the available output voltage and current are always greater than the temperature shown in the over-temperature specifications because the output stage junction temperatures are higher than the specified operating ambient.

9.3.3 Input Voltage Dynamic Range

The VCA821 device has a input dynamic range limited to +1.6 V and –2.1 V. Increasing the input voltage dynamic range can be done by using an attenuator network on the input. If the VCA821 device is trying to regulate the amplitude at the output, such as in an AGC application, the input voltage dynamic range is directly proportional to Equation 2.

\[
V_{\text{IN}(PP)} = R_G \times I_{RG(PP)}
\]

(2)

As such, for unity-gain or under-attenuated conditions, the input voltage must be limited to the CMIR of ±1.6 V (3.2\( mA_{PP} \)) and the current (\( I_{RG} \)) must flow through the gain resistor, ±2.6 mA (5.2\( mA_{PP} \)). This configuration sets a minimum value for \( R_E \) such that the gain resistor must be greater than Equation 3.
Device Functional Modes (continued)

\[
R_{\text{GMIN}} = \frac{3.2V_{\text{PP}}}{5.2mA_{\text{PP}}} = 615.4\Omega
\]  

(3)

Values lower than 615.4 \( \Omega \) are gain elements that result in reduced input range, as the dynamic input range is limited by the current flowing through the gain resistor \( R_G \) (\( I_{RG} \)). If the \( I_{RG} \) current limits the performance of the circuit, the input stage of the VCA821 device goes into overdrive, resulting in limited output voltage range. Such \( I_{RG} \)-limited overdrive conditions are shown in Figure 49 for the gain of 20 dB and Figure 69 for the 32-dB gain.

9.3.4 Output Voltage Dynamic Range

With its large output current capability and its wide output voltage swing of ±3.9-V typical on 100-\( \Omega \) load, it is easy to forget other types of limitations that the VCA821 device can encounter. For these limitations, careful analysis must be done to avoid input stage limitation: either voltage or \( I_{RG} \) current.

NOTE

If control pin \( V_G \) varies, the gain limitation may affect other aspects of the circuit.

9.3.5 Bandwidth

The output stage of the VCA821 device is a wideband current-feedback amplifier. As such, the feedback resistance is the compensation of the last stage. Reducing the feedback element and maintaining the gain constant limits the useful range of \( I_{RG} \), and therefore, reduces the gain adjust range. For a given gain, reducing the gain element limits the maximum achievable output voltage swing.

9.3.6 Offset Adjustment

As a result of the internal architecture used on the VCA821 device, the output offset voltage originates from the output stage and from the input stage and multiplier core. Figure 74 shows how to compensate both sources of the output offset voltage. Use this procedure to compensate the output offset voltage: starting with the output stage compensation, set \( V_G = -1 \) V to eliminate all offset contribution of the input stage and multiplier core. Adjust the output stage offset compensation potentiometer. Finally, set \( V_G = +1 \) V to the maximum gain and adjust the input stage and multiplier core potentiometer. This procedure effectively eliminates all offset contribution at the maximum gain. Because adjusting the gain modifies the contribution of the input stage and the multiplier core, some residual output offset voltage remains.

![Figure 74. Adjusting the Input and Output Voltage Sources](image)

Copyright © 2007–2016, Texas Instruments Incorporated

Submit Documentation Feedback

Product Folder Links: VCA821
Device Functional Modes (continued)

9.3.7 Noise

The VCA821 device offers 6 nV/\sqrt{Hz} input-referred voltage noise density at a gain of 20 dB and 2.6 pA/\sqrt{Hz} input-referred current noise density. The input-referred voltage noise density considers that all noise terms (except the input current noise but including the thermal noise of both the feedback resistor and the gain resistor) are expressed as one term.

This model is formulated in Equation 4 and Figure 88.

\[ e_o = A_{\text{MAX}} \times \sqrt{2 x \left( R_s x i_n \right)^2 + e_n^2 + 2 x 4kT R_s} \]

A more complete model is shown in Figure 89. For additional information on this model and the actual modeled noise terms, please contact the High-Speed Product Application Support team at www.ti.com.

9.3.7.1 Input and ESD Protection

The VCA821 device is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table.

All pins on the VCA821 device are internally protected from ESD by means of a pair of back-to-back reverse-biased diodes to either power supply, as shown in Figure 75. These diodes begin to conduct when the pin voltage exceeds either power supply by about 0.7 V. This situation can occur with loss of the amplifier power supplies while a signal source is still present. The diodes can typically withstand a continuous current of 30 mA without destruction. To ensure long-term reliability, however, diode current should be externally limited to 10 mA whenever possible.

Figure 75. Internal ESD Protection
10 Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

10.1 Application Information

The VCA821 has flexible maximum gain which is set by the Rf and Rg resistors shown in Figure 73. The maximum gain is equal to 2x (Rf / Rg). This gain is achieved with a 2-V voltage on the gain adjust pin VG. As the voltage decreases on the VG pin, the gain decreases in a linear in dB fashion with over 40 dB of gain range from 2-V to 0-V control voltage.

10.1.1 Design-In Tools

10.1.1.1 Demonstration Boards

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the VCA821 device in the two package options. Both of these are offered free of charge as unpopulated PCBs that are delivered with a user's guide. The summary information for these fixtures is shown in Table 1.

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE</th>
<th>BOARD PART NUMBER</th>
<th>LITERATURE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA821ID</td>
<td>SOIC-14</td>
<td>DEM-VCA-SO-1B</td>
<td>SBOU050</td>
</tr>
<tr>
<td>VCA821IDGS</td>
<td>VSSOP-10</td>
<td>DEM-VCA-VSSOP-1A</td>
<td>SBOU051</td>
</tr>
</tbody>
</table>

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the VCA821 device product folder.

10.1.1.2 Macromodels and Applications Support

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This principle is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can play a major role in circuit performance. A SPICE model for the VCA821 device is available through the TI web page. The applications group is also available for design assistance. The models available from TI predict typical small-signal ac performance, transient steps, DC performance, and noise under a wide variety of operating conditions. The models include the noise terms found in the electrical specifications of the relevant product data sheet.

10.1.1.3 Operating Suggestions

Operating the VCA821 optimally for a specific application requires trade-offs between bandwidth, input dynamic range and the maximum input voltage, the maximum gain of operation and gain, output dynamic range and the maximum input voltage, the package used, loading, and layout and bypass recommendations. The Typical Characteristics have been defined to cover as much ground as possible to describe the VCA821 operation. There are four sections in the Typical Characteristics:

- $V_S = \pm 5\, \text{V} \quad \text{DC Parameters and } V_S = \pm 5\, \text{V} \quad \text{DC and Power-Supply Parameters}$, which include DC operation and the intrinsic limitation of a VCA821 device design
- $V_S = \pm 5\, \text{V}, A_{\text{VMAX}} = 6\, \text{dB} \quad \text{Gain of 6dB Operation}$
- $V_S = \pm 5\, \text{V}, A_{\text{VMAX}} = 20\, \text{dB} \quad \text{Gain of 20dB Operation}$
- $V_S = \pm 5\, \text{V}, A_{\text{VMAX}} = 32\, \text{dB} \quad \text{Gain of 32dB Operation}$

Where the Typical Characteristics describe the actual performance that can be achieved by using the amplifier properly, the following sections describe in detail the trade-offs needed to achieve this level of performance.
Application Information (continued)

10.1.1.4 Package Considerations

The VCA821 device is available in both SOIC-14 and VSSOP-10 packages. Each package has, for the different gains used in the typical characteristics, different values of \( R_F \) and \( R_G \) in order to achieve the same performance detailed in the Electrical Characteristics table.

Figure 76 shows a test gain circuit for the VCA821 device. Table 2 lists the recommended configuration for the SOIC-14 and VSSOP-10 packages.

\[
\begin{array}{c|c|c|c}
\text{G} & \text{G} = 2 & \text{G} = 10 & \text{G} = 40 \\
\hline
\text{R}_F & 453 \, \Omega & 402 \, \Omega & 402 \, \Omega \\
\text{R}_G & 453 \, \Omega & 80 \, \Omega & 18 \, \Omega \\
\end{array}
\]

There are no differences between the packages in the recommended values for the gain and feedback resistors. However, the bandwidth for the VCA821IDGS (VSSOP-10 package) is lower than the bandwidth for the VCA821ID (SOIC-14 package). This difference is true for all gains, but especially true for gains greater than 5 \( \text{V/V} \), as can be seen in Figure 77 and Figure 78.

---

**NOTE**

The scale must be changed to a linear scale to view the details.
10.2 Typical Applications

10.2.1 Wideband Variable-Gain Amplifier Operation Application

![Diagram of VCA821 circuit](image)

Figure 79. DC-Coupled, $A_{V\text{MAX}} = 20$ dB, Bipolar Supply Specification and Test Circuit

10.2.1.1 Design Requirements

The design shown in Figure 79 requires a single-ended input, continuously variable gain control and a single-ended output. This configuration is used to achieve the best performance with a bipolar supply. This circuit also requires a maximum gain of 10 V/V and low noise.

10.2.1.2 Detailed Design Procedure

The VCA821 device provides an exceptional combination of high output power capability with a wideband, greater than 40-dB gain adjust range, linear in dB variable gain amplifier. The VCA821 device input stage places the transconductance element between two input buffers, using the output currents as the forward signal. As the differential input voltage rises, a signal current is generated through the gain element. This current is then mirrored and gained by a factor of two before reaching the multiplier. The other input of the multiplier is the voltage gain control pin, $V_G$. Depending on the voltage present on $V_G$, up to two times the gain current is provided to the transimpedance output stage. The transimpedance output stage is a current-feedback amplifier providing high output current capability and high slew rate, 2500 V/μs. This exceptional full-power performance comes at the price of relatively high quiescent current (34 mA), but low input voltage noise for this type of architecture (6 nV/√Hz).

Figure 79 shows the DC-coupled, gain of +10 V/V, dual power-supply circuit used as the basis of the ±5-V Electrical Characteristics and Typical Characteristics. For test purposes, the input impedance is set to 50 Ω with a resistor to ground and the output impedance is set to 50 Ω with a series output resistor. Voltage swings reported in the Electrical Characteristics table are taken directly at the input and output pins, while output power (dBm) is at the matched 50-Ω load. For the circuit in Figure 79, the total effective load is 100 Ω $\parallel$ 1 kΩ.
Typical Applications (continued)

NOTE
For the SOIC-14 package, there is a voltage reference pin, V_{REF} (pin 9). For the SOIC-14 package, this pin must be connected to ground through a 20-Ω resistor in order to avoid possible oscillations of the output stage. In the VSSOP-10 package, this pin is internally connected and does not require such precaution.

An X2Y® capacitor has been used for power-supply bypassing. The combination of low inductance, high resonance frequency, and integration of three capacitors in one package (two capacitors to ground and one across the supplies) enables the VCA821 device to achieve the low second-harmonic distortion reported in the Electrical Characteristics table. More information on how the VCA821 device operates can be found in the Operating Suggestions section.

10.2.1.3 Application Curve

![Figure 80. Large-Signal Frequency Response](image)

10.2.2 Difference Amplifier Application

10.2.2.1 Design Requirements
For a difference amplifier, the design requirements are differential voltage gain, common mode rejection, and load drive capability. This circuit delivers differential gain of 2\times (R_f/R_g), and CMRR as shown in Figure 82.

10.2.2.2 Detailed Design Procedure
Because both inputs of the VCA821 device are high-impedance, a difference amplifier can be implemented without any major problem. Figure 81 shows this implementation. This circuit provides excellent common-mode rejection ratio (CMRR) as long as the input is within the CMRR range of –2.1 V to +1.6 V.
Typical Applications (continued)

NOTE
This circuit does not make use of the gain control pin, \( V_G \). Also, it is recommended to choose \( R_S \) such that the pole formed by \( R_S \) and the parasitic input capacitance does not limit the bandwidth of the circuit.

Figure 82 shows the common-mode rejection ratio for this circuit implemented in a gain of 20 dB for \( V_G = +2 \) V.

NOTE
Because the gain control voltage is fixed and is normally set to +2 V, the feedback element can be reduced to increase the bandwidth. When reducing the feedback element, make sure that the VCA821 device is not limited by common-mode input voltage, the current flowing through \( R_G \), or any other limitation described in this data sheet.

10.2.2.3 Application Curve

![Graph of Common-Mode Rejection Ratio](image)

Figure 82. Common-Mode Rejection Ratio

10.2.3 Differential Equalizer Application

10.2.3.1 Design Requirements
Signals that travel over a length of cable experience an attenuation that is proportional to the square root of the frequency. For this reason, a fixed bandwidth amplifier will not restore the original signal. To replicate the original signal, the higher frequency signal components require more gain. The circuit in Figure 83 has one stage of frequency shaping to help restore a signal transmitted along a cable. If needed, additional frequency shaping stages can be added as shown in Figure 84.
Typical Applications (continued)

10.2.3.2 Detailed Design Procedure

If the application requires frequency shaping (the transition from one gain to another), the VCA821 device can be used advantageously because its architecture allows the application to isolate the input from the gain setting elements. Figure 83 shows an implementation of such a configuration. The transfer function is shown in Equation 5.

This transfer function has one pole, \( P_1 \) (located at \( R_G C_1 \)), and one zero, \( Z_1 \) (located at \( R_1 C_1 \)). When equalizing an RC load, \( R_L \) and \( C_L \), compensate the pole added by the load located at \( R_L C_L \) with the zero \( Z_1 \). Knowing \( R_L \), \( C_L \), and \( R_G \) allows the user to select \( C_1 \) as a first step and then calculate \( R_1 \). Using \( R_L = 75 \, \Omega \), \( C_L = 100 \, \text{pF} \) and wanting the VCA821 device to operate at a gain of +2 V/V (which gives \( R_F = R_O = 453 \, \Omega \)) allows the user to select \( C_1 = 15.5 \, \text{pF} \) to ensure a positive value for the resistor \( R_1 \). With all these values known, to achieve greater than 300-MHz bandwidth, \( R_1 \) can be calculated to be 20 \( \Omega \). Figure 84 shows the frequency response for both the initial, unequalized frequency response and the resulting equalized frequency response.

\[
G = 2 \times \frac{R_F}{R_O} \times \frac{1 + sR_1 C_1}{1 + sR_G C_1}
\]

(5)

10.2.3.3 Application Curve

![Equalized Frequency Response](image)

Figure 84. Differential Equalization of an RC Load

10.2.4 Differential Cable Equalizer Application

![Differential Cable Equalizer](image)

Figure 85. Differential Cable Equalizer

Submit Documentation Feedback

Copyright © 2007–2016, Texas Instruments Incorporated
Typical Applications (continued)

10.2.4.1 Design Requirements

Signals that travel over a length of cable experience an attenuation that is proportional to the square root of the frequency. For this reason, a fixed bandwidth amplifier will not restore the original signal. To replicate the original signal, the higher frequency signal components require more gain. The circuit in Figure 85 has multiple stages of frequency shaping to help restore a signal transmitted along a cable. This circuit is similar to the one shown in Figure 83, but is much more accurate in replicating the 1/(sqrt(f)) frequency response shape.

10.2.4.2 Detailed Design Procedure

A differential cable equalizer can easily be implemented using the VCA821 device. An example of a cable equalization for 100 feet of Belden cable 1694F is illustrated in Figure 84, with Figure 86 showing the result for this implementation. This implementation has a maximum error of 0.2 dB from DC to 70 MHz.

NOTE
This implementation shows the cable attenuation side-by-side with the equalization in the same plot.

For a given frequency, the equalization function realized with the VCA821 device matches the cable attenuation. The circuit in Figure 85 is a driver circuit. To implement a receiver circuit, the signal is received differentially between the +V\text{IN} and −V\text{IN} inputs.

10.2.4.3 Application Curve

![Figure 86. Cable Attenuation vs Equalizer Gain](image-url)
Typical Applications (continued)

10.2.5 AGC Loop Application

10.2.5.1 Design Requirements
When dynamic signal amplitude correction is required, an AGC loop will provide real-time gain control. The requirements for this circuit are fast gain control response and linear in dB gain control. The time constant of the loop is set with the 0.1-μF capacitor and the 1-kΩ resistor. The OPA695 provides additional load driving capability.

10.2.5.2 Detailed Design Procedure
In the typical AGC loop shown in Figure 87, the OPA695 device follows the VCA821 device to provide 40 dB of overall gain. The output of the OPA695 device is rectified and integrated by an OPA820 device to control the gain of the VCA821 device. When the output level exceeds the reference voltage (V_REF), the integrator ramps down reducing the gain of the AGC loop. Conversely, if the output is too small, the integrator ramps up increasing the net gain and the output voltage.

10.3 System Examples

Figure 88. Simple Noise Model
11 Power Supply Recommendations

High-speed amplifiers require low inductance power supply traces and low ESR bypass capacitors. The power supply voltage should be centered on the desired amplifier output voltage, so for ground referenced output signals, split supplies are required. The power supply voltage should be from 7 V to 12 V.
12 Layout

12.1 Layout Guidelines

Achieving optimum performance with a high-frequency amplifier such as the VCA821 device requires careful attention to printed circuit board (PCB) layout parasitics and external component types. Recommendations to optimize performance include the following:

1. **Minimize parasitic capacitance** to any AC ground for all of the signal I/O pins. This recommendation includes GND (pin 2). Parasitic capacitance on the output can cause instability on both the inverting input and the noninverting input, and it can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins must be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes must be unbroken elsewhere on the board. Place a small series resistance (greater than 25 Ω) with the input pin connected to ground to help decouple package parasitics.

2. **Minimize the distance** (less than 0.25 inches, or 6.3 mm) from the power-supply pins to high-frequency 0.1-μF decoupling capacitors. At the device pins, the ground and power plane layout must not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections must always be decoupled with these capacitors. Larger decoupling capacitors (2.2 μF to 6.8 μF), effective at lower frequencies, must also be used on the main supply pins. These capacitors can be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.

3. **Careful selection and placement** of external components preserves the high-frequency performance of the VCA821 device. Resistors must be a very low-reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wire-wound type resistors in a high-frequency application. Because the output pin is the most sensitive to parasitic capacitance, always position the series output resistor, if any, as close as possible to the output pin. Other network components, such as inverting or noninverting input termination resistors, must also be placed close to the package.

4. **Connections to other wideband devices** on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 mils to 100 mils, or 1.27 mm to 2.54 mm) must be used, preferably with ground and power planes opened up around them.

5. **Socketing a high-speed part like the VCA821 device is not recommended.** The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the VCA821 device onto the board.
12.2 Layout Example

![Layout Recommendations](image)

**Figure 90. Layout Recommendations**

12.3 Thermal Considerations

The VCA821 device does not require heat sinking or airflow in most applications. The maximum desired junction temperature sets the maximum allowed internal power dissipation as described in this section. The maximum junction temperature must not exceed 150°C.

Operating junction temperature ($T_J$) is given by Equation 6.

$$T_J = T_A + P_D \times \theta_{JA} \tag{6}$$

The total internal power dissipation ($P_D$) is the sum of quiescent power ($P_{DQ}$) and additional power dissipated in the output stage ($P_{DL}$) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. $P_{DL}$ depends on the required output signal and load; for a grounded resistive load; however, it is at a maximum when the output is fixed at a voltage equal to one-half of either supply voltage (for equal bipolar supplies). Under this worst-case condition, $P_{DL} = \frac{V_S^2}{4 \times R_L}$, where $R_L$ is the resistive load.

**NOTE**

It is the power in the output stage and not in the load that determines internal power dissipation.

As a worst-case example, compute the maximum $T_J$ using a VCA821ID (SOIC-14 package) in the circuit of Figure 79 operating at maximum gain and at the maximum specified ambient temperature of 85°C.

$$P_D = 10V(36mA) + 5^\circ/(4 \times 100\Omega) = 422.5\text{mW} \tag{7}$$

Maximum $T_J = +85^\circ C + (0.443W \times 80^\circ C/W) = 120.5^\circ C \tag{8}$

This maximum operating junction temperature is well below most system level targets. Most applications must be lower because an absolute worst-case output stage power was assumed in this calculation of $V_{CC} / 2$, which is beyond the output voltage range for the VCA821 device.
13 Device and Documentation Support

13.1 Device Support

13.1.1 Third-Party Products Disclaimer

TI’S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community** TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

13.3 Trademarks

E2E is a trademark of Texas Instruments.
X2Y is a registered trademark of X2Y Attenuators LLC.
All other trademarks are the property of their respective owners.

13.4 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

13.5 Glossary

SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions.

14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA821ID</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>50</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>VCA821ID</td>
<td></td>
</tr>
<tr>
<td>VCA821IDGST</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>BOR</td>
<td>Samples</td>
</tr>
<tr>
<td>VCA821IDR</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>2500</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>VCA821ID</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check [http://www.ti.com/productcontent](http://www.ti.com/productcontent) for the latest availability information and additional product content details.
- **TBD**: The Pb-Free/Green conversion plan has not been defined.
- **Pb-Free (RoHS)**: TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
- **Pb-Free (RoHS Exempt)**: This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
- **Green (RoHS & no Sb/Br)**: TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
**TAPE AND REEL INFORMATION**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA821IDGST</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
<tr>
<td>VCA821IDR</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>2500</td>
<td>330.0</td>
<td>16.4</td>
<td>6.5</td>
<td>9.0</td>
<td>2.1</td>
<td>8.0</td>
<td>16.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

---

**PACKAGE MATERIALS INFORMATION**

www.ti.com 24-May-2016
TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA821IDGST</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
<tr>
<td>VCA821IDR</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>2500</td>
<td>367.0</td>
<td>367.0</td>
<td>38.0</td>
</tr>
</tbody>
</table>
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
   △ Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.
   △ Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.
E. Reference JEDEC MS-012 variation AB.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated