VCA824 Ultra-Wideband, > 40-dB Gain Adjust Range, Linear in V/V Variable Gain Amplifier

1 Features
- 710-MHz Small-Signal Bandwidth (G = 2 V/V)
- 320 MHz, 4-V_{PP} Bandwidth (G = 10 V/V)
- 0.1-dB Gain Flatness to 135 MHz
- 2500-V/μs Slew Rate
- > 40-dB Gain Adjust Range
- High Gain Accuracy: 20-dB ±0.3-dB
- High Output Current: ±90 mA

2 Applications
- Differential Line Receivers
- Differential Equalizers
- Pulse Amplitude Compensation
- Variable Attenuators
- Voltage-Tunable Active Filters

3 Description
The VCA824 is a DC-coupled, wideband, linear-in V/V, continuously variable, voltage-controlled gain amplifier. The device provides a differential input to single-ended conversion with a high-impedance gain control input used to vary the gain down 40 dB from the nominal maximum gain set by the gain resistor (R_G) and feedback resistor (R_F).

The VCA824 internal architecture consists of two input buffers and an output current feedback amplifier stage integrated with a multiplier core to provide a complete variable gain amplifier (VGA) system that does not require external buffering. The maximum gain is set externally with two resistors, providing flexibility in designs. The maximum gain is intended to be set between 2 V/V and 40 V/V. Operating from ±5-V supplies, the gain control voltage for the VCA824 adjusts the gain linearly in V/V as the control voltage varies from 1 V to –1 V. For example, set for a maximum gain of 10 V/V, the VCA824 provides 10 V/V, at 1-V input, to 0.1 V/V at –1-V input of gain control range. The VCA824 offers excellent gain linearity. For a 20-dB maximum gain, and a gain-control input voltage varying between 0 V and 1 V, the gain does not deviate by more than ±0.3-dB (maximum at 25°C).

Device Information\(^{(1)}\)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA824</td>
<td>SOIC (14)</td>
<td>8.65 mm × 3.91 mm</td>
</tr>
<tr>
<td>VCA824</td>
<td>VSSOP (10)</td>
<td>3.00 mm × 3.00 mm</td>
</tr>
</tbody>
</table>

\(^{(1)}\) For all available packages, see the orderable addendum at the end of the data sheet.

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.
4 Revision History

Changes from Revision D (January 2016) to Revision E

- Changed Output Voltage Swing parameter $R_L = 100 \Omega$ specifications ......................................................... 6
- Changed Output Current parameter specifications ........................................................................................................ 6

Changes from Revision C (December 2008) to Revision D

- Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ......................................................... 1
- Deleted Thermal Characteristics rows from Electrical Characteristics .......................................................... 5

Changes from Revision B (August 2008) to Revision C

- Revised second paragraph in the Wideband Variable Gain Amplifier Operation section describing pin 9 ..................... 28

Changes from Revision A (December 2007) to Revision B

- Changed storage temperature range rating in Absolute Maximum Ratings table from – 40 °C to 125 °C to – 65 °C to 125 °C ................................................................. 4

Changes from Original (November 2007) to Revision A

- Added typical value for output impedance ........................................................................................................ 6
- Changed wording of explanation for X2Y capacitor usage at end of paragraph......................................................... 28
5 Device Comparison Table

<table>
<thead>
<tr>
<th></th>
<th>Singles</th>
<th>DUALS</th>
<th>GAIN ADJUST RANGE (dB)</th>
<th>INPUT NOISE (nV/√Hz)</th>
<th>SIGNAL BANDWIDTH (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA810</td>
<td>—</td>
<td>VCA2612</td>
<td>45</td>
<td>1.25</td>
<td>80</td>
</tr>
<tr>
<td>—</td>
<td>VCA2613</td>
<td></td>
<td>45</td>
<td>1</td>
<td>80</td>
</tr>
<tr>
<td>—</td>
<td>VCA2615</td>
<td></td>
<td>52</td>
<td>0.8</td>
<td>50</td>
</tr>
<tr>
<td>—</td>
<td>VCA2617</td>
<td></td>
<td>48</td>
<td>4.1</td>
<td>50</td>
</tr>
<tr>
<td>VCA820</td>
<td>—</td>
<td></td>
<td>40</td>
<td>8.2</td>
<td>150</td>
</tr>
<tr>
<td>VCA821</td>
<td>—</td>
<td></td>
<td>40</td>
<td>6.0</td>
<td>420</td>
</tr>
<tr>
<td>VCA822</td>
<td>—</td>
<td></td>
<td>40</td>
<td>8.2</td>
<td>150</td>
</tr>
<tr>
<td>VCA824</td>
<td>—</td>
<td></td>
<td>40</td>
<td>6.0</td>
<td>420</td>
</tr>
</tbody>
</table>

6 Pin Configuration and Functions

Pin Functions

<table>
<thead>
<tr>
<th>PIN</th>
<th>I/O</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC</td>
<td>P</td>
<td>Positive supply voltage</td>
</tr>
<tr>
<td>VG</td>
<td>I</td>
<td>Gain control voltage</td>
</tr>
<tr>
<td>VIN</td>
<td>I</td>
<td>Noninverting input</td>
</tr>
<tr>
<td>RIN</td>
<td>I</td>
<td>Gain set resistor noninverting input</td>
</tr>
<tr>
<td>VIN</td>
<td>I</td>
<td>Gain set resistor inverting input</td>
</tr>
<tr>
<td>VCC</td>
<td>P</td>
<td>Negative supply voltage</td>
</tr>
<tr>
<td>VREF</td>
<td>I</td>
<td>Output reference voltage (Non-inverting input of output buffer)</td>
</tr>
<tr>
<td>VOUT</td>
<td>O</td>
<td>Output voltage</td>
</tr>
<tr>
<td>GND</td>
<td>P</td>
<td>Ground</td>
</tr>
<tr>
<td>FB</td>
<td>I</td>
<td>Feedback resistor (inverting input of output buffer)</td>
</tr>
<tr>
<td>NC</td>
<td>—</td>
<td>Not connected</td>
</tr>
</tbody>
</table>

NC = No Connection
7 Specifications

7.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)(1)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power supply</td>
<td>±6.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Internal power dissipation</td>
<td>See Thermal Information</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input voltage</td>
<td>±V_S</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Junction temperature (T_J)</td>
<td>260</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Junction temperature (T_J), continuous operation</td>
<td>140</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature</td>
<td>–65</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

7.2 ESD Ratings

<table>
<thead>
<tr>
<th></th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Electrostatic discharge</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(1)</td>
<td>±2000</td>
<td>V</td>
</tr>
<tr>
<td>Charged device model (CDM), per JEDEC specification JESD22-C101(2)</td>
<td>±500</td>
<td>V</td>
</tr>
<tr>
<td>Machine model (MM)</td>
<td>±200</td>
<td></td>
</tr>
</tbody>
</table>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

7.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th></th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating voltage</td>
<td>7</td>
<td>10</td>
<td>12</td>
<td>V</td>
</tr>
<tr>
<td>Operating temperature</td>
<td>–40</td>
<td>25</td>
<td>85</td>
<td>°C</td>
</tr>
</tbody>
</table>

7.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>VCA824</th>
</tr>
</thead>
<tbody>
<tr>
<td>D (SOIC)</td>
<td></td>
</tr>
<tr>
<td>14 PINS</td>
<td>90.3</td>
</tr>
<tr>
<td>10 PINS</td>
<td>49.8</td>
</tr>
<tr>
<td></td>
<td>44.9</td>
</tr>
<tr>
<td></td>
<td>44.6</td>
</tr>
<tr>
<td></td>
<td>n/a</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
### 7.5 Electrical Characteristics: $V_S = \pm 5\ V$

At $V_{\text{MAX}} = 10\ V/V$, $V_G = 1\ V$, $R_F = 402\ \Omega$, $R_S = 80\ \Omega$, and $R_L = 100\ \Omega$, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>TEST LEVEL(1)</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC PERFORMANCE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Offset Voltage</td>
<td>$A_{\text{MAX}} = 10\ V/V, V_{\text{CM}} = 0\ V, V_G = 1\ V$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_a = 25\ ^\circ C$</td>
<td>A</td>
<td>$4\ \mu A$</td>
<td>$17\ \mu A$</td>
<td>$17\ \mu A$</td>
<td>$\mu A$</td>
</tr>
<tr>
<td></td>
<td>$T_a = 0^\circ\ C$ to 70°</td>
<td></td>
<td>$17\ \mu A$</td>
<td>$17\ \mu A$</td>
<td>$17\ \mu A$</td>
<td>$\mu A$</td>
</tr>
<tr>
<td></td>
<td>$T_a = -40^\circ\ C$ to 85°</td>
<td></td>
<td>$17\ \mu A$</td>
<td>$17\ \mu A$</td>
<td>$17\ \mu A$</td>
<td>$\mu A$</td>
</tr>
<tr>
<td>Average Input Offset Voltage Drift</td>
<td>$A_{\text{MAX}} = 10\ V/V, V_{\text{CM}} = 0\ V, V_G = 1\ V$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_a = 25^\circ C$</td>
<td>B</td>
<td>$100\ \mu V/V^2$</td>
<td>$100\ \mu V/V^2$</td>
<td>$100\ \mu V/V^2$</td>
<td>$\mu V/V^2$</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Bias Current</td>
<td>$A_{\text{MAX}} = 10\ V/V, V_{\text{CM}} = 0\ V, V_G = 1\ V$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>$T_a = 25^\circ C$</td>
<td>A</td>
<td>$25\ \mu A$</td>
<td>$25\ \mu A$</td>
<td>$25\ \mu A$</td>
<td>$\mu A$</td>
</tr>
<tr>
<td></td>
<td>$T_a = 0^\circ\ C$ to 70°</td>
<td></td>
<td>$25\ \mu A$</td>
<td>$25\ \mu A$</td>
<td>$25\ \mu A$</td>
<td>$\mu A$</td>
</tr>
<tr>
<td></td>
<td>$T_a = -40^\circ\ C$ to 85°</td>
<td></td>
<td>$25\ \mu A$</td>
<td>$25\ \mu A$</td>
<td>$25\ \mu A$</td>
<td>$\mu A$</td>
</tr>
</tbody>
</table>

(1) Test levels: (A) 100% tested at 25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

Product Folder Links: VCA824
Electrical Characteristics: \( V_S = \pm 5 \) V (continued)

At \( A_{VMAX} = 10 \) V/V, \( V_G = 1 \) V, \( R_F = 402 \) Ω, \( R_Q = 80 \) Ω, and \( R_L = 100 \) Ω, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>TEST LEVEL(1)</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Average Input Bias Current Drift</td>
<td>( A_{VMAX} = 10 ) V/V, ( V_CU = 0 ) V, ( V_G = 1 ) V</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td>B</td>
<td>±0.99</td>
<td>±0.99</td>
<td>nA/^°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Offset Current</td>
<td>( A_{VMAX} = 10 ) V/V, ( V_CU = 0 ) V, ( V_G = 1 ) V</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td>A</td>
<td>±0.5</td>
<td>±2.5</td>
<td>μA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Average Input Offset Current Drift</td>
<td>( A_{VMAX} = 10 ) V/V, ( V_CU = 0 ) V, ( V_G = 1 ) V</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td>B</td>
<td>±1.6</td>
<td>±1.6</td>
<td>nA/^°C</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Max Current Through Gain Resistance</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td>B</td>
<td>±2.6</td>
<td>±2.55</td>
<td>±2.55</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Most Positive Common-Mode Input Voltage</td>
<td>( R_L = 100 ) Ω</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td>A</td>
<td>1.6</td>
<td>1.6</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Most Negative Common-Mode Input Voltage</td>
<td>( R_L = 100 ) Ω</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td>A</td>
<td>-2.1</td>
<td>-2.1</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common-Mode Rejection Ratio</td>
<td>( V_CU = \pm 0.5 ) V</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td>A</td>
<td>80</td>
<td>65</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Impedance</td>
<td>Direction</td>
<td>C</td>
<td>1</td>
<td></td>
<td>1</td>
<td>MO</td>
</tr>
<tr>
<td></td>
<td>Common-Mode</td>
<td>C</td>
<td>1</td>
<td></td>
<td>2</td>
<td>MO</td>
</tr>
<tr>
<td>Output Voltage Swing</td>
<td>( R_L = 1 ) kΩ</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td>A</td>
<td>±3.6</td>
<td>±3.9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td>±3.4</td>
<td>±3.2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td>±3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Current</td>
<td>( V_G = 0 ) V, ( R_L = 10 ) Ω</td>
<td>Source, T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td>A</td>
<td>60</td>
<td>90</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Sink, T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td></td>
<td>-55</td>
<td>-50</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td>-42</td>
<td>-38</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td>-38</td>
<td>-29</td>
<td></td>
</tr>
<tr>
<td>Output Impedance</td>
<td>( A_{VMAX} = 10 ) V/V, f &gt; 100 kHz</td>
<td>C</td>
<td>0.01</td>
<td></td>
<td>Ω</td>
<td></td>
</tr>
<tr>
<td>POWER SUPPLY</td>
<td>Specified Operating Voltage</td>
<td>C</td>
<td>±5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Minimum Operating Voltage</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td>B</td>
<td>±4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td>±4</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td>±4</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Maximum Operating Voltage</td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td>A</td>
<td>±6</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td>±6</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td>±6</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Maximum Quiescent Current</td>
<td>( V_G = 0 ) V</td>
<td>A</td>
<td>36.5</td>
<td>37.5</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td></td>
<td>38</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td>38.5</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Minimum Quiescent Current</td>
<td>( V_G = 0 ) V</td>
<td>A</td>
<td>36.5</td>
<td>35</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td></td>
<td>34.5</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td>34</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Power-Supply Rejection Ratio (PSRR)</td>
<td>( V_G = 1 ) V</td>
<td>A</td>
<td>-61</td>
<td>-68</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 25°C</td>
<td></td>
<td>-59</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = 0°C to 70°C</td>
<td></td>
<td>-58</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>T&lt;sub&gt;a&lt;/sub&gt; = -40°C to 85°C</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
7.6 Typical Characteristics: \( V_S = \pm 5 \, V \), \( A_{VMax} = 2 \, V/V \)

At \( T_A = 25^\circ C \), \( R_L = 100 \, \Omega \), \( R_F = 453 \, \Omega \), \( R_G = 453 \, \Omega \), \( V_G = 1 \, V \), \( V_{IN} \) = single-ended input on \(+V_{IN}\) with \(-V_{IN}\) at ground, and 14-Pin SOIC package, unless otherwise noted.

![Figure 1. Small-Signal Frequency Response](image1)

![Figure 2. Large-Signal Frequency Response](image2)

![Figure 3. Small-Signal Pulse Response](image3)

![Figure 4. Large-Signal Pulse Response](image4)

![Figure 5. Composite Video \( dG/dP \)](image5)

![Figure 6. Gain Flatness, Deviation From Linear Phase](image6)
Typical Characteristics: $V_S = \pm 5$ V, $A_{V_{MAX}} = 2$ V/V (continued)

At $T_A = 25^\circ$C, $R_L = 100$ Ω, $R_F = 453$ Ω, $R_G = 453$ Ω, $V_G = 1$ V, $V_{IN} = \text{single-ended input on } +V_{IN}$ with $-V_{IN}$ at ground, and 14-Pin SOIC package, unless otherwise noted.

**Figure 7. Harmonic Distortion vs Frequency**

**Figure 8. Harmonic Distortion vs Load Resistance**

**Figure 9. Harmonic Distortion vs Output Voltage**

**Figure 10. Harmonic Distortion vs Gain Control Voltage**

**Figure 11. Two-Tone, 3rd-Order Intermodulation Intercept**

**Figure 12. Two-Tone, 3rd-Order Intermodulation Intercept vs Gain Control Voltage**
Typical Characteristics: $V_S = \pm 5\, \text{V}$, $A_{\text{VMAX}} = 2\, \text{V/V}$ (continued)

At $T_A = 25^\circ\text{C}$, $R_L = 100\, \Omega$, $R_F = 453\, \Omega$, $R_G = 453\, \Omega$, $V_G = 1\, \text{V}$, $V_{\text{IN}}$ = single-ended input on $+V_{\text{IN}}$ with $-V_{\text{IN}}$ at ground, and 14-Pin SOIC package, unless otherwise noted.

Figure 13. Gain vs Gain Control Voltage

Figure 14. Gain Control Frequency Response

Figure 15. Gain Control Pulse Response

Figure 16. Fully-Attenuated Response

Figure 17. Group Delay vs Gain Control Voltage

Figure 18. Group Delay vs Frequency
Typical Characteristics: $V_S = \pm 5\, V$, $A_{VMAX} = 2\, V/V$ (continued)

At $T_A = 25^\circ C$, $R_L = 100\, \Omega$, $R_F = 453\, \Omega$, $R_G = 453\, \Omega$, $V_G = 1\, V$, $V_{IN} =$ single-ended input on $+V_{IN}$ with $-V_{IN}$ at ground, and 14-Pin SOIC package, unless otherwise noted.

Figure 19. Recommended $R_S$ vs Capacitive Load

Figure 20. Frequency Response vs Capacitive Load

Figure 21. Output Voltage Density

Figure 22. Input Current Noise Density
7.7 Typical Characteristics: \( V_S = \pm 5 \text{ V}, A_{V_{\text{MAX}}} = 10 \text{ V/V} \)

At \( T_A = 25^\circ \text{C}, R_L = 100 \Omega, R_F = 402 \Omega, R_G = 80 \Omega, V_G = 1 \text{ V}, \) and \( V_{\text{IN}} = \) single-ended input on \(+V_{\text{IN}}\) with \(-V_{\text{IN}}\) at ground, unless otherwise noted.

---

**Figure 23. Small-Signal Frequency Response**

**Figure 24. Large-Signal Frequency Response**

**Figure 25. Small-Signal Pulse Response**

**Figure 26. Large-Signal Pulse Response**

**Figure 27. Gain Flatness, Deviation from Linear Phase**

**Figure 28. Output Voltage Noise Density**
Typical Characteristics: $V_S = \pm 5 \, \text{V}, \ A_{VMAX} = 10 \, \text{V/V}$ (continued)

At $T_A = 25^\circ \text{C}, R_L = 100 \, \Omega, R_F = 402 \, \Omega, R_G = 80 \, \Omega, V_G = 1 \, \text{V},$ and $V_{IN} =$ single-ended input on $+V_{IN}$ with $-V_{IN}$ at ground, unless otherwise noted.

Figure 29. Harmonic Distortion vs Frequency

Figure 30. Harmonic Distortion vs Load Resistance

Figure 31. Harmonic Distortion vs Output Voltage

Figure 32. Harmonic Distortion vs Gain Control Voltage

Figure 33. Two-Tone, 3rd-Order Intermodulation Intercept

Figure 34. Two-Tone, 3rd-Order Intermodulation Intercept vs Gain Control Voltage
Typical Characteristics: $V_S = \pm 5\, V$, $A_{\text{VMAX}} = 10\, V/V$ (continued)

At $T_A = 25^\circ C$, $R_L = 100\, \Omega$, $R_F = 402\, \Omega$, $R_G = 80\, \Omega$, $V_G = 1\, V$, and $V_{\text{IN}}$ = single-ended input on $+V_{\text{IN}}$ with $-V_{\text{IN}}$ at ground, unless otherwise noted.
Typical Characteristics: $V_S = \pm 5 \, \text{V}$, $A_{\text{VMAX}} = 10 \, \text{V/V}$ (continued)

At $T_A = 25^\circ \text{C}$, $R_L = 100 \, \text{Ω}$, $R_F = 402 \, \text{Ω}$, $R_G = 80 \, \text{Ω}$, $V_G = 1 \, \text{V}$, and $V_{\text{IN}} = \text{single-ended input on } +V_{\text{IN}} \text{ with } -V_{\text{IN}} \text{ at ground, unless otherwise noted.}$

![Figure 41. Output Limited Overdrive Recovery](image1.png)

![Figure 42. Group Delay vs Gain Control Voltage](image2.png)

![Figure 43. Group Delay vs Frequency](image3.png)
7.8 Typical Characteristics: $V_S = \pm 5\, V$, $A_{\text{MAX}} = 40\, \text{V/V}$

At $T_A = 25^\circ\text{C}$, $R_L = 100\, \Omega$, $R_F = 402\, \Omega$, $R_G = 18\, \Omega$, $V_G = 1\, V$, $V_{\text{IN}} = \text{single-ended input on } +V_{\text{IN}} \text{ with } -V_{\text{IN}} \text{ at ground}$, and SO-14 package, unless otherwise noted.
Typical Characteristics: $V_S = \pm 5\, V$, $A_{V_{\text{MAX}}} = 40\, V/V$ (continued)

At $T_A = 25^\circ C$, $R_L = 100\, \Omega$, $R_F = 402\, \Omega$, $R_G = 18\, \Omega$, $V_G = 1\, V$, $V_{\text{IN}}$ = single-ended input on $+V_{\text{IN}}$ with $-V_{\text{IN}}$ at ground, and SO-14 package, unless otherwise noted.

- $A_{V_{\text{MAX}}} = +40\, V/V$
- $V_O = +1\, V$
- $V_G = 2V_{\text{PP}}$
- $R_L = 100\, \Omega$

**Figure 50. Harmonic Distortion vs Frequency**

- $A_{V_{\text{MAX}}} = +40\, V/V$
- $V_O = +1\, V$
- $V_G = 1\, V$
- $f = 20\, \text{MHz}$

**Figure 51. Harmonic Distortion vs Load Resistance**

- $A_{V_{\text{MAX}}} = +40\, V/V$
- $V_O = 2V_{\text{PP}}$
- $R_L = 100\, \Omega$
- $f = 20\, \text{MHz}$

**Figure 52. Harmonic Distortion vs Output Voltage**

- $A_{V_{\text{MAX}}} = +40\, V/V$
- $V_O = +1\, V$
- $R_L = 100\, \Omega$
- $f = 20\, \text{MHz}$

**Figure 53. Harmonic Distortion vs Gain Control Voltage**

- $A_{V_{\text{MAX}}} = +40\, V/V$
- $V_O = 2V_{\text{PP}}$
- $R_L = 100\, \Omega$
- $f = 20\, \text{MHz}$

**Figure 54. Two-Tone, 3rd-Order Intermodulation Intercept**

- At $50\, \Omega$ matched load

**Figure 55. Two-Tone, 3rd-Order Intermodulation Intercept vs Gain Control Voltage**

- $f = 20\, \text{MHz}$
- At $50\, \Omega$ matched load
Typical Characteristics: $V_S = \pm 5 \text{ V}$, $A_{VMAX} = 40 \text{ V/V}$ (continued)

At $T_A = 25^\circ \text{C}$, $R_L = 100 \text{ }\Omega$, $R_F = 402 \text{ }\Omega$, $R_G = 18 \text{ }\Omega$, $V_G = 1 \text{ V}$, $V_{IN} = $ single-ended input on $+V_{IN}$ with $-V_{IN}$ at ground, and SO-14 package, unless otherwise noted.

![Figure 56. Gain vs Gain Control Voltage](image1)

![Figure 57. Gain Control Frequency Response](image2)

![Figure 58. Gain Control Pulse Response](image3)

![Figure 59. Fully Attenuated Response](image4)

![Figure 60. $I_{RG}$ Limited Overdrive Recovery](image5)

![Figure 61. Output Limited Overdrive Recovery](image6)
Typical Characteristics: $V_S = \pm 5\, \text{V}$, $A_{\text{VMAX}} = 40\, \text{V/V}$ (continued)

At $T_A = 25^\circ\text{C}$, $R_L = 100\, \Omega$, $R_F = 402\, \Omega$, $R_G = 18\, \Omega$, $V_G = 1\, \text{V}$, $V_{\text{IN}}$ = single-ended input on $+V_{\text{IN}}$ with $-V_{\text{IN}}$ at ground, and SO-14 package, unless otherwise noted.

![Figure 62. Group Delay vs Gain Control Voltage](image1)

![Figure 63. Group Delay vs Frequency](image2)
8 Detailed Description

8.1 Overview
The VCA824 is a voltage controlled variable gain amplifier with differential inputs and a single ended output. The maximum gain is set by external resistors while the gain range is controlled by an external analog voltage. The maximum gain is designed for gains of 2 V/V up to 100 V/V and the analog control allows a gain range of over 40 dB. The VCA824 input consists of two buffers, which together create a fully symmetrical, high impedance differential input with a typical common mode rejection of 80 dB. The gain set resistor is connected between the two input buffer output pins, so that the input impedance is independent of the gain settings. The bipolar inputs have a input voltage range of 1.6 and –2.1 V on ±5 V supplies. The amplifier maximum gain is set by external resistors, but the internal gain control circuit is controlled by a continuously variable, analog voltage. The gain control is a multiplier stage which is linear in V/V. The gain control input pin operates over a voltage range of –1 V to 1 V. The VCA824 contains a high-speed, high-current output buffer. The output stage can typically swing ±3.9 V and source/sink ±90 mA. The VCA824 can be operated over a voltage range of ±3.5 V to ±6 V.

8.2 Functional Block Diagram

8.3 Feature Description
The VCA824 can be operated with both single ended or differential input signals. The inputs present consistently high impedance across all gain configurations. By using an analog control signal the amplifier gain is continuously variable for smooth, glitch free gain changes. With a large signal bandwidth of 320 MHz and a slew rate of 2500 V/µs the VCA824 offers linear performance over a wide range of signal amplitudes and gain settings. The low impedance/high current output buffer can drive loads ranging from low impedance transmission lines to high-impedance, switched-capacitor analog-to-digital converters. By using closely matched internal components, the VCA824 offers gain accuracy of ±0.3 dB.

8.4 Device Functional Modes
The VCA824 functions as a differential input, single maximum gain of operation-ended output variable gain amplifier. This functional mode is enabled by applying power to the amplifier supply pins and is disabled by turning the power off. The gain is continuously variable through the analog gain control input. While the gain range is fixed, the maximum gain is set by two external components, Rf and Rg, as shown in the Functional Block Diagram. The maximum gain is equal to 2x (Rf / Rg). This gain is achieved with a 1-V voltage on the gain adjust pin VG. As the voltage decreases on the VG pin, the gain decreases in a linear in dB fashion with over 40 dB of gain range from 1-V to –1-V control voltage. As with most other differential input amplifiers, inputs can be applied to either one or both of the amplifier inputs. The amplifier gain is controlled through the gain control pin.

8.4.1 Maximum Gain Of Operation
This section describes the use of the VCA824 in a fixed-gain application in which the VG control pin is set at VG = 1 V. The tradeoffs described here are with bandwidth, gain, and output voltage range.
Device Functional Modes (continued)

In the case of an application that does not make use of the $V_{\text{GAIN}}$, but requires some other characteristic of the VCA824, the $R_G$ resistor must be set such that the maximum current flowing through the resistance $I_{R_G}$ is less than ±2.6 mA typical, or 5.2 mA$\text{PP}$ as defined in Electrical Characteristics: $V_S = \pm 5\,\text{V}$, and must follow Equation 1.

$$I_{R_G} = \frac{V_{\text{OUT}}}{A_{\text{MAX}} \times R_G}$$

(1)

As Equation 1 illustrates, once the output dynamic range and maximum gain are defined, the gain resistor is set. This gain setting in turn affects the bandwidth, because in order to achieve the gain (and with a set gain element), the feedback element of the output stage amplifier is set as well. Keeping in mind that the output amplifier of the VCA824 is a current-feedback amplifier, the lower the bandwidth because the feedback resistor is the compensation element.

Limiting the discussion to the input voltage only and ignoring the output voltage and gain, Equation 2 illustrates the tradeoff between the input voltage and the current flowing through the gain resistor.

8.4.2 Output Current And Voltage

The VCA824 provides output voltage and current capabilities that are unsurpassed in a low-cost monolithic VCA. Under no-load conditions at 25°C, the output voltage typically swings closer than 1 V to either supply rails; the 25°C swing limit is within 1.2 V of either rails. Into a 15-Ω load (the minimum tested load), the VCA824 device is tested to deliver more than ±160 mA.

The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage × current, or $V-I$ product, that is more relevant to circuit operation (See Figure 38). The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the VCA824 output drive capabilities, noting that the graph is bounded by a Safe Operating Area of 1-W maximum internal power dissipation. Superimposing resistor load lines onto the plot shows that the VCA824 can drive ±2.5 V into 25-Ω or ±3.5 V into 50-Ω without exceeding the output capabilities or the 1-W dissipation limit. A 100-Ω load line (the standard test circuit load) shows the full ±3.9-V output swing capability, as shown in Typical Characteristics.

The minimum specified output voltage and current overtemperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup do the output current and voltage decrease to the numbers shown in Electrical Characteristics. As the output transistors deliver power, the respective junction temperatures increase, thereby increasing the available output voltage swing and output current.

In steady-state operation, the available output voltage and current are always greater than the temperature shown in the overtemperature specifications because the output stage junction temperatures are higher than the specified operating ambient.

8.4.3 Input Voltage Dynamic Range

The VCA824 has a input dynamic range limited to 1.6 V and –2.1 V. Increasing the input voltage dynamic range can be done by using an attenuator network on the input. If the VCA824 is trying to regulate the amplitude at the output, such as in an AGC application, the input voltage dynamic range is directly proportional to Equation 2.

$$V_{\text{IN(PP)}} = R_G \times I_{R_G(PP)}$$

(2)

As such, for unity-gain or under-attenuated conditions, the input voltage must be limited to the CMIR of ±1.6 V (3.2 V$\text{pp}$) and the current ($I_{R_G}$) must flow through the gain resistor, ±2.6 mA (5.2 mA$\text{PP}$). This configuration sets a minimum value for $R_E$ such that the gain resistor must be greater than Equation 3.

$$R_{\text{GMIN}} = \frac{3.2V_{\text{PP}}}{5.2\text{mA}_{\text{PP}}} = 615.4\,\Omega$$

(3)

Values lower than 615.4 Ω are gain elements that result in reduced input range, as the dynamic input range is limited by the current flowing through the gain resistor $R_G (I_{R_G})$. If the $I_{R_G}$ current limits the performance of the circuit, the input stage of the VCA824 goes into overdrive, resulting in limited output voltage range. Such $I_{R_G}$-limited overdrive conditions are shown in Figure 40 for the gain of 10V/V and Figure 60 for the gain of 40 V/V.
Device Functional Modes (continued)

8.4.4 Output Voltage Dynamic Range

With its large output current capability and its wide output voltage swing of ±3.9 V typical on 100-Ω load, it is easy to forget other types of limitations that the VCA824 can encounter. For these limitations, careful analysis must be done to avoid input stage limitation: either voltage or \( I_{RG} \) current. Note that if control pin \( V_G \) varies, the gain limitation may affect other aspects of the circuit.

8.4.5 Bandwidth

The output stage of the VCA824 is a wideband current-feedback amplifier. As such, the feedback resistance is the compensation of the last stage. Reducing the feedback element and maintaining the gain constant limits the useful range of \( I_{RG} \), and therefore, reduces the gain adjust range. For a given gain, reducing the gain element limits the maximum achievable output voltage swing.

8.4.6 Offset Adjustment

As a result of the internal architecture used on the VCA824, the output offset voltage originates from the output stage and from the input stage and multiplier core. Figure 67 shows how to compensate both sources of the output offset voltage. Use this procedure to compensate the output offset voltage: starting with the output stage compensation, set \( V_G = -1 \) V to eliminate all offset contribution of the input stage and multiplier core. Adjust the output stage offset compensation potentiometer. Finally, set \( V_G = 1 \) V to the maximum gain and adjust the input stage and multiplier core potentiometer. This procedure effectively eliminates all offset contribution at the maximum gain. Because adjusting the gain modifies the contribution of the input stage and the multiplier core, some residual output offset voltage remains.

8.4.7 Noise

The VCA824 offers 6 nV/√Hz input-referred voltage noise density at a gain of 10 V/V and 2.6-pA/√Hz input-referred current noise density. The input-referred voltage noise density considers that all noise terms (except the input current noise but including the thermal noise of both the feedback resistor and the gain resistor) are expressed as one term.

This model is formulated in Equation 4 and Figure 68.

\[
e_O = A_{VMAX} \times \sqrt{2 \times (R_S \times I_R)^2 + e_n^2 + 2 \times 4kT R_S}
\]

A more complete model is shown in Figure 69. For additional information on this model and the actual modeled noise terms, please contact the High-Speed Product Application Support team at www.ti.com.

8.4.8 Input and ESD Protection

The VCA824 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings.

All pins on the VCA824 are internally protected from ESD by means of a pair of back-to-back reverse-biased diodes to either power supply, as shown in Figure 64. These diodes begin to conduct when the pin voltage exceeds either power supply by about 0.7 V. This situation can occur with loss of the amplifier power supplies while a signal source is still present. The diodes can typically withstand a continuous current of 30 mA without destruction. To ensure long-term reliability, however, diode current should be externally limited to 10 mA whenever possible.

![Figure 64. Internal ESD Protection](image-url)
9  Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

9.1  Application Information

9.1.1  Difference Amplifier

Because both inputs of the VCA824 are high-impedance, a difference amplifier can be implemented without any major problem. Figure 65 shows this implementation. This circuit provides excellent common-mode rejection ratio (CMRR) as long as the input is within the CMRR range of –2.1 V to 1.6 V. Note that this circuit does not make use of the gain control pin, V_G. Also, it is recommended to choose R_S such that the pole formed by R_S and the parasitic input capacitance does not limit the bandwidth of the circuit. Figure 66 shows the common-mode rejection ratio for this circuit implemented in a gain of 10 V/V for V_G = 1 V. Note that because the gain control voltage is fixed and is normally set to 1V, the feedback element can be reduced in order to increase the bandwidth. When reducing the feedback element, make sure that the VCA824 is not limited by common-mode input voltage, the current flowing through R_G, or any other limitation described in this data sheet.

![Figure 65. Difference Amplifier](image)

![Figure 66. Common-Mode Rejection Ratio](image)
Application Information (continued)

Figure 67. Adjusting the Input and Output Voltage Sources

Figure 68. Simple Noise Model

NOTE: $R_F$ and $R_G$ are noiseless.
Figure 69. Full Noise Model
Application Information (continued)

9.1.2 Differential Equalizer

If the application requires frequency shaping (the transition from one gain to another), the VCA824 can be used advantageously because its architecture allows the application to isolate the input from the gain setting elements. Figure 70 shows an implementation of such a configuration. The transfer function is shown in Equation 5.

\[
G = 2 \times \frac{R_F}{R_G} \times \frac{1 + sR_GC_1}{1 + sR_1C_1}
\]

(5)

![Figure 70. Differential Equalizer](image)

This transfer function has one pole, \(P_1\) (located at \(R_GC_1\)), and one zero, \(Z_1\) (located at \(R_1C_1\)). When equalizing an RC load, \(R_L\) and \(C_L\), compensate the pole added by the load located at \(R_LC_L\) with the zero \(Z_1\). Knowing \(R_L\), \(C_L\), and \(R_G\) allows the user to select \(C_1\) as a first step and then calculate \(R_1\). Using \(R_L = 75-\Omega\), \(C_L = 100\text{pF}\), and wanting the VCA824 to operate at a gain of 2 V/V, which gives \(R_F = R_G = 453-\text{k}\Omega\), allows the user to select \(C_1 = 15.5\text{pF}\) to ensure a positive value for the resistor \(R_1\). With all these values known, to achieve greater than 300 MHz bandwidth, \(R_1\) can be calculated to be 20-\(\Omega\). Figure 71 shows the frequency response for both the initial, unequalized frequency response and the resulting equalized frequency response.

![Figure 71. Differential Equalization of an RC Load](image)

9.1.3 Differential Cable Equalizer

A differential cable equalizer can easily be implemented using the VCA824. An example of a cable equalization for 100 feet of Belden Cable 1694F is illustrated in Figure 73, with Figure 72 showing the result for this implementation. This implementation has a maximum error of 0.2 dB from DC to 70 MHz.
Application Information (continued)

![Graph showing cable attenuation vs equalizer gain](image)

**Figure 72. Cable Attenuation vs Equalizer Gain**

Note that this implementation shows the cable attenuation side-by-side with the equalization in the same plot. For a given frequency, the equalization function realized with the VCA824 matches the cable attenuation. The circuit in **Figure 73** is a driver circuit. To implement a receiver circuit, the signal is received differentially between the $+V_{IN}$ and $-V_{IN}$ inputs.

![Schematic of differential cable equalizer](image)

**Figure 73. Differential Cable Equalizer**

9.1.4 Voltage-Controlled Lowpass Filter [application sub]

In the circuit of **Figure 74**, the VCA824 serves as the variable-gain element of a voltage-controlled low-pass filter. This section discusses how this implementation expands the circuit voltage swing capability over that normally achieved with the equivalent multiplier implementation. The circuit control voltage, $V_{G}$, is calculated as according to the simplified relationship described in Equation 6.

\[
\frac{V_{OUT}}{V_{IN}} = \frac{R_2}{R_1} \times \frac{1}{1 + s \frac{R_L}{G}}
\]

(6)
Application Information (continued)

The response control results from amplification of the feedback voltage applied to $R_2$. First, consider the case where the VCA824 produces $G = 1\, \text{V/V}$. Then this circuit performs as if the amplifier were replaced by a short circuit. Visually replacing the amplifier by a short leaves a simple voltage-feedback amplifier with a feedback resistor bypassed by a capacitor. Replacing this gain with a variable gain, $G$, the pole can be written as shown in Equation 7.

$$f_\text{p} = \frac{G}{2\pi R_2 C}$$  \hspace{1cm} (7)

Because the VCA824 is most linear in the midrange, the median of the adjustable pole should be set at $V_G = 0\, \text{V}$ (see Figure 13, Figure 33, Figure 54, and Equation 8). Selecting $R_1 = R_2 = 332\, \Omega$, and targeting a median frequency of 10MHz, the capacitance ($C$) is 24pF. Because the OPA690 was selected for the circuit of Figure 74, and in order to limit peaking in the OPA690 frequency response, a capacitor equal to $C$ was added on the inverting mode to ground. This architecture has the effect of setting the high-frequency noise gain of the OPA690 to 2V/V, ensuring stability and providing flat frequency response.

$$-0.8\, \text{V} \leq V_G \leq 0.8\, \text{V}$$  \hspace{1cm} (8)

Once the median frequency is set, the maximum and minimum frequencies can be determined by using $V_G = -0.8\, \text{V}$ and $V_G = 0.8\, \text{V}$ in the gain equation of Equation 9. Note that this is a first-order analysis and does not take into consideration the open-loop gain limitation of the OPA690.

$$G = 2 \times \frac{R_F}{R_G} \times \frac{V_G + 1}{2}$$  \hspace{1cm} (9)

With the components shown, the circuit provides a linear variation of the low-pass cutoff from 2MHz to 20MHz, using $-1\, \text{V} \leq V_G \leq 1\, \text{V}$.

9.1.5 Wideband Variable Gain Amplifier Operation

The VCA824 provides an exceptional combination of high output power capability with a wideband, greater than 40dB gain adjust range, linear in V/V variable gain amplifier. The VCA824 input stage places the transconductance element between two input buffers, using the output currents as the forward signal. As the differential input voltage rises, a signal current is generated through the gain element. This current is then mirrored and gained by a factor of two before reaching the multiplier. The other input of the multiplier is the voltage gain control pin, $V_G$. Depending on the voltage present on $V_G$, up to two times the gain current is provided to the transimpedance output stage. The transimpedance output stage is a current-feedback amplifier providing high output current capability and high slew rate, 2500 V/\mu s. This exceptional full-power performance comes at the price of relatively high quiescent current (36.5 mA), but low input voltage noise for this type of architecture (6 nV/\sqrt{\text{Hz}}).
Application Information (continued)

Figure 75 shows the dc-coupled, gain of 10 V/V, dual power-supply circuit used as the basis of Electrical Characteristics- \( V_S = \pm 5 \text{ V} \)

Electrical Characteristics: \( V_S = \pm 5 \text{ V} \) and Typical Characteristics. For test purposes, the input impedance is set to 50-\( \Omega \) with a resistor to ground and the output impedance is set to 50-\( \Omega \) with a series output resistor. Voltage swings reported in Electrical Characteristics- \( V_S = \pm 5 \text{ V} \) are taken directly at the input and output pins, while output power (dBm) is at the matched 50-\( \Omega \) load. For the circuit in Figure 75, the total effective load is 100-\( \Omega \) \( \parallel 1\text{k}\Omega \). Note that for the 14-pin, SOIC package, there is a voltage reference pin, \( V_{REF} \) (pin 9). For the 14-pin SOIC package, this pin must be connected to ground through a 20-\( \Omega \) resistor to avoid possible oscillations of the output stage. In the 10-pin, MSOP package, this pin is internally connected and does not require such precaution. An X2Y\textsuperscript{®} capacitor has been used for power-supply bypassing. The combination of low inductance, high resonance frequency, and integration of three capacitors in one package (two capacitors to ground and one across the supplies) enables the VCA824 to achieve the low second-harmonic distortion reported in Electrical Characteristics- \( V_S = \pm 5 \text{ V} \).

![Figure 75. DC-Coupled, \( A_{\text{VMAX}} = 10 \text{ V/V} \), Bipolar Supply Specification and Test Circuit](image)

9.2 Typical Application

A four-quadrant multiplier can easily be implemented using the VCA824. By placing a resistor between FB and \( V_{\text{IN}} \), the transfer function depends upon both \( V_{\text{IN}} \) and \( V_{\text{G}} \), as shown in Equation 10.

\[
V_{\text{OUT}} = \frac{R_F}{R_G} \times V_{\text{G}} \times V_{\text{IN}} + \left( \frac{R_F}{R_G} - \frac{R_F}{R_1} \right) \times V_{\text{IN}}
\]

Setting \( R_1 \) to equal \( R_G \), the term that depends only on \( V_{\text{IN}} \) drops out of the equation, leaving only the term that depends on both \( V_{\text{G}} \) and \( V_{\text{IN}} \). \( V_{\text{OUT}} \) then follows Equation 11.

\[
V_{\text{OUT}} = \frac{R_F}{R_G} \times V_{\text{IN}} \times V_{\text{G}}
\]
Typical Application (continued)

Figure 76. Four-Quadrant Multiplier Circuit

Figure 77 illustrates the behavior of this circuit. Keeping the input amplitude of a 1-MHz signal constant and varying the $V_G$ voltage (100 kHz, 2 $V_{PP}$) gives the modulated output voltage shown in Figure 77.

9.2.1 Design Requirements

A multiplier requires two inputs, one for the X input and one for the Y input. The output of the multiplier circuit is in the form of $V_{out} = aV_{in1} \times bV_{in2}$ : where $a$ and $b$ are real numbers and should not be negative. For four quadrant operation both positive and negative inputs must be supported on the X and Y inputs.

A four-quadrant multiplier can easily be implemented using the VCA824. By placing a resistor between FB and VIN, the transfer function depends upon both VIN and $V_G$, as shown in Equation 10.

9.2.2 Detailed Design Procedure

Setting $R_1$ to equal $RG$, the term that depends only on VIN drops out of the equation, leaving only the term that depends on both VG and VIN. $V_{OUT}$ then follows Equation 11.

The behavior of this circuit is illustrated in Figure 77. Keeping the input amplitude of a 1MHz signal constant and varying the VG voltage (100 kHz, 2 $V_{PP}$) gives the modulated output voltage shown in Figure 77.

9.2.3 Application Curve

Figure 77. Modulated Output Signal of the 4-Quadrant Multiplexer Circuit
10 Power Supply Recommendations

High-speed amplifiers require low inductance power supply traces and low ESR bypass capacitors. When possible both power and ground planes should be used in the printed circuit board design and the power plane should be adjacent to the ground plane in the board stack-up. The power supply voltage should be centered on the desired amplifier output voltage, so for ground referenced output signals, split supplies are required. The power supply voltage should be from 7-V to 12-V.

11 Layout

11.1 Layout Guidelines

Achieving optimum performance with a high-frequency amplifier such as the VCA824 requires careful attention to printed circuit board (PCB) layout parasitics and external component types. Recommendations to optimize performance include:

a. **Minimize parasitic capacitance** to any AC ground for all of the signal I/O pins. This recommendation includes the ground pin (pin 2). Parasitic capacitance on the output can cause instability: on both the inverting input and the noninverting input, it can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board. Place a small series resistance (greater than 25-Ω) with the input pin connected to ground to help decouple package parasitics.

b. **Minimize the distance** (less than 0.25") from the power-supply pins to high-frequency 0.1-μF decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger (2.2-μF to 6.8-μF) decoupling capacitors, effective at lower frequencies, should also be used on the main supply pins. These capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.

c. **Careful selection and placement** of external components preserve the high-frequency performance of the VCA824. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-led resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wire-wound type resistors in a high-frequency application. Because the output pin is the most sensitive to parasitic capacitance, always position the series output resistor, if any, as close as possible to the output pin. Other network components, such as inverting or noninverting input termination resistors, should also be placed close to the package.

d. **Connections to other wideband devices** on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 mils to 100 mils, or 1.27 mm to 2.54 mm) should be used, preferably with ground and power planes opened up around them.

e. **Socketing a high-speed part like the VCA824 device is not recommended.** The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the VCA824 device onto the board.

11.1.1 Thermal Considerations

The VCA824 does not require heatsinking or airflow in most applications. The maximum desired junction temperature sets the maximum allowed internal power dissipation as described in this section. In no case should the maximum junction temperature be allowed to exceed 150°C.

Operating junction temperature ($T_J$) is given by **Equation 12**:

$$T_J = T_A + P_D \times \theta_{JA}$$  \hspace{1cm} (12)
Layout Guidelines (continued)

The total internal power dissipation ($P_D$) is the sum of quiescent power ($P_{DQ}$) and additional power dissipated in the output stage ($P_{DL}$) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. $P_{DL}$ depends on the required output signal and load; for a grounded resistive load, however, it is at a maximum when the output is fixed at a voltage equal to one-half of either supply voltage (for equal bipolar supplies). Under this worst-case condition, $P_{DL} = V_S^2/(4 \times R_L)$, where $R_L$ is the resistive load.

Note that it is the power in the output stage and not in the load that determines internal power dissipation. As a worst-case example, compute the maximum $T_J$ using a VCA824ID (SO-14 package) in the circuit of Figure 75 operating at maximum gain and at the maximum specified ambient temperature of 85°C.

\[
P_D = 10V(38.5mA) + 5^2/(4 \times 100\Omega) = 447.5\text{mW}
\]

\[
\text{Maximum } T_J = +85^\circ\text{C} + (0.449W \times 80^\circ\text{C/W}) = 120.8^\circ\text{C}
\]

This maximum operating junction temperature is well below most system level targets. Most applications should be lower because an absolute worst-case output stage power was assumed in this calculation of $V_{CC}/2$, which is beyond the output voltage range for the VCA824.

11.2 Layout Example

Figure 78. Layout Recommendation
12 Device and Documentation Support

12.1 Device Support

12.1.1 Development Support

12.1.1.1 Demonstration Boards

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the VCA824 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 1.

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE</th>
<th>BOARD PART NUMBER</th>
<th>LITERATURE REQUEST NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA824ID</td>
<td>SO-14</td>
<td>DEM-VCA-SO-1B</td>
<td>SBOU050</td>
</tr>
<tr>
<td>VCA824IDGS</td>
<td>MSOP-10</td>
<td>DEM-VCA-MSOP-1A</td>
<td>SBOU051</td>
</tr>
</tbody>
</table>

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the VCA824 product folder.

12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

**TI E2E™ Online Community**  *TI's Engineer-to-Engineer (E2E) Community*. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support**  *TI's Design Support*  Quickly find helpful E2E forums along with design support tools and contact information for technical support.

12.4 Trademarks

E2E is a trademark of Texas Instruments.
X2Y is a registered trademark of X2Y Attenuators LLC.
All other trademarks are the property of their respective owners.

12.5 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

12.6 Glossary

**SLYZ022 — TI Glossary.**

This glossary lists and explains terms, acronyms, and definitions.

13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status (1)</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish (6)</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA8241D</td>
<td>ACTIVE</td>
<td>SOIC</td>
<td>D</td>
<td>14</td>
<td>50</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>VCA8241D</td>
<td>Samples</td>
</tr>
<tr>
<td>VCA8241DGST</td>
<td>ACTIVE</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAUAG</td>
<td>Level-2-260C-1 YEAR</td>
<td>-40 to 85</td>
<td>BOT</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

- **RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
- **Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
# TAPE AND REEL INFORMATION

## TAPE DIMENSIONS

- **A0**: Dimension designed to accommodate the component width
- **B0**: Dimension designed to accommodate the component length
- **K0**: Dimension designed to accommodate the component thickness
- **W**: Overall width of the carrier tape
- **P1**: Pitch between successive cavity centers

## PACKAGE MATERIALS INFORMATION

*All dimensions are nominal.*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin 1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA824IDGST</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>5.3</td>
<td>3.4</td>
<td>1.4</td>
<td>8.0</td>
<td>12.0</td>
<td>Q1</td>
</tr>
</tbody>
</table>
# TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCA824IDGST</td>
<td>VSSOP</td>
<td>DGS</td>
<td>10</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal
NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.
NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.
NOTES:
A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
\[ \text{Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.} \]
\[ \text{Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.} \]
C. Reference JEDEC MS-012 variation AB.
NOTE: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated