FEATURES

- USER-SELECTABLE: Voltage or Current Output
- +40V SUPPLY VOLTAGE
- \( V_{\text{OUT}} \): ±10V (up to ±17.5V at ±20V supply)
- \( I_{\text{OUT}} \): ±20mA (linear up to ±24mA)
- SHORT- OR OPEN-CIRCUIT FAULT INDICATOR PIN
- NO CURRENT SHUNT REQUIRED
- OUTPUT DISABLE FOR SINGLE INPUT MODE
- THERMAL PROTECTION
- OVERCURRENT PROTECTION
- SEPARATE DRIVER AND RECEIVER CHANNELS
- DESIGNED FOR TESTABILITY

APPLICATIONS

- PLC OUTPUT PROGRAMMABLE DRIVER
- INDUSTRIAL CROSS-CONNECTORS
- INDUSTRIAL HIGH-VOLTAGE I/O
- 3-WIRE-SENSOR CURRENT OR VOLTAGE OUTPUT
- ±10V 2- AND 4-WIRE VOLTAGE OUTPUT
  U.S. Patent Nos. 7,427,898, 7,425,848, and 7,449,873
  Other Patents Pending

DESCRIPTION

The XTR300 is a complete output driver for industrial and process control applications. The output can be configured as current or voltage by the digital I/V select pin. No external shunt resistor is required. Only external gain-setting resistors and a loop compensation capacitor are required.

The separate driver and receiver channels provide flexibility. The Instrumentation Amplifier (IA) can be used for remote voltage sense or as a high-voltage, high-impedance measurement channel. In voltage output mode, a copy of the output current is provided, allowing calculation of load resistance.

The digital output selection capability, together with the error flags and monitor pins, make remote configuration and troubleshooting possible. Fault conditions on the output and on the IA input as well as over-temperature conditions are indicated by the error flags. The monitoring pins provide continuous feedback about load power or impedance. For additional protection, the maximum output current is limited and thermal protection is provided.

The XTR300 is specified over the \(-40^\circ\text{C} \to +85^\circ\text{C}\) industrial temperature range and for supply voltages up to 40V.
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ORDERING INFORMATION

<table>
<thead>
<tr>
<th>PRODUCT</th>
<th>PACKAGE-LEAD</th>
<th>PACKAGE DESIGNATOR</th>
<th>PACKAGE MARKING</th>
</tr>
</thead>
<tbody>
<tr>
<td>XTR300</td>
<td>QFN-20 (5mm x 5mm)</td>
<td>RGW</td>
<td>XTR300</td>
</tr>
</tbody>
</table>

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the device product folder at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS

Over operating free-air temperature range (unless otherwise noted).

<table>
<thead>
<tr>
<th></th>
<th>XTR300</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage, $V_{SP}$</td>
<td>$+44$</td>
<td>V</td>
</tr>
<tr>
<td>Signal Input Terminals:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage$^{(2)}$</td>
<td>$(V^-) - 0.5$ to $(V^+) + 0.5$</td>
<td>V</td>
</tr>
<tr>
<td>Current$^{(2)}$</td>
<td>±25</td>
<td>mA</td>
</tr>
<tr>
<td>DGND</td>
<td>±25</td>
<td>mA</td>
</tr>
<tr>
<td>Output Short-Circuit$^{(3)}$</td>
<td>Continuous</td>
<td></td>
</tr>
<tr>
<td>Operating Temperature</td>
<td>−55 to $+125$</td>
<td>°C</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>−55 to $+125$</td>
<td>°C</td>
</tr>
<tr>
<td>Junction Temperature</td>
<td>+150</td>
<td>°C</td>
</tr>
<tr>
<td>Electrostatic Discharge Ratings:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Human Body Model (HBM)</td>
<td>2000</td>
<td>V</td>
</tr>
<tr>
<td>Charged Device Model (CDM)</td>
<td>1000</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails must be current limited. DRV pin allows a peak current of 50mA. See the Output Protection section in Applications Information.

(3) See the Driver Output Disable section in Applications Information for thermal protection.
ELECTRICAL CHARACTERISTICS: VOLTAGE OUTPUT MODE

**Boldface** limits apply over the specified temperature range: $T_A = -40^\circ C$ to $+85^\circ C$.

All specifications at $T_A = +25^\circ C$, $V_S = \pm 20V$, $R_{LOAD} = 800\Omega$, $R_{SET} = 2k\Omega$, $R_{OS} = 2k\Omega$, $V_{REF} = 4V$, $R_{GAIN} = 10k\Omega$, Input Signal Span 0V to 4V, and $C_C = 100pF$, unless otherwise noted.

### OFFSET VOLTAGE

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>XTR300</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Voltage, RTI</td>
<td>$V_{OS}$</td>
<td>±0.4</td>
</tr>
<tr>
<td>vs Temperature</td>
<td>$dV_{OS}/dT$</td>
<td>±1.6</td>
</tr>
<tr>
<td>vs Power Supply</td>
<td>$PSRR$</td>
<td>±0.2</td>
</tr>
</tbody>
</table>

### INPUT VOLTAGE RANGE

- Nominal Setup for ±10V Output
- Input Voltage for Linear Operation

### NOISE

- Voltage Noise, $f = 0.1$Hz to 10Hz, RTI
- Voltage Noise Density, $f = 1$kHz, RTI

### OUTPUT

- Voltage Output Swing from Rail
- Gain Nonlinearity
- Gain Error
- Output Impedance, $\frac{dV_{DRV}}{dI_{DRV}}$
- Output Leakage Current While Output Disabled
- Short-Circuit Current
- Capacitive Load Drive
- Rejection of Voltage Difference between GND1 and GND2, RTQ

### FREQUENCY RESPONSE

- Bandwidth
- Slew Rate
- Settling Time
- Overload Recovery Time

---

1. Output leakage includes input bias current of INA.
2. Refer to *Driving Capacitive Loads* section in Applications Information.
3. Small signal with no capacitive load.
4. $8\mu s$ plus number of chopping periods. See *Applications Information, Internal Current Sources and Settling Time* section.

---

Copyright © 2005–2011, Texas Instruments Incorporated
ELECTRICAL CHARACTERISTICS: CURRENT OUTPUT MODE

**Boldface** limits apply over the specified temperature range: **\( T_A = -40^\circ C \) to +85°C.**

All specifications at **\( T_A = +25^\circ C \), \( V_S = \pm 20V \), \( R_{LOAD} = 800\Omega \), \( R_{SET} = 2k\Omega \), \( R_{OS} = 2k\Omega \), \( V_{REF} = 4V \), Input Signal Span 0 to 4V,** and **\( C_C = 100pF \), unless otherwise noted.**

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>XTR300</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Voltage</td>
<td><strong>( V_{OS} )</strong> Output Current &lt; 1( \mu A )</td>
<td><strong>( \pm 0.4 )</strong> <strong>( \pm 1.8 )</strong> mV</td>
</tr>
<tr>
<td>vs Temperature</td>
<td><strong>( dV_{OS}/dT )</strong></td>
<td><strong>( \pm 1.5 )</strong> <strong>( \pm 6 )</strong> ( \mu V/\circ C )</td>
</tr>
<tr>
<td>vs Power Supply</td>
<td><strong>( PSRR )</strong> ( V_S = \pm 5V ) to ( \pm 22V )</td>
<td><strong>( \pm 0.2 )</strong> <strong>( \pm 10 )</strong> ( \mu V/V )</td>
</tr>
</tbody>
</table>

**INPUT VOLTAGE RANGE**

Nominal Setup for \( \pm 20mA \) Output: See Figure 3

Maximum Input Voltage for Linear Operation: \( (V-) + 3V \) \( (V+) - 3V \) V

**NOISE**

Voltage Noise, \( f = 0.1Hz \) to 10Hz, RTI: 3 \( \mu V_{PP} \)

Voltage Noise Density, \( f = 1kHz \), RTI: 33 \( nV/\sqrt{Hz} \)

**OUTPUT**

Compliance Voltage Swing from Rail: 3 \( V \)

Output Conductance (\( dI_{DRV}/dV_{DRV} \)): 0.7 \( mA/V \)

Transconductance: See Transfer Function in Figure 3

Gain Error: \( I_{BRV} = \pm 24mA \)

vs Temperature: \( i_{BRV} = \pm 24mA \)

Linearity Error: \( i_{BRV} = \pm 24mA \)

vs Temperature: \( i_{BRV} = \pm 24mA \)

Output Leakage Current While Output Disabled: \( I_{LSC} \)

Capacitive Load Drive: 1 \( \mu F \)

**FREQUENCY RESPONSE**

Bandwidth: 160 \( kHz \)

Slew Rate: 1.3 \( mA/\mu s \)

Settling Time: 8 \( \mu s \)

Overload Recovery Time: 1 \( \mu s \)

(1) Refer to **Driving Capacitive Loads** section in **Applications Information**.

(2) With capacitive load, the slew rate can be limited by the short circuit current and the load error flag can trigger during slewing.

(3) \( 8\mu s \) plus number of chopping periods. See **Applications Information, Internal Current Sources and Settling Time** section.
**ELECTRICAL CHARACTERISTICS: OPERATIONAL AMPLIFIER (OPA)**

**Boldface limits apply over the specified temperature range:** $T_A = -40^\circ\text{C}$ to $+85^\circ\text{C}$.

All specifications at $T_A = +25^\circ\text{C}$, $V_S = \pm20\text{V}$, and $R_{\text{LOAD}} = 800\Omega$, unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>XTR300</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>OFFSET VOLTAGE</strong></td>
<td></td>
<td>MIN</td>
</tr>
<tr>
<td>Offset Voltage, RTI $V_{OS}$</td>
<td>$I_{DRV} = 0\text{A}$</td>
<td>±0.4</td>
</tr>
<tr>
<td>Drift $dV_{OS}/dT$ vs Power Supply $PSRR$</td>
<td>$V_S = \pm5\text{V}$ to $\pm22\text{V}$</td>
<td>±0.2</td>
</tr>
<tr>
<td><strong>INPUT VOLTAGE RANGE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common-Mode Voltage Range $V_{CM}$</td>
<td>$(V^-) + 3\text{V}$</td>
<td>100</td>
</tr>
<tr>
<td>Common-Mode Rejection Ratio $CMRR$</td>
<td>$(V^-) + 3\text{V} &lt; V_{CM} &lt; (V^+) - 3\text{V}$</td>
<td>$100$</td>
</tr>
<tr>
<td><strong>INPUT BIAS CURRENT</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Bias Current $I_B$</td>
<td></td>
<td>±20</td>
</tr>
<tr>
<td>Input Offset Current $I_{OS}$</td>
<td></td>
<td>±0.3</td>
</tr>
<tr>
<td><strong>INPUT IMPEDANCE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Differential $10^6</td>
<td></td>
<td>5$</td>
</tr>
<tr>
<td>Common-Mode $10^9</td>
<td></td>
<td>5$</td>
</tr>
<tr>
<td><strong>OPEN-LOOP GAIN</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Open-Loop Voltage Gain $A_{OL}$</td>
<td>$(V^-) + 3\text{V} &lt; V_{DRV} &lt; (V^+) - 3\text{V}, I_{DRV} = \pm24\text{mA}$</td>
<td>$100$</td>
</tr>
<tr>
<td><strong>OUTPUT</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage Output Swing from Rail $I_{DRV}$</td>
<td>$(V^-) + 3\text{V}$</td>
<td>$25.5$</td>
</tr>
<tr>
<td>Short-Circuit Current $I_{LIMIT}$</td>
<td>$M2 = \text{High}$</td>
<td>±20</td>
</tr>
<tr>
<td>Output Leakage Current While Output Disabled $I_{LEAK_DRV}$</td>
<td>$\text{Pin #2 = L}$</td>
<td>$10$</td>
</tr>
<tr>
<td><strong>FREQUENCY RESPONSE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain-Bandwidth Product $\text{GBW}$</td>
<td>$G = 1$</td>
<td>$2$</td>
</tr>
<tr>
<td>Slew Rate $\text{SR}$</td>
<td></td>
<td>$1$</td>
</tr>
</tbody>
</table>
# ELECTRICAL CHARACTERISTICS: INSTRUMENTATION AMPLIFIER (IA)

**Boldface limits apply over the specified temperature range:** $T_A = -40^\circ C$ to $+85^\circ C$.

All specifications at $T_A = +25^\circ C$, $V_S = \pm 20V$, $R_{IA} = 2k\Omega$, and $R_{GAIN} = 2k\Omega$, unless otherwise noted. See Figure 4.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>XTR300</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>OFFSET VOLTAGE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset Voltage, RTI</td>
<td>$V_{OS}$</td>
<td>I$_{DRV} = 0A$</td>
</tr>
<tr>
<td>vs Temperature</td>
<td>d$V_{OS}$/dT</td>
<td></td>
</tr>
<tr>
<td>vs Power Supply</td>
<td>PSRR</td>
<td>$V_S = \pm 5V$ to $\pm 22V$</td>
</tr>
<tr>
<td><strong>INPUT VOLTAGE RANGE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage Range</td>
<td>$V_{CM}$</td>
<td>$(V-) + 3$</td>
</tr>
<tr>
<td>Common-Mode Rejection Ratio</td>
<td>CMRR</td>
<td>RTI</td>
</tr>
<tr>
<td><strong>INPUT BIAS CURRENT</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Bias Current</td>
<td>$I_B$</td>
<td></td>
</tr>
<tr>
<td>Input Offset Current</td>
<td>$I_{OS}$</td>
<td></td>
</tr>
<tr>
<td><strong>INPUT IMPEDANCE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Differential</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common-Mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>TRANSCONDUCTANCE (Gain)</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Transconductance Error</td>
<td>$I_{AOUT} = 2 (I_{AIN} - I_{AIN}) R_{GAIN}$</td>
<td>I$<em>{AOUT} = \pm 2.4mA$, $(V-) + 3V &lt; V</em>{AOUT} &lt; (V+) - 3V$</td>
</tr>
<tr>
<td>vs Temperature</td>
<td></td>
<td>$I_{AOUT} = \pm 0.2mA$, $(V-) + 3V &lt; V_{AOUT} &lt; (V+) - 3V$</td>
</tr>
<tr>
<td>Linearity Error</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Bias Current to G1, G2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Offset Current to G1, G2</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>OUTPUT</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Swing to the Rail</td>
<td></td>
<td>$I_{AOUT} = \pm 2.4mA$</td>
</tr>
<tr>
<td>Output Impedance</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Short-Circuit Current</td>
<td></td>
<td>$I_{LIMIT}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$I_{LIMIT}$</td>
</tr>
<tr>
<td><strong>FREQUENCY RESPONSE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain-Bandwidth Product</td>
<td>GBW</td>
<td>G = 1, $R_{GAIN} = 10k\Omega$, $R_{IA} = 5k\Omega$</td>
</tr>
<tr>
<td>Slew Rate</td>
<td>SR</td>
<td>G = 1, $R_{GAIN} = 10k\Omega$, $R_{IA} = 5k\Omega$</td>
</tr>
<tr>
<td>Settling Time(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Overload Recovery Time, 50%</td>
<td></td>
<td>$R_{GAIN} = 10k\Omega$, $R_{IA} = 15k\Omega$, $C_L = 100pF$</td>
</tr>
</tbody>
</table>

(1) See Typical Characteristics curve (Figure 7).
(2) 6μs plus number of chopping periods. See Applications Information, Internal Current Sources and Settling Time section.
ELECTRICAL CHARACTERISTICS: CURRENT MONITOR

**Boldface** limits apply over the specified temperature range: \( T_A = -40^\circ\text{C} \) to \(+85^\circ\text{C}\).

All specifications at \( T_A = +25^\circ\text{C} \) and \( V_S = \pm 20\text{V} \), unless otherwise noted. See Figure 4.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>XTR300</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>MIN</td>
</tr>
<tr>
<td><strong>OUTPUT</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset Current</td>
<td>( I_{OS} )</td>
<td>±30</td>
</tr>
<tr>
<td>Drift</td>
<td>( \frac{dI_{OS}}{dT} )</td>
<td>±0.05</td>
</tr>
<tr>
<td>vs Power Supply</td>
<td>( V_S ) = ±5\text{V} to ±22\text{V}</td>
<td></td>
</tr>
<tr>
<td>Monitor Output Swing to the Rail</td>
<td>( I_{MON} = \pm 2.4\text{mA} )</td>
<td>(V−) + 3</td>
</tr>
<tr>
<td>Monitor Output Impedance</td>
<td>( I_{MON} = \pm 2.4\text{mA} )</td>
<td>200</td>
</tr>
<tr>
<td><strong>MONITOR CURRENT GAIN</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current Gain Error</td>
<td>( I_{MON} = I_{DRV} \times 10 )</td>
<td>±0.04</td>
</tr>
<tr>
<td>vs Temperature</td>
<td>( I_{MON} = I_{DRV} )</td>
<td>±3.6</td>
</tr>
<tr>
<td>Linearity Error</td>
<td>( I_{MON} = I_{DRV} )</td>
<td>±1.5</td>
</tr>
</tbody>
</table>

ELECTRICAL CHARACTERISTICS

**Boldface** limits apply over the specified temperature range: \( T_A = -40^\circ\text{C} \) to \(+85^\circ\text{C}\).

All specifications at \( T_A = +25^\circ\text{C} \) and \( V_S = \pm 20\text{V} \), unless otherwise noted. See Figure 4.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>XTR300</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>MIN</td>
</tr>
<tr>
<td><strong>POWER SUPPLY</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Specified Voltage Range</td>
<td>( V_S )</td>
<td>±5</td>
</tr>
<tr>
<td>Operating Voltage Range</td>
<td>( V_S )</td>
<td>±5</td>
</tr>
<tr>
<td>Quiescent Current</td>
<td>( I_Q )</td>
<td>1.8</td>
</tr>
<tr>
<td>Over Temperature</td>
<td></td>
<td>2.8</td>
</tr>
<tr>
<td><strong>TEMPERATURE RANGE</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Specified Temperature Range</td>
<td></td>
<td>−40</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td></td>
<td>−55</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td></td>
<td>−55</td>
</tr>
<tr>
<td>Thermal Resistance</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Junction-to-Case</td>
<td>( \theta_{JC} )</td>
<td>15.2</td>
</tr>
<tr>
<td>Junction-to-Ambient</td>
<td>( \theta_{JA} )</td>
<td></td>
</tr>
<tr>
<td><strong>THERMAL FLAG (EF\text{T}) Output</strong></td>
<td></td>
<td>140</td>
</tr>
<tr>
<td>Alarm (EF\text{T} pin LOW)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Return to Normal Operation (EF\text{T} pin HIGH)</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>DIGITAL INPUTS (M1, M2, OD)</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{IL} ), Low-Level Input Voltage</td>
<td></td>
<td>≤0.8</td>
</tr>
<tr>
<td>( V_{IH} ), High-Level Input Voltage</td>
<td></td>
<td>&gt;1.4</td>
</tr>
<tr>
<td>Input Current</td>
<td></td>
<td>≤1</td>
</tr>
<tr>
<td><strong>DIGITAL OUTPUTS (EF\text{LD}, EF\text{CM}, EF\text{T})</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{OL} ), High-Level Leakage Current (Open-Drain)</td>
<td></td>
<td>−1.2</td>
</tr>
<tr>
<td>( V_{OL} ), Low-Level Output Voltage</td>
<td></td>
<td>0.8</td>
</tr>
<tr>
<td>( V_{OL} ), Low-Level Output Voltage</td>
<td></td>
<td>0.4</td>
</tr>
<tr>
<td><strong>DIGITAL GROUND PIN</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current Input</td>
<td>(V−) ≤ DGND ≤ (V+) − 7V</td>
<td>−25</td>
</tr>
</tbody>
</table>

(1) \( EF_{OT} \) not connected with \( OD \).
FUNCTIONAL BLOCK DIAGRAMS

Figure 2. Standard Circuit for Voltage Output Mode

Figure 3. Standard Circuit for Current Output Mode
Figure 4. Standard Circuit for Externally Configured Mode
PIN CONFIGURATIONS

RGW PACKAGE
OFN-20
(TOP VIEW)

PIN ASSIGNMENTS

<table>
<thead>
<tr>
<th>PIN NO.</th>
<th>NAME</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>M2</td>
<td>Mode Input</td>
</tr>
<tr>
<td>2</td>
<td>M1</td>
<td>Mode Input</td>
</tr>
<tr>
<td>3</td>
<td>VIN</td>
<td>Noninverting Signal Input</td>
</tr>
<tr>
<td>4</td>
<td>SET</td>
<td>Input for Gain Setting; Inverting Input</td>
</tr>
<tr>
<td>5</td>
<td>IMON</td>
<td>Current Monitor Output</td>
</tr>
<tr>
<td>6</td>
<td>IAOUT</td>
<td>Instrumentation Amplifier Signal Output</td>
</tr>
<tr>
<td>7</td>
<td>IAIN</td>
<td>Instrumentation Amplifier Inverting Input</td>
</tr>
<tr>
<td>8</td>
<td>IAIn+</td>
<td>Instrumentation Amplifier Noninverting Input</td>
</tr>
<tr>
<td>9</td>
<td>RG1</td>
<td>Instrumentation Amplifier Gain Resistor</td>
</tr>
<tr>
<td>10</td>
<td>RG2</td>
<td>Instrumentation Amplifier Gain Resistor</td>
</tr>
<tr>
<td>11</td>
<td>V−</td>
<td>Negative Power Supply</td>
</tr>
<tr>
<td>12</td>
<td>NC</td>
<td>No Internal Connection</td>
</tr>
<tr>
<td>13</td>
<td>DRV</td>
<td>Operational Amplifier Output</td>
</tr>
<tr>
<td>14</td>
<td>NC</td>
<td>No Internal Connection</td>
</tr>
<tr>
<td>15</td>
<td>V+</td>
<td>Positive Power Supply</td>
</tr>
<tr>
<td>16</td>
<td>DGND</td>
<td>Ground for Digital I/O</td>
</tr>
<tr>
<td>17</td>
<td>EF_CM</td>
<td>Error Flag for Common-Mode Over-Range, Active Low</td>
</tr>
<tr>
<td>18</td>
<td>EF_LD</td>
<td>Error Flag for Load Error, Active Low</td>
</tr>
<tr>
<td>19</td>
<td>EF_OT</td>
<td>Error Flag for Over Temperature, Active Low</td>
</tr>
<tr>
<td>20</td>
<td>OD</td>
<td>Output Disable, Disabled Low</td>
</tr>
</tbody>
</table>
| Pad    |        | Exposed Pad

Exposed thermal pad must be connected to V−
TYPICAL CHARACTERISTICS

At $T_A = +25^\circ C$ and $V_+ = \pm 20V$, unless otherwise noted.

**QUIESCENT CURRENT vs TEMPERATURE**

![Quiescent Current vs Temperature Graph](image)

**QUIESCENT CURRENT vs SUPPLY VOLTAGE**

![Quiescent Current vs Supply Voltage Graph](image)

**INPUT BIAS CURRENT vs TEMPERATURE**

$V_{IN, SET}, I_{A_{IN+}}, I_{A_{IN-}}, RG1, RG2$

![Input Bias Current vs Temperature Graph](image)

**OPA OUTPUT SWING TO RAIL vs TEMPERATURE**

$I_{DRV} = -24mA, I_{DRV} = +24mA, I_{DRV} = +20mA, I_{DRV} = +10mA, I_{DRV} = -20mA, I_{DRV} = -10mA$

![OpA Output Swing to Rail vs Temperature Graph](image)

**OPA GAIN AND PHASE vs FREQUENCY**

![OpA Gain and Phase vs Frequency Graph](image)

**IA GAIN AND PHASE vs FREQUENCY**

$R_{IA_{GAIN}} = 10k\Omega, R_{IA} = 500k\Omega, R_{IA} = 50k\Omega, R_{IA} = 10k\Omega, R_{IA} = 5k\Omega, R_{IA} = 1k\Omega$

![IA Gain and Phase vs Frequency Graph](image)
### Typical Characteristics (continued)

At $T_A = +25^\circ\text{C}$ and $V_+ = \pm20\text{V}$, unless otherwise noted.

#### OPA CMRR and PSRR vs Frequency

![CMRR and PSRR vs Frequency](image1)

**CMRR**
- $CMRR = \frac{V_{OS}}{V_{in}}$
- $V_{OS}$ is the offset voltage
- $V_{in}$ is the input voltage

**PSRR**
- $PSRR = \frac{V_{out}}{V_{in}}$
- $V_{out}$ is the output voltage
- $V_{in}$ is the input voltage

**Frequency**
- $1\text{kHz}$
- $10\text{kHz}$
- $100\text{kHz}$

**Figure 11.**

#### IA CMRR and PSRR vs Frequency

![CMRR and PSRR vs Frequency](image2)

**CMRR**
- $CMRR = \frac{V_{OS}}{V_{in}}$
- $V_{OS}$ is the offset voltage
- $V_{in}$ is the input voltage

**PSRR**
- $PSRR = \frac{V_{out}}{V_{in}}$
- $V_{out}$ is the output voltage
- $V_{in}$ is the input voltage

**Frequency**
- $1\text{kHz}$
- $10\text{kHz}$
- $100\text{kHz}$

**Figure 12.**

#### Small-Signal Step Response

**Current Mode**

![Small-Signal Step Response](image3)

- $I_{OUT} = \pm200\mu\text{A}$
- $G = 8$
- $C_L = 100\text{pF} \parallel R_L = 800\Omega$
- $C_C = 4.7\text{nF}$
- $R_{SET} = 1\text{k}\Omega$
- $R_{GAIN} = 10\text{k}\Omega$
- See Figure 3

**Figure 13.**

**Voltage Mode**

![Small-Signal Step Response](image4)

- $I_{OUT} = \pm10\mu\text{A}$
- $G = 5$
- $C_L = 100\text{pF} \parallel R_L = 800\Omega$
- $C_C = 4.7\text{nF}$
- $R_{SET} = 1\text{k}\Omega$
- $R_{GAIN} = 10\text{k}\Omega$
- See Figure 2

**Figure 15.**

#### Large-Signal Step Response

**Current Mode**

![Large-Signal Step Response](image5)

- $I_{OUT} = \pm20\text{mA}$
- $G = 8$
- $C_L = 100\text{pF} \parallel R_L = 800\Omega$
- $C_C = 4.7\text{nF}$
- $R_{SET} = 1\text{k}\Omega$
- $R_{GAIN} = 10\text{k}\Omega$
- See Figure 3

**Figure 14.**

**Voltage Mode**

![Large-Signal Step Response](image6)

- $I_{OUT} = \pm10\text{mA}$
- $G = 5$
- $C_L = 100\text{pF} \parallel R_L = 800\Omega$
- $C_C = 4.7\text{nF}$
- $R_{SET} = 1\text{k}\Omega$
- $R_{GAIN} = 10\text{k}\Omega$
- See Figure 2

**Figure 16.**
TYPICAL CHARACTERISTICS (continued)

At $T_A = +25^\circ C$ and $V+ = \pm 20V$, unless otherwise noted.

**INPUT-REFERRED NOISE SPECTRUM**

**VOLTAGE OUTPUT MODE**

![Graph showing noise spectrum for $G = 5$](image1)

![Graph showing noise spectrum for $G = 10$](image2)

![Graph showing noise spectrum for $G = 20$](image3)

**INPUT-REFERRED 0.1Hz to 10Hz NOISE**

**VOLTAGE OUTPUT MODE**

![Graph showing noise spectrum for $G = 5$](image4)

![Graph showing noise spectrum for $G = 10$](image5)

![Graph showing noise spectrum for $G = 20$](image6)
TYPICAL CHARACTERISTICS (continued)

At $T_A = +25^\circ C$ and $V_+ = \pm 20V$, unless otherwise noted.

**OPA OFFSET VOLTAGE DISTRIBUTION**

![Bar chart showing the distribution of OPA offset voltage.]

**IA OFFSET VOLTAGE DISTRIBUTION**

![Bar chart showing the distribution of IA offset voltage.]

**OPA OFFSET VOLTAGE DRIFT DISTRIBUTION**

![Bar chart showing the distribution of OPA offset voltage drift.]

**IA OFFSET VOLTAGE DRIFT DISTRIBUTION**

![Bar chart showing the distribution of IA offset voltage drift.]

**VOLTAGE MODE GAIN ERROR DISTRIBUTION**

![Bar chart showing the distribution of voltage mode gain error.]

**CURRENT MODE GAIN ERROR DISTRIBUTION**

![Bar chart showing the distribution of current mode gain error.]

Figure 23.
Figure 24.
Figure 25.
Figure 26.
Figure 27.
Figure 28.
TYPICAL CHARACTERISTICS (continued)

At $T_A = +25^\circ C$ and $V_+ = \pm 20V$, unless otherwise noted.

VOLTAGE MODE NONLINEARITY DISTRIBUTION

CURRENT MODE NONLINEARITY DISTRIBUTION

VOLTAGE MODE GAIN ERROR DRIFT DISTRIBUTION

CURRENT MODE GAIN ERROR DRIFT DISTRIBUTION

VOLTAGE MODE NONLINEARITY DRIFT DISTRIBUTION

CURRENT MODE NONLINEARITY DRIFT DISTRIBUTION

Figure 29.

Figure 30.

Figure 31.

Figure 32.

Figure 33.

Figure 34.
TYPICAL CHARACTERISTICS (continued)

At \( T_A = +25^\circ C \) and \( V_+ = \pm 20V \), unless otherwise noted.

**Figure 35.**

**Figure 36.**

**Figure 37.**

**Figure 38.**
APPLICATION INFORMATION

The following information should be considered during XTR300 circuit configuration:

- Recommended bypassing: 100nF or more for supply bypassing at each supply.
- $R_{IMON}$ can be in the kΩ-range or short-circuited if not used. Do not leave this current output unconnected—it would saturate the internal current source. The current at this $I_{MON}$ output is $I_{DRV}/10$. Therefore, $V_{IMON} = R_{MON} (I_{DRV}/10)$.
- $R_3$ is not required but can match $R_{SET}$ (or $R_{SET}||R_{OS}$) to compensate for the bias current.
- $R_{IA}$ can be short-circuited if not used. Do not leave this current output unconnected. $R_{GAIN}$ is selected to 10kΩ to match the output of 10V with 20mA for the equal input signal.
- $R_C$ ensures stability for unknown load conditions and limits the current into the internal protection diodes. $C_4$ helps protect the device. Over-voltage clamp diodes (standard 1N4002) might be necessary to protect the output.
- $R_6$, $R_7$, and $C_5$ protect the IA.
- $R_{LOAD}$ and $C_{LOAD}$ represent the load resistance and load capacitance.
- $R_{SET}$ defines the transfer gain. It can be split to allow a signal offset and, therefore, allow a 5V single-supply digital-to-analog converter (DAC) to control a ±10V or ±20mA output signal.

Figure 39. Standard Circuit Configuration

(1) See the Electrical Characteristics and Digital Input and Output section for operating limits of DGND.
(2) Connect thermal pad to V–.
The XTR300 can be used with asymmetric supply voltages; however, the minimum negative supply voltage should be equal to or more negative than $-3\text{V}$ (typically $-5\text{V}$). This supply value ensures proper control of $0\text{V}$ and $0\text{mA}$ with wire resistance, ground offsets, and noise added to the output. For positive output signals, the current requirement from this negative voltage source is less than $5\text{mA}$.

GND1 through GND4 must be selected to fulfill specified operating ranges. DGND must be in the range of $(V-) \leq DGND \leq (V+) - 7\text{V}$.

Built on a robust high-voltage BiCMOS process, the XTR300 is designed to interface the 5V or 3V supply domain used for processors, signal converters, and amplifiers to the high-voltage and high-current industrial signal environment. It is specified for up to $\pm 20\text{V}$ supply, but can also be powered asymmetrically (for example, $+24\text{V}$ and $-5\text{V}$). It is designed to allow insertion of external circuit protection elements and drive large capacitive loads.

**FUNCTIONAL FEATURES**

The XTR300 provides two basic functional blocks: an instrumentation amplifier (IA) and a driver that is a unique operational amplifier (OPA) for current or voltage output. This combination represents an analog output stage which can be digitally configured to provide either current or voltage output to the same terminal pin. Alternatively, it can be configured for independent measurement channels.

Three open collector error signals are provided to indicate output related errors such as over-current or open-load (EF$_{LD}$) or exceeding the common-mode input range at the IA inputs (EF$_{CM}$). An over-temperature flag (EF$_{OT}$) can be used to control output disable to protect the circuit. The monitor outputs ($I_{\text{MON}}$ and IA$_{\text{OUT}}$) and the error flags offer optimal testability during operation and configuration. The $I_{\text{MON}}$ output represents the current flowing into the load in voltage output mode, while the IA$_{\text{OUT}}$ represents the voltage across the connectors in current output mode. Both monitor outputs can be connected together when used in current or voltage output mode because the monitor signals are multiplexed accordingly.

**VOLTAGE OUTPUT MODE**

In voltage output mode (M1 and M2 are connected low or left unconnected), the feedback loop through the IA provides high impedance remote sensing of the voltage at the destination, compensating the resistance of a protection circuit, switches, wiring, and connector resistance. The output of the IA is a current that is proportional to the input voltage. This current is internally routed to the OPA summing junction through a multiplexer, as shown in Figure 40.

A 1:10 copy of the output current of the OPA can be monitored at the $I_{\text{MON}}$ pin. This output current and the known output voltage can be used to calculate the load resistance or load power.

During an output short-circuit or an over-current condition the XTR300 output current is limited and EF$_{LD}$ (load error, active low) flag is activated.
Applications not requiring the remote sense feature can use the OPA in stand-alone operation (M1 = high). In this case, the IA is available as a separate input channel.

The IA gain can be set by two resistors, \( R_{\text{GAIN}} \) and \( R_{\text{SET}} \):

\[
V_{\text{OUT}} = \frac{R_{\text{GAIN}}}{2R_{\text{SET}}} V_{\text{IN}}
\]

or when adding an offset, \( V_{\text{REF}} \), to get bidirectional output with a single-ended input:

\[
V_{\text{OUT}} = \frac{R_{\text{GAIN}}}{2} \left( \frac{V_{\text{IN}}}{R_{\text{SET}}} + \frac{V_{\text{IN}} - V_{\text{REF}}}{R_{\text{OS}}} \right)
\]

The \( R_{\text{SET}} \) resistor is also used in current output mode. Therefore, it is useful to define \( R_{\text{SET}} \) for the current mode, then set the ratio between current and voltage span with \( R_{\text{GAIN}} \).
CURRENT OUTPUT MODE

The XTR300 does not require a shunt resistor for current control because it uses a precise current mirror arrangement.

In current output mode (M1 connected low, or left unconnected and M2 connected high) a precise copy of 1/10th of the output is internally routed back to the summing junction of the OPA through a multiplexer, closing the control loop for the output current.

The OPA driver can deliver more than ±24mA within a wide output voltage range. An open-output condition or high-impedance load that prevents the flow of the required current activates the EF\textsubscript{LD} flag and the IA can become overloaded and draw greater than 7mA saturation current.

While in current output mode, a current (\(I_{IA}\)) that is proportional to the voltage at the IA input is routed to \(I_{AOUT}\) and can be used to monitor the load voltage. A resistor converts this current into voltage. This arrangement makes level shifting easy.

Alternatively, the IA can be used as an independent monitoring channel. If this output is not used, connect it to GND to maintain proper function of the monitor stage, as shown in Figure 41.

![Figure 41. Simplified Current Output Mode Configuration](image)

The transconductance (gain) can be set by the resistor, \(R_{SET}\), according to the equation:

\[
I_{OUT} = \frac{10}{R_{SET}} V_{IN}
\]

or when adding an offset \(V_{REF}\) to get bidirectional output with a single-ended input:

\[
I_{OUT} = 10 \left( \frac{V_{IN}}{R_{SET}} + \frac{V_{IN} - V_{REF}}{R_{OS}} \right)
\]
INPUT SIGNAL CONNECTION

It is possible to drive the XTR300 with a unidirectional input signal and still get a bidirectional output by adding an additional resistor, \( R_{OS} \), and an offset voltage signal, \( V_{REF} \). It can be a mid-point voltage or a signal to shift the output voltage to a desired value.

This design is illustrated in Figure 42a, Figure 42b, and Figure 42c. As with a normal operational amplifier, there are several options for offset-shift circuits. The input can be connected for inverting or noninverting gain. Unlike many op amp input circuits, however, this configuration uses current feedback, which removes the voltage relationship between the noninverting input and output potential because there is no feedback resistor.

![Diagram](image)

**Figure 42. Circuit Options for Op Amp Output Level-Shifting**

The input bias current effect on the offset voltage can be reduced by connecting a resistor in series with the positive input that matches the approximate resistance at the negative input. This resistor placed close to the input pin acts as a damping element and makes the design less sensitive to RF noise. See \( R_3 \) in Figure 39.
EXTERNALLY-CONFIGURED MODE: OPA AND IA

It is possible to use the precision of the operational amplifier (OPA) and instrumentation amplifier (IA) independently from each other by configuring the digital control pins (M1 high). In this mode, the IA output current is routed to IA_OUT and the copy of the OPA output current is routed to I_MON, as shown in Figure 4. This mode allows external configuration of the analog signal routing and feedback loop.

The current output IA has high input impedance, low offset voltage and drift, and very high common-mode rejection ratio. An external resistor (R_IA) can be used to convert the output current of the IA (I_IA) to an output voltage. The gain is given by:

\[ I_A = \frac{2}{R_{GAIN}} V_{IN} \quad \text{or} \quad V_A = \frac{2R_{IA}}{R_{GAIN}} V_{IN} \quad (5) \]

The OPA provides low drift and high voltage output swing that can be used like a common operational amplifier by connecting a feedback network around it. In this mode, the copy of the output current is available at the I_MON pin (it includes the current into the feedback network). It provides an output current limit for protection, which can be set between two ranges by M2. The error flag indicates an overcurrent condition, as well as indicating driving the output into the supply rails.

Alternatively, the feedback can be closed through the I_MON pin to create a precise voltage-to-current converter.

DRIVER OUTPUT DISABLE

The OPA output (DRV) can be switched to a high-impedance mode by driving the OD control pin low. This input can be connected to the over-temperature flag, EF_OT, and a pull-up resistor to protect the IC from over-temperature by disconnecting the load.

The output disable mode can be used to sense and measure the voltage at the IA input pins without loading from the DRV output. This mode allows testing of any voltage present at the I/O connector. However, consider the bias current of the IA input pins.

The digital control inputs, M1 and M2, set the four operation modes of the XTR300 as shown in Table 1. When M1 is asserted low, M2 determines voltage or current mode and the corresponding appropriate current limit (I_SC) setting. When M1 is high, the internal feedback connections are opened; IA_OUT and I_MON are both connected to the output pins; and M2 only determines the current limit (I_SC) setting.

M1 and M2 are pulled low internally with 1 μA. Terminate these two pins to avoid noise coupling. Output disable (OD) is internally pulled high with approximately 1 μA. When connecting OD to EF_OT, a 2.2kΩ pull-up resistor is recommended.

<table>
<thead>
<tr>
<th>M1</th>
<th>M2</th>
<th>MODE</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>L</td>
<td>L</td>
<td>V_OUT</td>
<td>Voltage Output Mode, I_SC = 20mA</td>
</tr>
<tr>
<td>L</td>
<td>H</td>
<td>I_OUT</td>
<td>Current Output Mode, I_SC = 32mA</td>
</tr>
<tr>
<td>H</td>
<td>L</td>
<td>Ext</td>
<td>IA and I_MON on ext. pins, I_SC = 20mA</td>
</tr>
<tr>
<td>H</td>
<td>H</td>
<td>Ext</td>
<td>IA and I_MON on ext. pins, I_SC = 32mA</td>
</tr>
</tbody>
</table>

(1) OD is a control pin independent of M1 or M2.
DRIVING CAPACITIVE LOADS AND LOOP COMPENSATION

For normal operation, the driver OPA and the IA are connected in a closed loop for voltage output. In current output mode, the current copy closes the loop directly.

In current output mode, loop compensation is not critical, even for large capacitive loads. However, in voltage output mode, the capacitive load, together with the source impedance and the impedance of the protection circuit, generates additional phase lag. The IA input might also be protected by a low-pass filter that influences phase in the closed loop.

The loop compensation low-pass filter consists of \( C_C \) and the parallel resistance of \( R_{OS} \) and \( R_{SET} \). For loop stability with large capacitive load, the external phase shift has to be added to the OPA phase. With \( C_C \), the voltage gain of the OPA has to approach zero at the frequency where the total phase approaches \( 180^\circ + 135^\circ \).

The best stability for large capacitive loads is provided by adding a small resistor, \( R_C \) (15Ω). See the Output Protection section.

An empirical method of evaluation is using a square wave input signal and observing the settling after transients. Use small signal amplitudes only—steep signal edges cause excessive current to flow into the capacitive load and may activate the current limit, which hides or prevents oscillation. A small-signal oscillation can be hidden from large capacitive loads, but observing the \( I_{MON} \) output on an appropriate resistor (use a similar value like \( R_{SET} || R_{OS} \)) would indicate stability issues. Note that noise pulses at \( I_{MON} \) during overload (EF_LD active) are normal and are caused by cycling of the current mirror.

The voltage output mode includes the IA in the loop. An additional low-pass filter in the input reverses the phase and therefore increases the signal bandwidth of the loop, but also increases the delay. Again, loop stability has to be observed. Overloading the IA disconnects the closed loop and the output voltage rails.

INTERNAL CURRENT SOURCES, SWITCHING NOISE, AND SETTLING TIME

The accuracy of the current output mode and the dc performance of the IA rely on dynamically-matched current mirrors.

Identical current sources are rotated to average out mismatch errors. It can take several clock cycles of the internal 100kHz oscillator (or a submultiple of that frequency) to reach full accuracy. This may dominate the settling time to the 0.1% accuracy level and can be as much as 100\( \mu \)s in current output mode or 40\( \mu \)s in voltage output mode.

A small portion of the switching glitches appear at the DRV output, and also at the \( I_{MON} \) and \( I_{AMON} \) outputs. The standard circuit configuration, with \( R_C \), \( C_4 \), and \( C_C \), which are required for loop compensation and output protection, also helps reduce the noise to negligible levels at the signal output. If necessary, the monitor outputs can be filtered with a shunt capacitor.
IA STRUCTURE, VOLTAGE MONITOR

The instrumentation amplifier has high-impedance NPN transistor inputs that do not load the output signal, which is especially important in current output mode. The output signal is a controlled current that is multiplexed either to the SET pin (to close the voltage output loop) or to $I_{A\text{OUT}}$ (for external access).

The principal circuit is shown in Figure 43. The two input buffer amplifiers reproduce the input difference voltage across $R_{\text{GAIN}}$. The resulting current through this resistor is bidirectionally mirrored to the output. That mirroring results in the ideal transfer function of:

$$I_{IA} = I_{A\text{OUT}} = 2 \frac{(I_{A\text{IN}_+} - I_{A\text{IN}_-})}{R_{\text{GAIN}}}$$

The accuracy and drift of $R_{\text{GAIN}}$ defines the accuracy of the voltage to current conversion. The high accuracy and stability of the current mirrors result from a cycling chopper technique.

The output current, $I_{A\text{OUT}}$, of the instrumentation amplifier is limited to protect the internal circuitry. This current limit has two settings controlled by the state of M2 (see Electrical Characteristics, Short-Circuit Current specification). Note that if $R_{\text{SET}}$ is too small, the current output limitation of the instrumentation amplifier can disrupt the closed loop of the XTR300 in voltage output mode. With M2 = low, the nominal $R_{\text{GAIN}}$ of 10k$\Omega$ allows an input voltage of 20V$_{\text{PP}}$, which produces an output current of 4mA$_{\text{PP}}$. When using lower resistors for $R_{\text{GAIN}}$ that can allow higher currents, the IA output current limitation must be taken into account.

CURRENT MONITOR

In current output mode (M2 = high), the XTR300 provides high output impedance. A precision current mirror generates an exact 1/10th copy of the output current and this current is either routed to the summing junction of the OPA to close the feedback loop (in the current output mode) or to the $I_{\text{MON}}$ pin for output current monitoring in other operating modes.

The high accuracy and stability of this current split results from a cycling chopper technique. This design eliminates the need for a precise shunt resistor or a precise shunt voltage measurement, which would require high common-mode rejection performance.

During a saturation condition of the DRV output (the error flag is active), the monitor output ($I_{\text{MON}}$) shows a current peak because the loop opens. Glitches from the current mirror chopper appear during this time in the monitor signal. This part of the signal cannot be used for measurement.
ERROR FLAGS

The XTR300 is designed for testability of its proper function and allows observation of the conditions at the load connection without disrupting service.

If the output signal is not in accordance to the transfer function, an error flag is activated (limited by the dynamic response capabilities). These error flags are in addition to the monitor outputs, I_MON and I_A_OUT, which allow the momentary output current (in voltage mode) or output voltage (in current mode) to be read back.

This combination of error flag and monitor signal allows easy observation of the XTR300 for function and working condition, providing the basis for not only remote control, but also for remote diagnosis.

All error flags of the XTR300 have open collector outputs with a weak pull-up of approximately 1μA to an internal 5V. External pull-up resistors to the logic voltage are required when driving 3V or 5V logic.

The output sink current should not exceed 5mA. This is just enough to directly drive optical-couplers, but a current-limiting resistor is required.

There are three error flags:

• **IA Common-Mode Over-Range (EF_CM)**—goes low as soon as the inputs of the IA reach the limits of the linear operation for the input voltage. This flag shows noise from the saturated current mirrors which can be filtered with a capacitor to GND.

• **Load Error (EF_LD)**—indicates fault conditions driving voltage or current into the load. In voltage output mode it monitors the voltage limits of the output swing and the current limit condition caused from short or low load resistance. In current output mode it indicates a saturation into the supply rails from a high load resistance or open load.

• **Over-Temperature Flag (EF_OT)**—is a digital output that goes low if the chip temperature reaches a temperature of +140°C and resets as soon as it cools down to +125°C. It does not automatically shut down the output; it allows the user system to take action on the situation. If desired, this output can be connected to output disable (OD) which disables the output and therefore removes the source of power. This connection acts like an automatic shut down, but requires a 2.2kΩ external pull-up resistor to safely override the internal current sources. The IA channel is not affected, which allows continuous observation of the voltage at the output.

DIGITAL I/O AND GROUND CONSIDERATIONS

The XTR300 offers voltage output mode, current output mode, external configuration, and instrumentation mode (voltage input). In addition, the internal feedback mode can be disconnected and external loop connections can be made. These modes are controlled by M1 and M2 (see the function table). The OD input pin controls enable or disable of the output stage (OD is active low).

The digital I/O is referenced to DGND and signals on this pin should remain within 5V of the DGND potential. This DGND pin carries the output low-current (sink current) of the logic outputs. DGND can be connected to a potential within the supply voltage but needs to be 8V below the positive supply. Proper connection avoids current from the digital outputs flowing into the analog ground.

**CAUTION**

It is important to note that DGND has normally reverse-biased diodes connected to the supply. Therefore, high and destructive currents could flow if DGND is driven beyond the supply rails by more than a diode forward voltage. Avoid this condition during power-on and power-off!
OUTPUT PROTECTION

The XTR300 is intended to operate in a harsh industrial environment. Therefore, a robust semiconductor process was chosen for this design. However, some external protection is still required.

The instrumentation amplifier inputs can be protected by external resistors that limit current into the protection cell behind the IC-pins, as shown in Figure 44. This cell conducts to the power-supply connection through a diode as soon as the input voltage exceeds the supply voltage. The circuit configuration example shows how to arrange these two external resistors.

The bias current is best cancelled if both resistors are equal. The additional capacitor reduces RF noise in the input signal to the IA.

\[
\frac{(1.4V - 0.7V)}{15\Omega} = 47mA
\]

\(R_C\) is also part of the recommended loop compensation. \(C_4\) helps protect the output against RFI and high-voltage spikes.

---

Figure 44. Current-Limiting Resistors

Figure 45. Example for DRV Output Protection
POWER ON/OFF GLITCH

When power is turned on or off, most analog amplifiers generate some glitching of the output because of internal circuit thresholds and capacitive charges. Characteristics of the supply voltage, as well as its rise and fall time, directly influence output glitches. Load resistance and capacitive load also affect the amplitude.

The output disable control (OD) cannot fully suppress glitches during power-on and power-off, but reduces the energy significantly. The glitch consists of a small amount of current and capacitive charge (voltage) that reacts with the resistive and capacitive load. The bias current of the IA inputs that are normally connected to the output also generate a voltage across the load.

Figure 46 indicates no glitches when transitioning between disable and enable. This measurement is made with a load resistance of 1kΩ and tested in the circuit configuration of Figure 39.

![Figure 46. Output Signal During Toggle of OD](image)

When power is off or with low supply, the output is diode clamped to the momentary supply voltage, but can float while output disabled within those limits unless terminated. Only an external switch (relays or opto-relays) can isolate the output under such conditions. Refer to Figure 47 for an illustration of this configuration. The same consideration applies if low impedance zero output is required, even during power-off.

![Figure 47. Example for Opto-Relay Output Isolation](image)
LAYOUT CONSIDERATIONS

Supply bypass capacitors should be close to the package and connected with low-impedance conductors. Avoid noise coupled into $R_{\text{GAIN}}$, and observe wiring resistance. For thermal management, see the Package and Heat Sinking section.

Layout for the XTR300 is not critical; however, its internal current chopping works best with good (low dynamic impedance) supply decoupling. Therefore, avoid throughhole contacts in the connection to the bypass capacitors or use multiple through-hole contacts. Switching noise from chopper-type power supplies should be filtered enough to reduce influence on the circuit. Small resistors ($2\Omega$, for example) or damping inductors in series with the supply connection (between the dc/dc converter and the XTR circuit) act as a decoupling filter together with the bypass capacitor, as shown in Figure 48.

Resistors connected close to the input pins help dampen environmental noise coupled into conductor traces. Therefore, place the OPA input- and IA input-related resistors close to the package. Also, avoid additional wire resistance in series to $R_{\text{SET}}$, $R_{\text{OS}}$, and $R_{\text{GAIN}}$ (observe the reliability of the through-hole contacts), because this resistance could produce gain and offset error as well as drift; $1\Omega$ is already $0.1\%$ of the $1k\Omega$ resistor.

The exposed lead-frame die pad on the bottom of the package must be connected to $V^-$, pin 11 (see the QFN Package and Heat Sinking section for more details).

![Figure 48. Suggested Supply Decoupling for Noisy Chopper-Type Supplies](Image)

QFN PACKAGE AND HEAT SINKING

The XTR300 is available in a QFN package. This leadless, near-chip-scale package maximizes board space and enhances thermal and electrical characteristics of the device through an exposed thermal pad.

Packages with an exposed thermal pad are specifically designed to provide excellent power dissipation, but printed circuit board (PCB) layout greatly influences overall heat dissipation. The thermal resistance from junction-to-ambient ($\theta_{JA}$) is specified for the packages with the exposed thermal pad soldered to a normalized PCB, as described in Technical Brief SLMA002, PowerPAD™ Thermally-Enhanced Package. See also EIA/JEDEC Specifications JESD51-0 to 7, QFN/SON PCB Attachment (SLUA271), and Quad Flatpack No-Lead Logic Packages (SCBA017). These documents are available for download at www.ti.com.

NOTE: All thermal models have an accuracy variation of $\pm20\%$.

Component population, layout of traces, layers, and air flow strongly influence heat dissipation. Worst-case load conditions should be tested in the real environment to ensure proper thermal conditions. Minimize thermal stress for proper long-term operation with a junction temperature well below $+125\degree\text{C}$.

The exposed lead-frame die pad on the bottom of the package must be connected to the $V^-$ pin.
POWER DISSIPATION

Power dissipation depends on power supply, signal, and load conditions. It is dominated by the power dissipation of the output transistors of the OPA. For dc signals, power dissipation is equal to the product of output current, \( I_{\text{OUT}} \), and the output voltage across the conducting output transistor \( (V_S - V_{\text{OUT}}) \).

It is very important to note that the temperature protection does not shut the part down in overtemperature conditions, unless the EF\(_{\text{OT}}\) pin is connected to the output enable pin \( \text{OD} \); see the Driver Output Disable section.

The power that can be safely dissipated in the package is related to the ambient temperature and the heatsink design and conditions. The QFN package with an exposed thermal pad is specifically designed to provide excellent power dissipation, but board layout greatly influences the heat dissipation.

To appropriately determine the required heatsink area, required power dissipation should be calculated and the relationship between power dissipation and thermal resistance should be considered to minimize overheat conditions and allow for reliable long-term operation.

The heat sinking efficiency can be tested using the EF\(_{\text{OT}}\) output signal. This output goes low at nominally +140°C junction temperature (assume 6% tolerance). With full power dissipation (for example, maximum current into a 0Ω load), the ambient temperature can be slowly raised until the OT flag goes low. This flag would indicate the minimum heat-sinking for the usable operation condition.

The recommended landing pattern for the QFN package is shown at the end of this data sheet.
**REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

<table>
<thead>
<tr>
<th>Changes from Revision B (March, 2006) to Revision C</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• Updated document format to current standards .................................................................</td>
<td>1</td>
</tr>
<tr>
<td>• Deleted information regarding HART digital communication throughout document .....................</td>
<td>1</td>
</tr>
<tr>
<td>• Added footnote regarding small-signal measurement with no capacitive load in Electrical Characteristics (Voltage Output Mode) ...................................................................................................................</td>
<td>3</td>
</tr>
<tr>
<td>• Corrected Nominal setup for ±20mA Output parameter from ±20V Output in Electrical Characteristics (Current Output Mode) ........................................................................................................................................................................</td>
<td>4</td>
</tr>
<tr>
<td>• Changed Common-Mode Voltage Range parameter to Input Voltage Range in Electrical Characteristics (Instrumentation Amplifier) ....................................................................................................................................................</td>
<td>6</td>
</tr>
<tr>
<td>• Added conditions to Short Circuit Current parameter in Electrical Characteristics (Instrumentation Amplifier) ...............</td>
<td>6</td>
</tr>
<tr>
<td>• Changed last paragraph of Driver Output Disable section ..........................................................</td>
<td>22</td>
</tr>
<tr>
<td>• Corrected footnote to Table 1 ..................................................................................................</td>
<td>22</td>
</tr>
<tr>
<td>• Revised Over-Temperature Flag description in Error Flags section to indicate the need for a 2.2kΩ resistor ...............</td>
<td>25</td>
</tr>
<tr>
<td>• Revised Power On/Off Glitch section and added Figure 47 .........................................................</td>
<td>27</td>
</tr>
<tr>
<td>• Updated and combined QFN Package and Heat Sinking sections ..................................................</td>
<td>28</td>
</tr>
<tr>
<td>• Added Power Dissipation section ...............................................................................................</td>
<td>29</td>
</tr>
</tbody>
</table>
# PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp</th>
<th>Op Temp (°C)</th>
<th>Device Marking</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>XTR300AIRTGWR</td>
<td>ACTIVE</td>
<td>VQFN</td>
<td>RGW</td>
<td>20</td>
<td>3000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-55 to 125</td>
<td>XTR 300</td>
<td>Samples</td>
</tr>
<tr>
<td>XTR300AIRTGWT</td>
<td>ACTIVE</td>
<td>VQFN</td>
<td>RGW</td>
<td>20</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-55 to 125</td>
<td>XTR 300</td>
<td>Samples</td>
</tr>
<tr>
<td>XTR300AIRTGWTG4</td>
<td>ACTIVE</td>
<td>VQFN</td>
<td>RGW</td>
<td>20</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>NIPDAU</td>
<td>Level-2-260C-1 YEAR</td>
<td>-55 to 125</td>
<td>XTR 300</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:
- **ACTIVE**: Product device recommended for new designs.
- **LIFEBUY**: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
- **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
- **PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.
- **OBSOLETE**: TI has discontinued the production of the device.

(2) **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt**: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green**: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) **MSL**, Peak Temp.: The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) **Lead/Ball Finish**: Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
## TAPE AND REEL INFORMATION

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter (mm)</th>
<th>Reel Width W1 (mm)</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>XTR300AIRGWR</td>
<td>VQFN</td>
<td>RGW</td>
<td>20</td>
<td>3000</td>
<td>330.0</td>
<td>12.4</td>
<td>5.3</td>
<td>5.3</td>
<td>1.5</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
<tr>
<td>XTR300AIRGWT</td>
<td>VQFN</td>
<td>RGW</td>
<td>20</td>
<td>250</td>
<td>180.0</td>
<td>12.4</td>
<td>5.3</td>
<td>5.3</td>
<td>1.5</td>
<td>8.0</td>
<td>12.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>
### TAPE AND REEL BOX DIMENSIONS

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>XTR300AIRGWR</td>
<td>VQFN</td>
<td>RGW</td>
<td>20</td>
<td>3000</td>
<td>367.0</td>
<td>367.0</td>
<td>35.0</td>
</tr>
<tr>
<td>XTR300AIRGWT</td>
<td>VQFN</td>
<td>RGW</td>
<td>20</td>
<td>250</td>
<td>210.0</td>
<td>185.0</td>
<td>35.0</td>
</tr>
</tbody>
</table>

*All dimensions are nominal*
NOTES:  
A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5–1994.  
B. This drawing is subject to change without notice.  
C. Quad Flat pack, No–leads (QFN) package configuration  
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.  
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.  
F. Falls within JEDEC MO–220.
THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

Bottom View

Exposed Thermal Pad Dimensions

NOTE: All linear dimensions are in millimeters.
NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for solder mask tolerances.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING Datasheets), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated