TMS320DM642
Digital Signal Processor
Silicon Errata

Silicon Revisions 2.0, 1.2, 1.1, 1.0

SPRZ196K
April 2003
Revised February 2010
REVISION HISTORY

This silicon errata revision history highlights the technical changes made to the SPRZ196J revision to make it an SPRZ196K revision.

**Scope:** Clarification of location of pin1 on chip.

<table>
<thead>
<tr>
<th>PAGE(S) NO.</th>
<th>ADDITIONS/CHANGES/DELETIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>Added note above Figure 1 detailing position of pin1 when device is properly aligned.</td>
</tr>
<tr>
<td></td>
<td>Updated Figure 1 to clarify position of pin one.</td>
</tr>
<tr>
<td></td>
<td>Added description of v at bottom of Figure 1.</td>
</tr>
</tbody>
</table>
Contents

1 Introduction ........................................................................................................................................... 4
  1.1 Device and Development-Support Tool Nomenclature ................................................................. 4
  1.2 Revision Identification ....................................................................................................................... 5

2 Silicon Revision 2.0 Known Design Exceptions to Functional Specifications and Usage Notes ................................................................................................................................................. 6
  2.1 Usage Notes for Silicon Revision 2.0 .................................................................................................. 6
    L1P Cache: Incorrect Update of the L1P Tag RAMs (All C64x Devices) ................................................. 6
  2.2 Silicon Revision 2.0 Known Design Exceptions to Functional Specifications .............................. 6
    Advisory 2.0.1 PCI: Slave Reads Without Any Byte Enables Issue Target Abort ............................ 7
    Advisory 2.0.2 I2C: Bus Busy Bit Does Not Reflect the State of the I2C Bus When the I2C is in Reset 7
    Advisory 2.0.3 I2C: Addressed-As-Slave (AAS) Bit is not Cleared Correctly ................................. 8
    Advisory 2.0.4 EMAC: Multi-Channel Mode Ignores Writes to Interrupt Acknowledgement Register 8
    Advisory 2.0.5 Video Port: Y/C Edge Pixel Bug/Mode Filtering Bug .................................................. 9
    Advisory 2.0.6 Video Port: Capture Mode Event Pre-Generation Bug .............................................. 9
    Advisory 2.0.7 EMIF: Data Corruption can Occur in SDRAM When HOLD Feature is Used .......... 10
    Advisory 2.0.8 EMIF: PDT Write Transfers Fail When PDTWL Equals 3 ......................................... 11
    Advisory 2.0.9 PCI: AC Timings Differ From Data Sheet Specifications ........................................... 12
    Advisory 2.0.10 EMIF: PDT Transfers Fail When Accessing the Same SDRAM Page as Non-PDT Transfers ............................................................................................................................. 13
    Advisory 2.0.11 PCI: Slave Reads With a Long Latency Can Return Bad Data ............................... 14
    Advisory 2.0.12 Video Port Ancillary Data Header Clipped When Using BT.656 or Y/C Mode .......... 14
    Advisory 2.0.13 PCI Reads May Get Ahead of PCI Writes When PCI Exceeds the Transfer Request Limit 15

3 Silicon Revision 1.2 Known Design Exceptions to Functional Specifications and Usage Notes ................................................................................................................................................. 16
  3.1 Usage Notes for Silicon Revision 1.2 .................................................................................................. 16
  3.2 Silicon Revision 1.2 Known Design Exceptions to Functional Specifications .............................. 16
    Advisory 1.2.2 EMU: Data Corruption with RTDX and Real-Time Emulation Memory Read .......... 16
    Advisory 1.2.10 EMIF: Programmable Synchronous Interface AC Timings Differ From Data Sheet Specifications ............................................................................................................................. 16
    Advisory 1.2.11 EMIF: Synchronous DRAM AC Timings Differ From Data Sheet Specifications .... 17
    Advisory 1.2.13 Interrupts: NMI not Functional if Both PCI/HPI Modules are Disabled ................. 19
    Advisory 1.2.14 L2 Cache: Accesses to Mapped L2 RAM Update L2 LRU Information ...................... 20
    Advisory 1.2.15 L2 Cache: L2 Controller Incorrectly Updates LRU for Accesses in L2 Cache .......... 21

4 Silicon Revision 1.1 Known Design Exceptions to Functional Specifications and Usage Notes ................................................................................................................................................. 22
  4.1 Usage Notes for Silicon Revision 1.1 .................................................................................................. 22
  4.2 Silicon Revision 1.1 Known Design Exceptions to Functional Specifications .............................. 22

5 Silicon Revision 1.0 Known Design Exceptions to Functional Specifications and Usage Notes ................................................................................................................................................. 22
  5.1 Usage Notes for Silicon Revision 1.0 .................................................................................................. 22
  5.2 Silicon Revision 1.0 Known Design Exceptions to Functional Specifications .............................. 22
1 Introduction

This document describes the known exceptions to the functional specifications for the TMS320DM642 digital signal processor. [See the TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor data manual (literature number SPRS200).] Throughout this document, TMS320C64x and C64x refer to TMS320DM642.

For additional information, see the latest version of the TMS320C6000 DSP Peripherals Overview Reference Guide (literature number SPRU190).

The advisory numbers in this document are not sequential. Some advisory numbers have been moved to the next revision and others have been removed and documented in the user’s guide. When items are moved or deleted, the remaining numbers remain the same and are not resequenced.

This document also contains “Usage Notes”. Usage Notes highlight and describe particular situations where the device’s behavior may not match presumed or documented behavior. This may include behaviors that affect device performance or functional correctness. These notes will be incorporated into future documentation updates for the device (such as the device-specific data sheet), and the behaviors they describe will not be altered in future silicon revisions.

1.1 Device and Development-Support Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all DSP devices and support tools. Each DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (i.e. TMS320DM642GDKA500). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS).

Device development evolutionary flow:

- **TMX**: Experimental device that is not necessarily representative of the final device’s electrical specifications
- **TMP**: Final silicon die that conforms to the device’s electrical specifications but has not completed quality and reliability verification
- **TMS**: Fully qualified production device

Support tool development evolutionary flow:

- **TMDX**: Development-support product that has not yet completed Texas Instruments internal qualification testing.
- **TMDS**: Fully qualified development-support product

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

“Developmental product is intended for internal evaluation purposes.”

All trademarks are the property of their respective owners.
1.2 Revision Identification

The device revision can be determined by the lot trace code marked on the top of the package. The location of the lot trace code for the GDK and GNZ packages are shown in Figure 1. Figure 1 shows some examples of the types of DM642 package symbolization for −500 MHz, −600 MHz, and −720 MHz devices.

NOTE: Pin A1 is always located at the top-left corner when you can read the silkscreening/laser-etching and view the TI logo properly.

"nn" and "nnn" represent the device speed for the −500, −600 and −720 MHz devices only (both commercial and extended temperature).

For example:
Blank = 1.4 V, 600–MHz Core, 133–MHz EMIF, 66–MHz PCI
500 = 1.2 V, 500–MHz Core, 100–MHz EMIF, 33–MHz PCI
A5 = 1.4 V, 500–MHz Core, 100–MHz EMIF, 33–MHz PCI, Extended Temperature
A6 = 1.4 V, 600–MHz Core, 100–MHz EMIF, 33–MHz PCI, Extended Temperature
720 = 1.4 V, 720–MHz Core, 133–MHz EMIF, 66–MHz PCI

"V" at bottom right corner represents Vendor ID.

NOTE: Qualified devices are marked with the letters “TMS” at the beginning of the device name, while nonqualified devices are marked with the letters “TMX” or “TMP” at the beginning of the device name.

Figure 1. Example, Lot Trace Codes for TMX320DM642 and TMS320DM642 (GDK and GNZ Packages)

Silicon revision is identified by a code on the chip. The code is of the format Dxx-YMLLLLL or Dx-YMLLLLL. If xx is 10, then the silicon is revision 1.0; if x is “A”, then the silicon is revision 1.1; if x is “B”, then the silicon is revision 1.2; if x is “C”, then the silicon is revision 2.0, etc.

Table 1. Lot Trace Codes

<table>
<thead>
<tr>
<th>Lot Trace Code (x or xx)</th>
<th>Silicon Revision</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>2.0</td>
<td>TMS320DM642A</td>
</tr>
<tr>
<td>B</td>
<td>1.2</td>
<td>TMS320DM642</td>
</tr>
<tr>
<td>A</td>
<td>1.1</td>
<td>TMS320DM642, TMS320DM642</td>
</tr>
<tr>
<td>10</td>
<td>1.0</td>
<td>TMS320DM642</td>
</tr>
</tbody>
</table>
2 Silicon Revision 2.0 Known Design Exceptions to Functional Specifications and Usage Notes

2.1 Usage Notes for Silicon Revision 2.0

Usage Notes highlight and describe particular situations where the device’s behavior may not match presumed or documented behavior. This may include behaviors that affect device performance or functional correctness. These notes will be incorporated into future documentation updates for the device (such as the device-specific data sheet), and the behaviors they describe will not be altered in future silicon revisions.

L1P Cache: Incorrect Update of the L1P Tag RAMs (All C64x Devices)

On DM642 silicon revision 2.0 and earlier, when the CPU is executing non-cacheable code from external memory and there is snoop activity from L2 to L1P occurring at the same time, an incorrect update to the L1P Tag RAM can occur.

Snoop activity from L2 to L1P can be generated two ways:

1. EDMA/QDMA activity to L2
2. Block cache invalidates initiated in L2

When there is a non-cacheable L1P fetch that is returned from L2 to L1P, and there is a snoop from L2 in the very next cycle, then the snoop tag read interferes with the tag/status RAM write for the non-cacheable data. This interference causes the tag RAMs to be incorrectly updated with the tag for that line, rather than discarding the write to the tags. When the NEXT access to that non-cacheable line in L2 occurs, the L1P incorrectly registers this as a hit and transfers data from the L1P rather than the desired external data.

To avoid an incorrect update of the L1P tag RAMs, do the following as best practice:

1. While executing code from non-cacheable space, do not perform either EDMA/QDMA transfers to L2 or block cache invalidates initiated in L2
2. Mark program code as cacheable as soon as possible.
2.2 Silicon Revision 2.0 Known Design Exceptions to Functional Specifications

Advisory 2.0.1  
PCI: Slave Reads Without Any Byte Enables Issue Target Abort

Revision(s) Affected: 2.0 and earlier

Details: A slave read transaction that does not assert any byte enables during a data phase will cause the PCI port to respond with a target abort. If a simple master attempts to repeat this transaction until successful, the system will be deadlocked. (Internal reference number DSPvd03632).

Workaround: When doing PCI Slave Reads to the DSP, ensure that at least one byte lane is enabled during every data phase.

Advisory 2.0.2  
I2C: Bus Busy Bit Does Not Reflect the State of the I2C Bus When the I2C is in Reset

Revision(s) Affected: 2.0 and earlier

Details: The bus busy (BB) bit indicates the status of the I2C bus. The BB bit is set to “1” by a START condition (bus is busy) and set to “0” by a STOP condition (bus is free). The I2C peripheral cannot detect a START or STOP condition when it is in reset (IRS bit set to “0”); therefore, the BB bit will keep the state it was in when the I2C peripheral was placed in reset (when IRS bit is set to “0”) instead of reflecting the actual I2C bus status. The BB bit stays in that state until the I2C peripheral is taken out of reset (IRS bit set to “1”) and a START or STOP condition is detected on the I2C bus. When the device is powered up, the BB bit stays stuck at the default value of “0” until the IRS bit is set to “1” (taking the I2C peripheral out of reset). After the IRS bit is set to “1”, the START or STOP condition can be captured in the BB bit.

Workaround: For multi-master systems, be aware that the BB bit does not reflect the bus status until the I2C peripheral is out of reset (IRS set to “1”) and the first START or STOP condition is detected. Before initiating the first data transfer with the I2C peripheral, follow this sequence:

1. After taking the I2C peripheral out of reset (IRS bit set to “1”), wait a certain period to detect the actual bus status before starting the first data transfer. [The period should be set longer than the total time it takes for the longest data transfer in the application.] Waiting this amount of time after the I2C comes out of reset should ensure at least one START or STOP condition occurred on the I2C bus and captured by the BB bit. After this period, the BB bit will correctly reflect the state of the I2C bus.
2. Poll the BB bit and verify that BB = 0 (bus not busy) before proceeding to next step.
4. Do not reset the I2C peripheral between transfers so that the BB bit reflects the actual bus status. If the I2C peripheral must be reset between transfers, repeat steps 1 through 3 every time the I2C peripheral is taken out of reset (IRS bit set to “1”).

(Internal reference number: 1474)
**Advisory 2.0.3**

**I2C: Addressed-As-Slave (AAS) Bit is not Cleared Correctly**

**Revision(s) Affected:** 2.0 and earlier

**Details:**

The addressed-as-slave (AAS) bit indicates that the I2C peripheral has recognized its own slave address on the I2C bus. In normal (proper) operation for both 7- and 10-bit addressing modes, the AAS bit has the capability to know that its own I2C peripheral has been addressed as a slave and is now capable of transferring/receiving. Also, in normal operation for both addressing modes, the AAS bit is subsequently cleared by receiving a STOP condition or by a slave address different from the I2C peripheral’s own slave address.

Currently, in the 7-bit addressing mode, the AAS bit *is* cleared when receiving a NACK, a STOP condition, or a repeated START condition. The AAS bit currently is *not* cleared by receiving a slave address different from the I2C peripheral’s own slave address.

Currently, in the 10-bit addressing mode, the AAS bit *is* cleared when receiving a NACK, a STOP condition, or by a slave address different from the I2C peripheral’s own slave address. The AAS bit, in 10-bit addressing mode, is *not* cleared by a repeated START condition.

For either address mode, the AAS bit is properly set when addressed as a slave.

The only divergence from normal operation is how the AAS bit is cleared in either address modes.

**Workaround:** None.

Note the AAS bit is set correctly when the I2C peripheral is addressed as a slave for both addressing modes. Also, take into account that when the AAS bit is cleared, the I2C peripheral is no longer addressed as a slave, regardless of addressing mode.

(Internal reference number: 1483)
**Advisory 2.0.4**

**EMAC: Multi-Channel Mode Ignores Writes to Interrupt Acknowledgement Register**

- **Revision(s) Affected:** 2.0 and earlier

- **Details:**
  
  This bug occurs in both TX and RX, when more than one channel is in use. Under multi-channel conditions, the EMAC can “miss” processor writes to the interrupt acknowledgement registers. The specific writes affected are to the RX[0–7]INTACK registers on multi-channel RX, and the TX[0–7]INTACK registers on multi-channel TX.

  Use of the EMAC in single-channel mode is not affected. When operating either TX or RX in multi-channel mode (but not the other), only the multi-channel operation is affected.

- **Workaround:**

  One workaround is to use EMAC only in single-channel mode.

  When using the EMAC in multi-channel mode, application software must verify writes to the RX[0–7]INTACK/TX[0–7]INTACK registers by checking that the corresponding bits in the MACINVECTOR register have been cleared. Alternatively, an application may be coded that is tolerant of receiving duplicate interrupts from the EMAC.

  The ideal workaround approach is dependent on the software architecture. When using descriptor rings as circular queues, verifying the writes to the ACK registers is the cleanest and safest approach.

  When using the CSL HAL to develop driver software, programmers will need to mind this advisory. However, the CSL Ethernet MAC (EMAC) interface functions have the proper workarounds in place.
Advisory 2.0.5

Video Port: Y/C Edge Pixel Bug/Mode Filtering Bug

Revision(s) Affected: 2.0 and earlier

Details: This error occurs under the following conditions:

- Y/C 08-bit mode
- Filter mode = 01 and 11 (1/2 scaling and 1/2 scaling with resampling)
- When capture window is NOT the entire active video
- Cr samples ONLY

For the last Cr (right-hand-side edge pixel), a value of 80h is used instead of taking the next pixel from outside the captured window. This results in a maximum error of ±3 for the last Cr pixel.

Workaround: There are some potential software workarounds.

One possibility is to pad the desired captured window on the right-side. This allows the actual desired edge pixel to be filtered correctly since it is not the rightmost pixel captured. The rightmost pixel captured is going to be discarded or ignored so it won’t matter in this case that it is filtered incorrectly.

In many cases the horizontal filtered output from the video port will subsequently be fed into vertical filtering in software. The vertical filtering routine can take care of discarding the horizontal pixels captured only for padding so that the final resulting 2D image has exactly the right pitch and correctly filtered data including the rightmost edge.

Advisory 2.0.6

Video Port: Capture Mode Event Pre-Generation Bug

Revision(s) Affected: 2.0 and earlier

Details: This error occurs under the following conditions:

- Mode = Capture mode.
- Field/Frame operation = all modes.
- Field1 and Field2 Threshold not equal to each other.

When transitioning from Field1 to Field2, the Video Port DMA logic falsely pregenerates events based on 2x Field1 values instead of using Field1 + Field2 values.

Workaround: Make sure that both fields have the same threshold value, Threshold0 = Threshold1.
Advisory 2.0.7  
**EMIF: Data Corruption can Occur in SDRAM When HOLD Feature is Used**

**Revision(s) Affected:** 2.0 and earlier

**Details:** When using EMIF in a system where the HOLD feature is used, data can be corrupted in the SDRAM. When the SDRAM refresh counter within the EMIF expires around the same time a HOLD request is asserted, the DSP starts a refresh of the SDRAM. Before the tRFC specification is met, the DSP generates a DCAB command and asserts HOLDA, thus violating tRFC specification for SDRAM.

**Workaround:** Since both the DSP and the other processor can act as a master, external arbitration logic is needed. There are three possible workarounds:

1. Program the arbitration logic to take care of SDRAM refresh. Disable refresh on DSP. Since the DSP is no longer responsible for refresh of SDRAM, the arbitration logic ensures tRFC specification is not violated.

2. Use one of the DSP internal timers to provide an output signal to the arbitration logic that indicates refresh is pending. The arbitration logic would then be responsible for de-asserting HOLD and starting its own timer to estimate when the refresh operation has completed. Once the timer within the arbitration logic expires, the arbitration logic should assert HOLD if needed.

3. Use two of the DSP internal timers to output two signals that indicate the start and end of a refresh operation to the arbitration logic. The arbitration logic would then be responsible for de-asserting HOLD between the start and end of a refresh operation.

---

Advisory 2.0.8  
**EMIF: PDT Write Transfers Fail When PDTWL Equals 3**

**Revision(s) Affected:** 2.0 and earlier

**Details:** During a PDT write transfer, the PDT, PDTA, PDTDIR, SDWE, and SDCAS signals will not be driven to their appropriate states when a non-PDT write is followed by a PDT write to a different bank. The incorrect behavior of PDT, PDTA, PDTDIR, SDWE, and SDCAS can result in data corruption, as well as bus contention. This only occurs when PDTWL is set equal to 3 in the PDTCTL register.

**Workaround:** When performing both non-PDT writes and PDT writes to the same CE space, do not set PDTWL equal to 3.
Advisory 2.0.9

PCI: AC Timings Differ From Data Sheet Specifications

Revision(s) Affected: 2.0 and earlier

Details: The timing parameters in Table 2 and Table 3 differ from the ones specified in the TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor data manual (literature number SPRS200C or higher). Table 2 and Table 3 list the differences between the data manual values and the actual values on silicon revisions 2.0 and earlier.

Table 2. Timing Requirements for PCI Inputs

<table>
<thead>
<tr>
<th>NO.</th>
<th>SPRS200C or Higher (OLD VALUES)</th>
<th>ACTUAL VALUES REV. 2.0 AND EARLIER</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>−500, A−600</td>
<td>−600, 66 MHz</td>
</tr>
<tr>
<td></td>
<td>−600, −720</td>
<td>−500, A−600</td>
</tr>
<tr>
<td></td>
<td>33 MHz</td>
<td>33 MHz</td>
</tr>
<tr>
<td></td>
<td>MIN MAX</td>
<td>MIN MAX</td>
</tr>
<tr>
<td>5</td>
<td>( t_{(IV-PCLKH)} ) Hold time, input valid after PCLK high</td>
<td>0 ns</td>
</tr>
</tbody>
</table>

Table 3. Switching Characteristics Over Recommended Operating Conditions for PCI Outputs

<table>
<thead>
<tr>
<th>NO.</th>
<th>SPRS200C or Higher (OLD VALUES)</th>
<th>ACTUAL VALUES REV. 2.0 AND EARLIER</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>−500, A−600</td>
<td>−600, 66 MHz</td>
</tr>
<tr>
<td></td>
<td>−600, −720</td>
<td>−500, A−600</td>
</tr>
<tr>
<td></td>
<td>33 MHz</td>
<td>33 MHz</td>
</tr>
<tr>
<td></td>
<td>MIN MAX</td>
<td>MIN MAX</td>
</tr>
<tr>
<td>1</td>
<td>( t_{(PCLKH-OV)} ) Delay time, PCLK high to output valid</td>
<td>2 ns</td>
</tr>
</tbody>
</table>

Workaround: These parameters will be fixed in the next major silicon revision.
EMIF: PDT Transfers Fail When Accessing the Same SDRAM Page as Non-PDT Transfers

Revision(s) Affected: 2.0 and earlier

Details: When PDT and non-PDT transfers occur to the same SDRAM page, PDTA, PDT, and PDTDIR may not be driven to their appropriate state. The incorrect behavior of these signals can result in PDT data corruption.

Workaround: Place all PDT transfers, whether reads or writes, in a memory range that is an aliased version of the physical SDRAM. For example, if SDRAM is in CE0 and is 128 Mbytes (MB) in depth, then the functional addressable space is 0x8000 0000 through 0x87FF FFFF and all normal CPU and non-PDT DMA transfers should access this memory range. The “aliased” view of the SDRAM is at address 0x8800 0000 through 0x8FFF FFFF and must be used for all PDT transfers. Similarly, if SDRAM is 64 MB in depth, the functional addressable view is 0x8000 0000 through 0x83FF FFFF and the “aliased” view is 0x8400 0000 through 0x87FF FFFF. The aliased view accesses the same underlying physical address as the functional view.

The address space for the “aliased” view can be created by bit-wise ORing the “logical address” (functional address) in use as follows.

- For 128 MB, OR with 0x0800 0000
- For 64 MB, OR with 0x0400 0000
- For 32 MB, OR with 0x0200 0000
- For 16 MB, OR with 0x0100 0000

This workaround is ONLY applicable if the CE space has less than or equal to 128 MB of SDRAM connected to it. If a CE space is full (maximum addressable space is 256 MB), then that CE space cannot support PDT transfers.
Advisory 2.0.11  

PCI: Slave Reads With a Long Latency Can Return Bad Data

Revision(s) Affected: 2.0 and earlier

Details: When an external master attempts to read memory from the DSP, it is issued a “Retry”. The PCI will then go prefetch a FIFO’s worth (32 words) of data. If this data takes an exceptionally long time to fetch (approximately 32K PCI cycles, ~1 ms @ 33-MHz PCI), the PCI port can mishandle the return data and “delete” the first word of a PCI frame. The data returned to the master is address-shifted by one 32-bit word. For example, if {0,1,2,3,4, ...} is expected and {1,2,3,4,5 ...} is returned.

Data will only take that long to fetch if the access is to a very slow external memory, or there are large, slow DMAs using the same priority queue as PCI (which, by default, is medium). For performance reasons, the separation of DMA traffic is recommended.

For more detailed information on the EDMA peripheral, EDMA performance, and EDMA performance data, see the following reference guide and application notes:

- TMS320C6000 DSP Enhanced Direct Memory Access (EDMA) Controller Reference Guide (literature number SPRU234)
- TMS320C64x EDMA Architecture Application Report (literature number SPRA994)
- TMS320C6000 EDMA IO Scheduling and Performance Application Report (literature number SPRAA00)
- TMS320C64x EDMA Performance Data Application Report (literature number SPRAA02)

PCI slave reads that start in less than 32K PCI cycles will not return bad data.

Workaround: Do not use PCI to directly read from exceptionally slow external memories. Do not put any other DMA activity on the same priority level as PCI. If system considerations force a user to put other DMA activity on PCI’s level, put only DMA traffic that will complete within the 32K PCI clock cycle limit.

Advisory 2.0.12  

Video Port: Ancillary Data Header Clipped When Using BT.656 or Y/C Mode

Revision(s) Affected: 2.0 and earlier

Details: When using BT.656 or Y/C mode, the Video Display Clipping Register (VDCLIP) can be used to automatically clip data that is beyond the programmed register values. When set to the minimum (0x00) and maximum (0xFF) values, data is clipped to 0x01 and 0xFE, respectively. Because of this clipping, an ancillary data header (0x00, 0xFF, 0xFF) can not be placed in the data path as described in the TMS320C64x DSP Video Port/VCXO Interpolated Control (VIC) Port Reference Guide (literature number SPRU629).

Workaround: Use RAW display mode. RAW display mode does not use the programmable clipping associated with the VDCLIP register. If required, embedded synchronization and ancillary data can then be placed in the video port buffers, simulating a BT.656 video stream.
### PCI Reads May Get Ahead of PCI Writes When PCI Exceeds the Transfer Request Limit

#### Advisory 2.0.13

**Revision(s) Affected:** 2.0 and earlier

**Details:**
When the PCI port exceeds its allocation of EDMA Transfer Requests (TRs), it can re-order read and write memory transactions. This can cause PCI slave reads to return “stale” data.

When the PCI port reaches its limit for the number of outstanding TRs, it must wait for previously issued TRs to complete. While the PCI port is waiting, any pending write data and/or read requests will be held pending in internal buffers. When a TR allocation is available, any pending read requests are serviced before any pending write data, regardless of the order in which the write data and read request were received. This can potentially allow the read request to get ahead of the write data, and return “stale” results.

**Workaround:**
TI recommends that good EDMA resource allocation be used to prevent the problem. For detailed information on EDMA resource allocation, refer to the *TMS320C64x EDMA Architecture Application Report* (literature number SPRA994).

The following guidelines can help prevent PCI from running out of available TRs:

- Do not place large or slow transfers on EDMA priority levels at or above the PCI’s priority level.

- Increase PCI’s TR allocation limit. For detailed information, refer to the *TMS320C6000 DSP Peripheral Component Interconnect (PCI) Reference Guide* (literature number SPRU581).

The following guidelines can ensure correct read data:

- Do not read any of the previous 32 words written

- Write 32 words of “dummy” data after writing “real” data
3 Silicon Revision 1.2 Known Design Exceptions to Functional Specifications and Usage Notes

3.1 Usage Notes for Silicon Revision 1.2

Silicon Revision 1.2 applicable usage note(s) have been found on a later silicon revision; for more detail, see the Usage Notes for Silicon Revision 2.0 section of this document.

3.2 Silicon Revision 1.2 Known Design Exceptions to Functional Specifications

<table>
<thead>
<tr>
<th>Advisory 1.2.2</th>
<th>EMU: Data Corruption With RTDX and Real-Time Emulation Memory Read</th>
</tr>
</thead>
<tbody>
<tr>
<td>Revision(s) Affected:</td>
<td>1.2 and earlier</td>
</tr>
<tr>
<td>Details:</td>
<td>This advisory impacts emulation accesses including JTAG Real-Time Data Exchange (RTDX™), HSRTDX, and real-time emulation memory reads.</td>
</tr>
<tr>
<td></td>
<td>If using one or more of the aforementioned impacted emulation functions, you may experience data corruption when performing emulation read requests 2 cycles after L1D has stalled due to a snoop stall, or when the last CPU access is a falsely predicated read request where the predication bit is zero and is ignored by L1D.</td>
</tr>
<tr>
<td></td>
<td>When the above condition is true, L1D incorrectly interprets the CPU read request as an emulation request, and assumes the predication (normally true) is intended for the emulation request. As a result, L1D ignores the emulation request.</td>
</tr>
<tr>
<td></td>
<td>Because the CPU still expects a data return to the active pipeline cycle, it reads the last data from the read bus, which can cause an update halt and create RTDX corruption (DSPvd03642).</td>
</tr>
<tr>
<td>Workaround:</td>
<td>For workaround suggestions on how to reduce (minimize) the chances of receiving corrupted data, please see the release notes provided with CCS C6000 2.12.10 [Code Composer Studio™ Integrated Development Environment (IDE) TMS320C64x Silicon Revision 1.1 Chip Support Package (CSP)]. These workaround suggestions are discussed in release note #12 — “SDSsq27324: DSP/BIOS™ Real-Time Analysis (RTA) Update Halt and Real-Time Data Exchange (RTDX) Data Corruption”.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Advisory 1.2.10</th>
<th>EMIF: Programmable Synchronous Interface AC Timings Differ From Data Sheet Specifications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Revision(s) Affected:</td>
<td>1.2 and earlier</td>
</tr>
<tr>
<td>Details:</td>
<td>The timing parameters in Table 4 and Table 5 differ from the ones specified in the TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor data manual (literature number SPRS200C or higher). Table 4 and Table 5 list the differences between the data manual values and the actual values on silicon revisions 1.2 and earlier.</td>
</tr>
</tbody>
</table>

RTDX, Code Composer Studio, and DSP/BIOS are trademarks of Texas Instruments.
Table 4. Timing Requirements for Programmable Synchronous Interface Cycles for EMIFA Module

<table>
<thead>
<tr>
<th>NO.</th>
<th>PARAMETER</th>
<th>SPRS200C (OLD VALUES)</th>
<th>ACTUAL VALUES REV. 1.2 AND EARLIER</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>MIN</td>
<td>MAX</td>
</tr>
<tr>
<td>7</td>
<td>$t_h$[EKoxH-EDV]</td>
<td>1.5</td>
<td>1.5</td>
</tr>
</tbody>
</table>

Table 5. Switching Characteristics Over Recommended Operating Conditions for Programmable Synchronous Interface Cycles for EMIFA Module

<table>
<thead>
<tr>
<th>NO.</th>
<th>PARAMETER</th>
<th>SPRS200C (OLD VALUES)</th>
<th>ACTUAL VALUES REV. 1.2 AND EARLIER</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>MIN</td>
<td>MAX</td>
</tr>
<tr>
<td>1</td>
<td>$t_d$[EKoxH-CEV]</td>
<td>1.3</td>
<td>6.4</td>
</tr>
<tr>
<td>2</td>
<td>$t_d$[EKoxH-BEV]</td>
<td>6.4</td>
<td>4.9</td>
</tr>
<tr>
<td>3</td>
<td>$t_d$[EKoxH-BEIV]</td>
<td>1.3</td>
<td>1.3</td>
</tr>
<tr>
<td>4</td>
<td>$t_d$[EKoxH-EAV]</td>
<td>6.4</td>
<td>4.9</td>
</tr>
<tr>
<td>5</td>
<td>$t_d$[EKoxH-EAIV]</td>
<td>1.3</td>
<td>1.3</td>
</tr>
<tr>
<td>8</td>
<td>$t_d$[EKoxH-ADSV]</td>
<td>1.3</td>
<td>6.4</td>
</tr>
<tr>
<td>9</td>
<td>$t_d$[EKoxH-OEV]</td>
<td>1.3</td>
<td>6.4</td>
</tr>
<tr>
<td>10</td>
<td>$t_d$[EKoxH-EDV]</td>
<td>6.4</td>
<td>4.9</td>
</tr>
<tr>
<td>11</td>
<td>$t_d$[EKoxH-EDIV]</td>
<td>1.3</td>
<td>1.3</td>
</tr>
<tr>
<td>12</td>
<td>$t_d$[EKoxH-WEV]</td>
<td>1.3</td>
<td>6.4</td>
</tr>
</tbody>
</table>

Workaround: These parameters will be improved in the next major silicon revision.

Advisory 1.2.11 EMIF: Synchronous DRAM AC Timings Differ From Data Sheet Specifications

Revision(s) Affected: 1.2 and earlier

Details: The timing parameters in Table 6 and Table 7 differ from the ones specified in the TMS320DM642 Video/Imaging Fixed-Point Digital Signal Processor data manual (literature number SPRS200C or higher). Table 6 and Table 7 list the differences between the data manual values and the actual values on silicon revisions 1.2 and earlier.
## Table 6. Timing Requirements for Synchronous DRAM Cycles for EMIFA Module

<table>
<thead>
<tr>
<th>NO.</th>
<th>PARAMETER</th>
<th>SPRS200C (OLD VALUES)</th>
<th>ACTUAL VALUES REV. 1.2 AND EARLIER</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>−500</td>
<td>−600</td>
<td>−500</td>
</tr>
<tr>
<td>6</td>
<td>$t_{\text{su(EDV-EKO1H)}}$</td>
<td>Setup time, read AEDx valid before AECLKOUTx high</td>
<td>2.1</td>
<td>0.6</td>
</tr>
<tr>
<td>7</td>
<td>$t_{\text{h(EKO1H-EDV)}}$</td>
<td>Hold time, read AEDx valid after AECLKOUTx high</td>
<td>2.5</td>
<td>1.8</td>
</tr>
</tbody>
</table>

## Table 7. Switching Characteristics Over Recommended Operating Conditions for Synchronous DRAM Cycles for EMIFA Module

<table>
<thead>
<tr>
<th>NO.</th>
<th>PARAMETER</th>
<th>SPRS200C (OLD VALUES)</th>
<th>ACTUAL VALUES REV. 1.2 AND EARLIER</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>−500</td>
<td>−600</td>
<td>A-500</td>
</tr>
<tr>
<td>1</td>
<td>$t_{\text{d(EKO1H-CEV)}}$</td>
<td>Delay time, AECLKOUTx high to $\text{ACE}x$ valid</td>
<td>1.3</td>
<td>6.4</td>
</tr>
<tr>
<td>2</td>
<td>$t_{\text{d(EKO1H-BEV)}}$</td>
<td>Delay time, AECLKOUTx high to $\text{ABE}x$ valid</td>
<td>6.4</td>
<td>4.9</td>
</tr>
<tr>
<td>3</td>
<td>$t_{\text{d(EKO1H-BEIV)}}$</td>
<td>Delay time, AECLKOUTx high to $\text{ABE}x$ invalid</td>
<td>1.3</td>
<td>1.3</td>
</tr>
<tr>
<td>4</td>
<td>$t_{\text{d(EKO1H-EAV)}}$</td>
<td>Delay time, AECLKOUTx high to $\text{AEA}x$ valid</td>
<td>6.4</td>
<td>4.9</td>
</tr>
<tr>
<td>5</td>
<td>$t_{\text{d(EKO1H-EAIV)}}$</td>
<td>Delay time, AECLKOUTx high to $\text{AE}x$ invalid</td>
<td>1.3</td>
<td>1.3</td>
</tr>
<tr>
<td>8</td>
<td>$t_{\text{d(EKO1H-CASV)}}$</td>
<td>Delay time, AECLKOUTx high to ASDCAS valid</td>
<td>1.3</td>
<td>6.4</td>
</tr>
<tr>
<td>9</td>
<td>$t_{\text{d(EKO1H-EDV)}}$</td>
<td>Delay time, AECLKOUTx high to AEDx valid</td>
<td>6.4</td>
<td>4.9</td>
</tr>
<tr>
<td>10</td>
<td>$t_{\text{d(EKO1H-EDIV)}}$</td>
<td>Delay time, AECLKOUTx high to AEDx invalid</td>
<td>1.3</td>
<td>1.3</td>
</tr>
<tr>
<td>11</td>
<td>$t_{\text{d(EKO1H-WEV)}}$</td>
<td>Delay time, AECLKOUTx high to ASDWE valid</td>
<td>1.3</td>
<td>6.4</td>
</tr>
<tr>
<td>12</td>
<td>$t_{\text{d(EKO1H-RAS)}}$</td>
<td>Delay time, AECLKOUTx high to ASDRAS valid</td>
<td>1.3</td>
<td>6.4</td>
</tr>
<tr>
<td>13</td>
<td>$t_{\text{d(EKO1H-ACEK)}}$</td>
<td>Delay time, AECLKOUTx high to ASDCKE valid</td>
<td>1.3</td>
<td>6.4</td>
</tr>
<tr>
<td>14</td>
<td>$t_{\text{d(EKO1H-PDTV)}}$</td>
<td>Delay time, AECLKOUTx high to APDT valid</td>
<td>1.3</td>
<td>6.4</td>
</tr>
</tbody>
</table>

*EMIF: Synchronous DRAM AC Timings Differ From Data Sheet Specifications (Continued)*

**Workaround:** These parameters will be improved in the next major silicon revision.
Advisory 1.2.13

Interruption: NMI not Functional if Both PCI/HPI Modules are Disabled

Revision(s) Affected: 1.2 and earlier

Details: The Non-Maskable Interrupt (NMI) will not propagate to the interrupt module if and only if both the PCI and the HPI peripheral modules are disabled on the device.

The following boot configuration applies to this condition wherein the PCI and HPI peripherals are disabled and the EMAC peripheral and GP0[15:9] pins are enabled:

- PCI_EN = 0
- PCI_EEAI = 0
- HD5 = 1 (HPI_WIDTH = 32 bits)
- MAC_EN = 1 (EMAC/MDIO enabled)

The NMI will work properly and propagate to the interrupt module for all other values of the PCI_EN, PCI_EEAI, HD5, and MAC_EN pins (see Table 8).

Workaround: Both a software and hardware workaround exist:

**Software Workaround:** A software workaround exists to capture the NMI from the “0011” bootmode configuration (PCI/HPI disabled while EMAC/MDIO and GP0[15:9] are enabled).

The following software steps could be part of the boot code:

1. Write a value of 0xC010 0C01 to the Peripheral Configuration Lock register (PCFGLOCK) [address 0x01B3 F018], which will enable the NMI to be recognized by the interrupt module.

2. Read bit 1 from the PCFGLOCK register. It should return a “1”.

**Hardware Workaround:** For the hardware workaround, any of the boot configurations in Table 8 can be used.

**Table 8. Boot Configurations with NMI Functioning Properly**

<table>
<thead>
<tr>
<th>PCI_EN</th>
<th>PCI_EEAI</th>
<th>HD5</th>
<th>MAC_EN</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1†</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>x</td>
<td>x</td>
</tr>
</tbody>
</table>

† When the EMAC/MDIO peripherals are used, HPI16 mode **must** be enabled.

For more detailed information on configuration of the device, see the Device Configuration section of the device-specific data sheet.
Advisory 1.2.14  

L2 Cache: Accesses to Mapped L2 RAM Update L2 LRU Information

Revision(s) Affected: 1.2 and earlier

Details: CPU accesses to L2 RAM addresses incorrectly cause updates to the “Least-Recently Used” (LRU) state information in the L2 cache. This may cause an increased number of L2 cache misses in some systems.

The L2 cache implements a 4-way set-associative cache. The cache uses the (LRU) information to determine what “way” within each set is least recently used. When the CPU accesses data in L2 cache, the L2 controller determines what “way” holds the data in that set, and marks that “way” as most-recent. When allocating a new line in the cache, the L2 controller evicts the line in the set from the least-recently used “way” under the assumption that more-recently accessed data is more relevant.

When the CPU accesses data in L2 SRAM, either via program fetches or data accesses, the L2 cache is incorrectly updated by the L2 controller. The L2 controller updates the LRU as if the access was to “way 0” in the cache. This causes the LRU history to not reflect the actual sequence of accesses to L2 cache. As a result, the L2 may not choose the actual least-recently used line during an eviction.

Only CPU accesses to L2 RAM cause this update to LRU information in L2 cache. DMA accesses to L2 RAM do not trigger updates to the L2 LRU information.

Workaround:

- Choose an L2 cache size that fits your cached working set. The advisory primarily impacts programs that are significantly larger than the L2 cache size.

- Explicitly remove cached contents from L2 when finished with them. The L2 cache allocates “invalid” lines within each set before consulting the LRU. Programs may do this using “block invalidate” or “block writeback-invalidate” commands in the L2 cache.

- Lay out buffers in L2 RAM so they do not conflict with buffers or code held in L2 cache. L2 RAM addresses map onto L2 sets in the same manner as external memory addresses.

For more detailed information on the organization and manipulation of the L2 cache, see the TMS320C64x DSP Two-Level Internal Memory Reference Guide (literature number SPRU610).
Advisory 1.2.15

L2 Cache: L2 Controller Incorrectly Updates LRU for Accesses in L2 Cache

Revision(s) Affected: 1.2 and earlier

Details: The L2 cache implements a 4-way set-associative cache. The cache uses the “Least-Recently Used” (LRU) information to determine what “way” within each set is least recently used. When the CPU accesses data in L2 cache, the L2 controller determines what “way” holds the data in that set, and marks that “way” as most-recent. When allocating a new line in the cache, the L2 controller evicts the line in the set from the least-recently used “way” under the assumption that more-recently accessed data is more relevant.

For this advisory, CPU accesses which hit L2 cache do not correctly update the LRU information for the set accessed. Instead of storing the LRU information back to the set being accessed, the L2 controller stores the information to 3 adjacent sets.

LRU information is stored in groups of 4 sets. The 3 adjacent sets affected by the current set are defined as follows:

- Group 1 contains sets 0, 1, 2, 3
- Group 2 contains sets 4, 5, 6, 7
- Etc.

For example, during an access to set 5, the L2 controller incorrectly stores the LRU information to sets 4, 6, 7.

As a result of this issue, repeated misses to the same set with no intervening accesses to adjacent sets will allocate from the same “way”. This can make the L2 cache appear to “thrash”. A series of misses to consecutive sets in L2 cache may appear to allocate with reduced associativity; that is, L2 could appear to behave as a 2-way or direct-mapped cache.

Workaround: Perform one of the following three workarounds:

- Choose an L2 cache size that fits your cached working set. The advisory primarily impacts programs that are significantly larger than the L2 cache size.

- Explicitly remove cached contents from L2 when finished with them. The L2 cache allocates “invalid” lines within each set before consulting the LRU. Programs may do this using “block invalidate” or “block writeback-invalidate” commands in the L2 cache.

- Offset external buffers that are accessed as part of the same working set so that accesses to the buffers are at least 4 L2 sets apart (512 bytes). This will prevent the buffers from “thrashing” each other in L2 cache.

For more detailed information on the organization and manipulation of the L2 cache, see the TMS320C64x DSP Two-Level Internal Memory Reference Guide (literature number SPRU610).
4 Silicon Revision 1.0 Known Design Exceptions to Functional Specifications and Usage Notes

4.1 Usage Notes for Silicon Revision 1.0

Silicon Revision 1.1 applicable usage note(s) have been found on a later silicon revision; for more detail, see the Usage Notes for Silicon Revision 2.0 section of this document.

4.2 Silicon Revision 1.0 Known Design Exceptions to Functional Specifications

All known design exceptions to functional specifications for silicon revision 1.1 still apply and have been moved up to the Silicon Revision 2.0 Known Design Exceptions to Functional Specifications section and the Silicon Revision 1.2 Known Design Exceptions to Functional Specifications section of this document.

5 Silicon Revision 1.0 Known Design Exceptions to Functional Specifications and Usage Notes

5.1 Usage Notes for Silicon Revision 1.0

Silicon Revision 1.0 applicable usage note(s) have been found on a later silicon revision; for more detail, see the Usage Notes for Silicon Revision 2.0 section of this document.

5.2 Silicon Revision 1.0 Known Design Exceptions to Functional Specifications

All known design exceptions to functional specifications for silicon revision 1.0 still apply and have been moved up to the Silicon Revision 2.0 Known Design Exceptions to Functional Specifications section and the Silicon Revision 1.2 Known Design Exceptions to Functional Specifications section of this document.
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are specifically designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated TI products, TI will not be responsible for any failure to meet such requirements. Use of such information may require a license from a third party under the patents or other intellectual property of TI.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the specific TI products are specifically designated by TI as military-grade or “enhanced plastic.” Only products designated by TI as military-grade meet military specifications. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplifiers</td>
<td>Audio</td>
</tr>
<tr>
<td>Data Converters</td>
<td>Automotive</td>
</tr>
<tr>
<td>DLP® Products</td>
<td>Communications and Telecom</td>
</tr>
<tr>
<td>DSP</td>
<td>Computers and Peripherals</td>
</tr>
<tr>
<td>Clocks and Timers</td>
<td>Consumer Electronics</td>
</tr>
<tr>
<td>Interface</td>
<td>Energy</td>
</tr>
<tr>
<td>Logic</td>
<td>Industrial</td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>Medical</td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>Security</td>
</tr>
<tr>
<td>RFID</td>
<td>Space, Avionics &amp; Defense</td>
</tr>
<tr>
<td>RF/IF and ZigBee® Solutions</td>
<td>Wireless</td>
</tr>
</tbody>
</table>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2010, Texas Instruments Incorporated