1 Introduction

This document describes the silicon updates to the functional specifications for the TMS320F2837xD microcontrollers (MCUs).

The updates are applicable to the following:
- 337-ball New Fine Pitch Ball Grid Array, ZWT Suffix
- 176-pin PowerPAD™ Thermally Enhanced Low-Profile Quad Flatpack, PTP Suffix

2 Device and Development Support Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all [TMS320] DSP devices and support tools. Each TMS320™ DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (for example, TMS320F28379D). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (with TMX for devices and TMDX for tools) through fully qualified production devices and tools (with TMS for devices and TMDS for tools).

<table>
<thead>
<tr>
<th>Prefix</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TMX</td>
<td>Experimental device that is not necessarily representative of the final device’s electrical specifications</td>
</tr>
<tr>
<td>TMP</td>
<td>Final silicon die that conforms to the device’s electrical specifications but has not completed quality and reliability verification</td>
</tr>
<tr>
<td>TMS</td>
<td>Fully qualified production device</td>
</tr>
</tbody>
</table>

Support tool development evolutionary flow:

- **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing
- **TMDS** Fully qualified development-support product

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI’s standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PTP) and temperature range (for example, T).
3 Device Markings

Figure 1 provides an example of the 2837xD device markings and defines each of the markings. The device revision can be determined by the symbols marked on the top of the package as shown in Figure 1. Some prototype devices may have markings different from those illustrated. Figure 2 shows an example of the device nomenclature.

![Device Markings Diagram](image)

**Figure 1. Example of Device Markings**

**Table 1. Determining Silicon Revision From Lot Trace Code**

<table>
<thead>
<tr>
<th>SILICON REVISION CODE</th>
<th>SILICON REVISION</th>
<th>REVID[1]</th>
<th>ADDRESS: 0x5D00C</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Blank</td>
<td>0</td>
<td>0x0000</td>
<td>This silicon revision is available as TMX.</td>
<td></td>
</tr>
<tr>
<td>A</td>
<td>A</td>
<td>0x0000</td>
<td>This silicon revision is available as TMX.</td>
<td></td>
</tr>
<tr>
<td>B</td>
<td>B</td>
<td>0x0002</td>
<td>This silicon revision is available as TMX.</td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>C</td>
<td>0x0003</td>
<td>This silicon revision is available as TMS.</td>
<td></td>
</tr>
</tbody>
</table>

(1) Silicon Revision ID

**Figure 2. Example of Device Nomenclature**

**Table 1. Determining Silicon Revision From Lot Trace Code**

<table>
<thead>
<tr>
<th>SILICON REVISION CODE</th>
<th>SILICON REVISION</th>
<th>REVID[1]</th>
<th>ADDRESS: 0x5D00C</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Blank</td>
<td>0</td>
<td>0x0000</td>
<td>This silicon revision is available as TMX.</td>
<td></td>
</tr>
<tr>
<td>A</td>
<td>A</td>
<td>0x0000</td>
<td>This silicon revision is available as TMX.</td>
<td></td>
</tr>
<tr>
<td>B</td>
<td>B</td>
<td>0x0002</td>
<td>This silicon revision is available as TMX.</td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>C</td>
<td>0x0003</td>
<td>This silicon revision is available as TMS.</td>
<td></td>
</tr>
</tbody>
</table>

(1) Silicon Revision ID
4 Usage Notes and Known Design Exceptions to Functional Specifications

4.1 Usage Notes

Usage notes highlight and describe particular situations where the device's behavior may not match presumed or documented behavior. This may include behaviors that affect device performance or functional correctness. These usage notes will be incorporated into future documentation updates for the device (such as the device-specific data sheet), and the behaviors they describe will not be altered in future silicon revisions.

Table 2 shows which silicon revision(s) are affected by each usage note.

<table>
<thead>
<tr>
<th>TITLE</th>
<th>SILICON REVISION(S) AFFECTED</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIE: Spurious Nested Interrupt After Back-to-Back PIEACK Write and Manual CPU Interrupt Mask Clear</td>
<td>0   Yes</td>
</tr>
<tr>
<td>Caution While Using Nested Interrupts</td>
<td>0   Yes</td>
</tr>
<tr>
<td>SYS/BIOS: Version Implemented In Device ROM is not Maintained</td>
<td>0   Yes</td>
</tr>
<tr>
<td>SDFM: Use Caution While Using SDFM Under Noisy Conditions</td>
<td>0   Yes</td>
</tr>
</tbody>
</table>

4.1.1 PIE: Spurious Nested Interrupt After Back-to-Back PIEACK Write and Manual CPU Interrupt Mask Clear

Revision(s) Affected: 0, A, B, C

Certain code sequences used for nested interrupts allow the CPU and PIE to enter an inconsistent state that can trigger an unwanted interrupt. The conditions required to enter this state are:

1. A PIEACK clear is followed immediately by a global interrupt enable (EINT or asm(" CLRC INTM")).
2. A nested interrupt clears one or more PIEIER bits for its group.

Whether the unwanted interrupt is triggered depends on the configuration and timing of the other interrupts in the system. This is expected to be a rare or nonexistent event in most applications. If it happens, the unwanted interrupt will be the first one in the nested interrupt's PIE group, and will be triggered after the nested interrupt reenables CPU interrupts (EINT or asm(" CLRC INTM")).

Workaround: Add a NOP between the PIEACK write and the CPU interrupt enable. Example code is shown below.

```c
//Bad interrupt nesting code
PieCtrlRegs.PIEACK.all = 0xFFFF; //Enable nesting in the PIE
EINT; //Enable nesting in the CPU

//Good interrupt nesting code
PieCtrlRegs.PIEACK.all = 0xFFFF; //Enable nesting in the PIE
asm(" NOP"); //Wait for PIEACK to exit the pipeline
EINT; //Enable nesting in the CPU
```

4.1.2 Caution While Using Nested Interrupts

Revision(s) Affected: 0, A, B, C

If the user is enabling interrupts using the EINT instruction inside an interrupt service routine (ISR) in order to use the nesting feature, then the user must disable the interrupts before exiting the ISR. Failing to do so may cause undefined behavior of CPU execution.
4.1.3 SYS/BIOS: Version Implemented in Device ROM is not Maintained

Revision(s) Affected: 0, A, B, C

The SYS/BIOS version 6.37 in ROM cannot be updated to address bug fixes or enhancements. For applications using this ROM version of SYS/BIOS, the user should review the release notes on the SYS/BIOS Product Releases page to assess any application impact to known bugs.

To use the latest maintained SYS/BIOS version, download the SYS/BIOS library and include in the application flash image instead of using the ROM version.

4.1.4 SDFM: Use Caution While Using SDFM Under Noisy Conditions

Revision(s) Affected: 0, A, B, C

The SDFM clock input (SDx_Cy) directly clocks the SDFM module when there is no GPIO input synchronization. Any glitches or ringing noise on the SDx_Cy input beyond $V_{IH}$ or $V_{IL}$ can corrupt the SDFM module, leading to unpredictable results.

Workaround(s):

SDFM GPIO Asynchronous Mode:

Special attention should be taken during board design to ensure a clean and noise-free signal that meets the SDFM timing requirements. Precautions such as series termination for ringing due to any impedance mismatch of the clock driver, and spacing of traces from other high-frequency signals are recommended.

SDFM GPIO Qualification (3-sample) Mode:

It is highly recommended that the SDFM GPIO qualification mode be used in noisy conditions. This mode provides additional protection by filtering both SDx_Cy and SDx_Dy inputs from system noise. Refer to the “SDFM Timing Requirements When Using GPIO Input Qualification (3-Sample Window)” table in the TMS320F2837xD Dual-Core Microcontrollers Data Manual when using this option.

When a noise event occurs while using the GPIO Qualification mode, there may still be data disturbance, but it will be proportional to the duration of the noise event and typically filtered by the oversampling of the SDFM module. Below is a relative listing of each SDFM mode's sensitivity to data variation in the presence of severe system noise.

- Mode 0: This mode is the best performing mode. It is the recommended mode under noisy conditions.
- Mode 1 and Mode 3: The error in these modes can be twice as large as the error in Mode 0 since each noise glitch can introduce error for multiple data bits.
- Mode 2: This option is unavailable when using GPIO qualification. This mode is not recommended for either GPIO ASYNC or GPIO qualification.
### 4.2 Known Design Exceptions to Functional Specifications

Table 3 shows which silicon revision(s) are affected by each advisory.

#### Table 3. List of Advisories

<table>
<thead>
<tr>
<th>TITLE</th>
<th>SILICON REVISION(S) AFFECTED</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>0</td>
</tr>
<tr>
<td>Analog Bandgap References</td>
<td>Yes</td>
</tr>
<tr>
<td>Analog Trim of Some TMX Devices</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: ADC Post-Processing Block Limit Compare</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: Interrupts may Stop if INTxCONT (Continue-to-Interrupt Mode) is not Set</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: ADC Offset Trim in Different Modes</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: DMA Read of Stale Result</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: Random Conversion Errors</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: ADC PPB Event Trigger (ADCx_EVT) to ePWM Digital Compare Submodule</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: 12-Bit Switch Resistance</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: 12-Bit Input Capacitance When Switching Channel Groups</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: Functionality of V&lt;sub&gt;REFLO&lt;/sub&gt; Pins</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: Sensitivity to ESD Events</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: ADC Input Multiplexer Connection at Beginning of Acquisition Window</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: ADC Sparkle Codes</td>
<td>Yes</td>
</tr>
<tr>
<td>ADC: ADC Linearity Performance</td>
<td>Yes</td>
</tr>
<tr>
<td>XRES may Toggle During Power Up</td>
<td>Yes</td>
</tr>
<tr>
<td>USB: USB DMA Event Triggers are not Supported</td>
<td>Yes</td>
</tr>
<tr>
<td>VREG: VREG Will be Enabled During Power Up Irrespective of VREGENZ</td>
<td>Yes</td>
</tr>
<tr>
<td>Flash: A Single-Bit ECC Error May Cause Endless Calls to Single-Bit-Error ISR</td>
<td>Yes</td>
</tr>
<tr>
<td>Flash: Minimum Programming Word Size</td>
<td>Yes</td>
</tr>
<tr>
<td>Flash: Reset of CPU2 While it has Pump Ownership Can Cause Erroneous Flash Reads From CPU1</td>
<td>Yes</td>
</tr>
<tr>
<td>ePIE: Spurious VCU Interrupt (ePIE 12.6) Can Occur When First Enabled</td>
<td>Yes</td>
</tr>
<tr>
<td>eQEP: Position Counter Incorrectly Reset on Direction Change During Index</td>
<td>Yes</td>
</tr>
<tr>
<td>eQEP: eQEP Inputs in GPIO Asynchronous Mode</td>
<td>Yes</td>
</tr>
<tr>
<td>PLL: May Not Lock On the First Lock Attempt</td>
<td>Yes</td>
</tr>
<tr>
<td>PLL: Power Down and Bypass May Take up to 120 SYSCLK Cycles to be Effective</td>
<td>Yes</td>
</tr>
<tr>
<td>SDFM: Data Filter Output Does Not Saturate at Maximum Value With Sinc3 and OSR = 256</td>
<td>Yes</td>
</tr>
<tr>
<td>SDFM: Spurious Data Acknowledge Event When Data Filter is Configured and Enabled for the First Time</td>
<td>Yes</td>
</tr>
<tr>
<td>SDFM: Spurious Data Acknowledge Event When Data Filter is Synchronized Using PWM FMRRES Signal</td>
<td>Yes</td>
</tr>
<tr>
<td>SDFM: Comparator Filter Module may Generate Spurious Over-Value and Under-Value Conditions</td>
<td>Yes</td>
</tr>
<tr>
<td>SDFM: Dynamically Changing Threshold Settings (LLT, HLT), Filter Type, or COSR Settings Will Trigger Spurious Comparator Events</td>
<td>Yes</td>
</tr>
<tr>
<td>SDFM: Dynamically Changing Data Filter Settings (Such as Filter Type or DOSR) Will Trigger Spurious Data Acknowledge Events</td>
<td>Yes</td>
</tr>
<tr>
<td>FPU: FPU-to-CPU Register Move Operation Preceded by Any FPU 2p Operation</td>
<td>Yes</td>
</tr>
<tr>
<td>FPU: LUF, LVF Flags are Invalid for the EINVF32 and EISQRTF32 Instructions</td>
<td>Yes</td>
</tr>
<tr>
<td>Memory: Prefetching Beyond Valid Memory</td>
<td>Yes</td>
</tr>
<tr>
<td>INTOSC: V&lt;sub&gt;DDINTOSC&lt;/sub&gt; Powered Without V&lt;sub&gt;DD&lt;/sub&gt; Can Cause INTOSC Frequency Drift</td>
<td>Yes</td>
</tr>
<tr>
<td>Low-Power Modes: Power Down Flash or Maintain Minimum Device Activity</td>
<td>Yes</td>
</tr>
<tr>
<td>I2C: SDA and SCL Open-Drain Output Buffer Issue</td>
<td>Yes</td>
</tr>
<tr>
<td>TITLE</td>
<td>SILICON REVISION(S) AFFECTED</td>
</tr>
<tr>
<td>-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
<td>-------------------------------</td>
</tr>
<tr>
<td>ePWM: An ePWM Glitch can Occur if a Trip Remains Active at the End of the Blanking Window</td>
<td>Yes</td>
</tr>
<tr>
<td>ePWM: ePWM Dead-Band Delay Value Cannot be Set to 0 When Using Shadow Load Mode for RED/FED</td>
<td>Yes</td>
</tr>
<tr>
<td>SYSTEM: Multiple Successive Writes to CLKSRCCCTL1 Can Cause a System Hang</td>
<td>Yes</td>
</tr>
<tr>
<td>CMPSS: COMPxLATCH May Not Clear Properly Under Certain Conditions</td>
<td>Yes</td>
</tr>
<tr>
<td>CMPSS: Ramp Generator May Not Start Under Certain Conditions</td>
<td>Yes</td>
</tr>
<tr>
<td>CMPSS: CMPIN4N, CMPIN4P, CMPIN5N, and CMPIN5P Not Available</td>
<td>Yes</td>
</tr>
<tr>
<td>GPIO: Open-Drain Configuration May Drive a Short High Pulse</td>
<td>Yes</td>
</tr>
<tr>
<td>GPIO: GPIO0–GPIO7, GPIO46, GPIO47 Shunt to Vss Due to Fast Transients at High Temperature</td>
<td>Yes</td>
</tr>
<tr>
<td>During DCAN FIFO Mode, Received Messages May be Placed Out of Order in the FIFO Buffer</td>
<td>Yes</td>
</tr>
<tr>
<td>Boot ROM: Calling SCI Bootloader from Application</td>
<td>Yes</td>
</tr>
<tr>
<td>Boot ROM: Using CPU1 Wait Boot or CPU2 Idle Mode</td>
<td>Yes</td>
</tr>
<tr>
<td>Boot ROM: Device Will Hang During Boot if X1 Clock Source is not Present</td>
<td>Yes</td>
</tr>
<tr>
<td>HRPWM: HRCNFG Register Reads and Bit-Wise Writes</td>
<td>Yes</td>
</tr>
<tr>
<td>SYSBIOS in ROM References Different Flash Sector (Changed From Sector A to Sector B)</td>
<td>Yes</td>
</tr>
<tr>
<td>McBSP: McBSP Transmit in SPI Slave Mode</td>
<td>Yes</td>
</tr>
<tr>
<td>Crystal: Maximum Equivalent Series Resistance (ESR) Values are Reduced</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Table 4. Table of Contents for Advisories

<table>
<thead>
<tr>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Advisory — Analog Bandgap References</td>
<td>8</td>
</tr>
<tr>
<td>Advisory — Analog Trim of Some TMX Devices</td>
<td>9</td>
</tr>
<tr>
<td>Advisory — ADC: ADC Post-Processing Block Limit Compare</td>
<td>10</td>
</tr>
<tr>
<td>Advisory — ADC: Interrupts may Stop if INTxCONT (Continue-to-Interrupt Mode) is not Set</td>
<td>10</td>
</tr>
<tr>
<td>Advisory — ADC: ADC Offset Trim in Different Modes</td>
<td>11</td>
</tr>
<tr>
<td>Advisory — ADC: DMA Read of Stale Result</td>
<td>11</td>
</tr>
<tr>
<td>Advisory — ADC: Random Conversion Errors</td>
<td>12</td>
</tr>
<tr>
<td>Advisory — ADC: ADC PPB Event Trigger (ADCxEVT) to ePWM Digital Compare Submodule</td>
<td>12</td>
</tr>
<tr>
<td>Advisory — ADC: 12-Bit Switch Resistance</td>
<td>12</td>
</tr>
<tr>
<td>Advisory — ADC: 12-Bit Input Capacitance When Switching Channel Groups</td>
<td>13</td>
</tr>
<tr>
<td>Advisory — ADC: Functionality of VINREF pins</td>
<td>13</td>
</tr>
<tr>
<td>Advisory — ADC: Sensitivity to ESD Events</td>
<td>13</td>
</tr>
<tr>
<td>Advisory — ADC: ADC Input Multiplexer Connection at Beginning of Acquisition Window</td>
<td>14</td>
</tr>
<tr>
<td>Advisory — ADC: ADC Sparkle Codes</td>
<td>15</td>
</tr>
<tr>
<td>Advisory — ADC: ADC Linearity Performance</td>
<td>15</td>
</tr>
<tr>
<td>Advisory — XRS may Toggle During Power Up</td>
<td>16</td>
</tr>
<tr>
<td>Advisory — USB: USB DMA Event Triggers are not Supported</td>
<td>16</td>
</tr>
<tr>
<td>Advisory — VREG: VREG Will be Enabled During Power Up Irrespective of VREGENZ</td>
<td>16</td>
</tr>
<tr>
<td>Advisory — Flash: A Single-Bit ECC Error May Cause Endless Calls to Single-Bit-Error ISR</td>
<td>17</td>
</tr>
<tr>
<td>Advisory — Flash: Minimum Programming Word Size</td>
<td>17</td>
</tr>
<tr>
<td>Advisory — Flash: Reset of CPU2 While it has Pump Ownership Can Cause Erroneous Flash Reads From CPU1</td>
<td>18</td>
</tr>
<tr>
<td>Advisory — ePIE: Spurious VCU Interrupt (ePIE 12.6) Can Occur When First Enabled</td>
<td>19</td>
</tr>
<tr>
<td>Advisory — eQEP: Position Counter Incorrectly Reset on Direction Change During Index</td>
<td>20</td>
</tr>
<tr>
<td>Advisory</td>
<td>Description</td>
</tr>
<tr>
<td>----------</td>
<td>-------------</td>
</tr>
<tr>
<td>— eQEP: eQEP Inputs in GPIO Asynchronous Mode</td>
<td></td>
</tr>
<tr>
<td>— PLL: May Not Lock on the First Lock Attempt</td>
<td></td>
</tr>
<tr>
<td>— PLL: Power Down and Bypass May Take up to 120 SYSCLK Cycles to be Effective</td>
<td></td>
</tr>
<tr>
<td>— SDFM: Data Filter Output Does Not Saturate at Maximum Value With Sinc3 and OSR = 256</td>
<td></td>
</tr>
<tr>
<td>— SDFM: Spurious Data Acknowledge Event When Data Filter is Configured and Enabled for the First Time</td>
<td></td>
</tr>
<tr>
<td>— SDFM: Spurious Data Acknowledge Event When Data Filter is Synchronized Using PWM FILRES Signal</td>
<td></td>
</tr>
<tr>
<td>— SDFM: Comparator Filter Module may Generate Spurious Over-Value and Under-Value Conditions</td>
<td></td>
</tr>
<tr>
<td>— SDFM: Dynamically Changing Threshold Settings (LLT, HLT), Filter Type, or COSR Settings Will Trigger Spurious Comparator Events</td>
<td></td>
</tr>
<tr>
<td>— SDFM: Dynamically Changing Data Filter Settings (Such as Filter Type or DOSR) Will Trigger Spurious Data Acknowledge Events</td>
<td></td>
</tr>
<tr>
<td>— FPU: FPU-to-CPU Register Move Operation Preceded by Any FPU 2p Operation</td>
<td></td>
</tr>
<tr>
<td>— FPU: LUF, LVF Flags are Invalid for the EINVF32 and EISQRTF32 Instructions</td>
<td></td>
</tr>
<tr>
<td>— Memory: Prefetching Beyond Valid Memory</td>
<td></td>
</tr>
<tr>
<td>— INTOSC: V_{DDOsc} Powered Without V_{DD} Can Cause INTOSC Frequency Drift</td>
<td></td>
</tr>
<tr>
<td>— Low-Power Modes: Power Down Flash or Maintain Minimum Device Activity</td>
<td></td>
</tr>
<tr>
<td>— I2C: SDA and SCL Open-Drain Output Buffer Issue</td>
<td></td>
</tr>
<tr>
<td>— ePWM: An ePWM Glitch can Occur if a Trip Remains Active at the End of the Blanking Window</td>
<td></td>
</tr>
<tr>
<td>— ePWM: ePWM Dead-Band Delay Value Cannot be Set to 0 When Using Shadow Load Mode for RED/FED</td>
<td></td>
</tr>
<tr>
<td>— SYSTEM: Multiple Successive Writes to CLKSRCCTL1 Can Cause a System Hang</td>
<td></td>
</tr>
<tr>
<td>— CMPSS: COMPxLATCH May Not Clear Properly Under Certain Conditions</td>
<td></td>
</tr>
<tr>
<td>— CMPSS: Ramp Generator May Not Start Under Certain Conditions</td>
<td></td>
</tr>
<tr>
<td>— CMPSS: CMPIN4N, CMPIN4P, CMPIN5N, and CMPIN5P Not Available</td>
<td></td>
</tr>
<tr>
<td>— GPIO: Open-Drain Configuration May Drive a Short High Pulse</td>
<td></td>
</tr>
<tr>
<td>— GPIO: GPIO0–GPIO7, GPIO46, GPIO47 Shunt to V_{SS} Due to Fast Transients at High Temperature</td>
<td></td>
</tr>
<tr>
<td>— During DCAN FIFO Mode, Received Messages May be Placed Out of Order in the FIFO Buffer</td>
<td></td>
</tr>
<tr>
<td>— Boot ROM: Calling SCI Bootloader from Application</td>
<td></td>
</tr>
<tr>
<td>— Boot ROM: Using CPU1 Wait Boot or CPU2 Idle Mode</td>
<td></td>
</tr>
<tr>
<td>— Boot ROM: Device Will Hang During Boot if X1 Clock Source is not Present</td>
<td></td>
</tr>
<tr>
<td>— HRPWM: HRCNFG Register Reads and Bit-Wise Writes</td>
<td></td>
</tr>
<tr>
<td>— SYSBIOS in ROM References Different Flash Sector (Changed From Sector A to Sector B)</td>
<td></td>
</tr>
<tr>
<td>— McBSP: McBSP Transmit in SPI Slave Mode</td>
<td></td>
</tr>
<tr>
<td>— Crystal: Maximum Equivalent Series Resistance (ESR) Values are Reduced</td>
<td></td>
</tr>
</tbody>
</table>
Advisory

**Analog Bandgap References**

**Revision(s) Affected**

0, A, B, C

**Details**

The Analog Subsystem includes internal bandgap reference circuits that are shared by the embedded analog modules. Table 5 shows the bandgap usage by module.

<table>
<thead>
<tr>
<th>BANDGAP</th>
<th>ADC</th>
<th>BUFFERED DAC</th>
<th>CMPSS</th>
</tr>
</thead>
<tbody>
<tr>
<td>BGA</td>
<td>ADCA</td>
<td>DACA</td>
<td>CMPSS1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DACB</td>
<td>CMPSS2</td>
</tr>
<tr>
<td>BGB</td>
<td>ADCB</td>
<td>DACC</td>
<td>CMPSS3</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>CMPSS4</td>
</tr>
<tr>
<td>BGC</td>
<td>ADCC</td>
<td></td>
<td>CMPSS5</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>CMPSS6</td>
</tr>
<tr>
<td>BGD</td>
<td>ADCD</td>
<td></td>
<td>CMPSS7</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>CMPSS8</td>
</tr>
</tbody>
</table>

Each bandgap reference—BGA, BGB, BGC, or BGD—will power up when one or more of the dependent modules are enabled. An active bandgap reference will power down if all dependent modules are disabled.

For example, bandgap B (BGB) is powered down unless one or more of the following register bits are set:

- AdcbRegs.ADCCTL1.bit.ADCPWDNZ
- DaccRegs.DACOUTEN.bit.DACOUTEN
- Cmpss3Regs.COMPCTL.bit.COMPDACE
- Cmpss4Regs.COMPCTL.bit.COMPDACE

The CMPSS and GPDAC power-up time specification in the *TMS320F2837xD Dual-Core Microcontrollers Data Manual* previously did not account for the bandgap power-up time. This 10-µs value has been increased to 500 µs to account for the bandgap power-up time.

**Workaround(s)**

If your application was utilizing a power-up time of 10 µs for the CMPSS and GPDAC, you do not need to increase it to 500 µs if the respective ADC on that bandgap was turned on before the CMPSS and GPDAC, and the ADC power-up time of 500 µs was adhered to.

For simplicity, it is recommended that 500 µs be used as the power-up time for both CMPSS and GPDAC.
Advisory

**Analog Trim of Some TMX Devices**

**Revision(s) Affected**

0, A, B

**Details**

Some TMX samples may not have analog trims programmed. This could degrade the performance of the ADC, buffered DAC, and internal oscillators. A value of all zeros in these trim registers due to lack of trim will have the following impact.

<table>
<thead>
<tr>
<th>TRIM</th>
<th>REGISTER</th>
<th>IMPACT OF UNTRIMMED REGISTER</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC reference</td>
<td>AnalogSubsysRegs.ANAREFTRIMA</td>
<td>Degraded performance of the ADC for all specifications.</td>
</tr>
<tr>
<td></td>
<td>AnalogSubsysRegs.ANAREFTRIMB</td>
<td></td>
</tr>
<tr>
<td></td>
<td>AnalogSubsysRegs.ANAREFTRIMC</td>
<td></td>
</tr>
<tr>
<td></td>
<td>AnalogSubsysRegs.ANAREFTRIMD</td>
<td></td>
</tr>
<tr>
<td>ADC linearity</td>
<td>AdcaRegs.ADCINLTRIM1-6</td>
<td>Degraded INL and DNL specifications of the ADC in 16-bit mode. No workaround available.</td>
</tr>
<tr>
<td></td>
<td>AdcbRegs.ADCINLTRIM1-6</td>
<td></td>
</tr>
<tr>
<td></td>
<td>AdccRegs.ADCINLTRIM1-6</td>
<td></td>
</tr>
<tr>
<td></td>
<td>AdcdRegs.ADCINLTRIM1-6</td>
<td></td>
</tr>
<tr>
<td>ADC offset</td>
<td>AdcaRegs.ADCOFFTRIM</td>
<td>Degraded performance of the ADC offset error specification.</td>
</tr>
<tr>
<td></td>
<td>AdcbRegs.ADCOFFTRIM</td>
<td></td>
</tr>
<tr>
<td></td>
<td>AdccRegs.ADCOFFTRIM</td>
<td></td>
</tr>
<tr>
<td></td>
<td>AdcdRegs.ADCOFFTRIM</td>
<td></td>
</tr>
<tr>
<td>Internal oscillator</td>
<td>AnalogSubsysRegs.INTOSC1TRIM</td>
<td>Degraded frequency accuracy and temperature drift of the internal oscillators.</td>
</tr>
<tr>
<td></td>
<td>AnalogSubsysRegs.INTOSC2TRIM</td>
<td></td>
</tr>
<tr>
<td>Buffered DAC offset</td>
<td>DacaRegs.DACTRIM</td>
<td>Degraded offset error specification of the buffered DAC. No workaround available.</td>
</tr>
<tr>
<td></td>
<td>DacbRegs.DACTRIM</td>
<td></td>
</tr>
<tr>
<td></td>
<td>DaccRegs.DACTRIM</td>
<td></td>
</tr>
</tbody>
</table>

**Workaround(s)**

The following workarounds can be used for improved performance, though it still may not meet data sheet specifications.

To determine if a device is TMX in software, check the status of the PARTIDL[QUAL]. If this field is 0, the device is TMX. PARTIDL[QUAL] can be read via the function call SysCtl_getDeviceParametric(SYSCTL_DEVICE_QUAL). This check is implemented in the Device_init() function, which will then call the Device_configureTMXAnalogTrim() function if needed. The user can place any additional self-calibration or static calibration code in the Device_configureTMXAnalogTrim() function.

If the **ADC reference trim** registers contain all zeros, write the static reference trim value of 0x7BDD to the reference trim register for all ADCs.

Missing **ADC offset trim** can be generated by following the instructions in the "ADC Zero Offset Calibration" section of the *TMS320F2837xD Dual-Core Microcontrollers Technical Reference Manual*.

If the **internal oscillator trim** contains all zeros, the user can adjust the lowest 10 bits of the oscillator trim register between 1 (minimum) and 1023 (maximum) while observing the system clock on the XCLOCKOUT pin.
Advisory

**ADC: ADC Post-Processing Block Limit Compare**

Revision(s) Affected
0, A, B, C

Details
When using a non-zero offset reference in the ADC post-processing block (PPB), the resultant ADCPPBxRESULT can be signed. TRIPHI or TRIPLO limit compares do not function correctly with this result if it is signed.

Workaround(s)
When using the TRIPHI or TRIPLO limit compares, leave the offset reference as zero. The offset reference (and zero compare) can be used as long as the limit compares are disabled.

If the limit compares, the offset reference, and the zero-crossing compare are to be used at the same time, then two PPBs can be used. Both PPBs should be configured to use the same SOC. One PPB can implement the TRIPHI and/or TRIPLO limit compares while the other can implement offset reference subtraction and zero-crossing detection.

Advisory

**ADC: Interrupts may Stop if INTxCONT (Continue-to-Interrupt Mode) is not Set**

Revision(s) Affected
0, A, B, C

Details
If ADCINTSELxNx\[INTxCONT\] = 0, then interrupts will stop when the ADCINTFLG is set and no additional ADC interrupts will occur.

When an ADC interrupt occurs simultaneously with a software write of the ADCINTFLGCLR register, the ADCINTFLG will unexpectedly remain set, blocking future ADC interrupts.

Workaround(s)
1. Use Continue-to-Interrupt Mode to prevent the ADCINTFLG from blocking additional ADC interrupts:

   ADCINTSEL1N2[INT1CONT] = 1;
   ADCINTSEL1N2[INT2CONT] = 1;
   ADCINTSEL3N4[INT3CONT] = 1;
   ADCINTSEL3N4[INT4CONT] = 1;

2. Ensure there is always sufficient time to service the ADC ISR and clear the ADCINTFLG before the next ADC interrupt occurs to avoid this condition.

3. Check for an overflow condition in the ISR when clearing the ADCINTFLG. Check ADCINTOVF immediately after writing to ADCINTFLGCLR; if it is set, then write ADCINTFLGCLR a second time to ensure the ADCINTFLG is cleared. The ADCINTOVF register will be set, indicating an ADC conversion interrupt was lost.

   AdcaRegs.ADCINTFLGCLR.bit.ADCINT1 = 1; //clear INT1 flag
   if(1 == AdcaRegs.ADCINTOVF.bit.ADCINT1) //ADCINT overflow
   {
     AdcaRegs.ADCINTFLGCLR.bit.ADCINT1 = 1; //clear INT1 again
     // If the ADCINTOVF condition will be ignored by the application
     // then clear the flag here by writing 1 to ADCINTOVFCLR.
     // If there is a ADCINTOVF handling routine, then either insert
     // that code and clear the ADCINTOVF flag here or do not clear
     // the ADCINTOVF here so the external routine will detect the
     // condition.
     // AdcaRegs.ADCINTOVFCLR.bit.ADCINT1 = 1; // clear OVF
   }
### Advisory

**ADC: ADC Offset Trim in Different Modes**

**Revision(s) Affected**
0, A, B, C

**Details**
A different offset trim is required when switching between 12-bit and 16-bit resolution and when switching between single-ended and differential signaling mode.

**Workaround(s)**
Whenever setting the resolution or signal mode of the ADC, use the “AdcSetMode” function in C2000Ware. This will ensure the correct trims are loaded into the offset trim register. Note that on start-up, trims will be loaded for 12-bit, single-ended operation.

### Advisory

**ADC: DMA Read of Stale Result**

**Revision(s) Affected**
0, A, B, C

**Details**
The ADCINT flag can be set before the ADCRESULT value is latched (see the \( t_{\text{LAT}} \) and \( t_{\text{INT(LATE)}} \) columns in the ADC Timings tables of the [TMS320F2837xD Dual-Core Microcontrollers Data Manual](https://www.ti.com/lit/ds/symlink/tms320f2837d.pdf)). The DMA can read the ADCRESULT value as soon as 3 cycles after the ADCINT trigger is set. As a result, the DMA could read a prior ADCRESULT value when the user expects the latest result if all of the following are true:

- The ADC is in late interrupt mode.
- The ADC operates in a mode where \( t_{\text{INT(LATE)}} \) occurs 3 or more cycles before \( t_{\text{LAT}} \) (ADCCOL2 [PRESCALE] > 2 for 12-bit mode).
- The DMA is triggered from the ADCINT signal.
- The DMA immediately reads the ADCRESULT value associated with that ADCINT signal without reading any other values first.
- The DMA was idle when it received the ADCINT trigger.

Only the DMA reads listed above could result in reads of stale data; the following non-DMA methods will always read the expected data:

- The ADCINT flag triggers a CLA task.
- The ADCINT flag triggers a CPU ISR.
- The CPU polls the ADCINT flag.

**Workaround(s)**
Trigger two DMA channels from the ADCINT flag. The first channel acts as a dummy transaction. This will result in enough delay that the second channel will always read the fresh ADC result.
Advisory | **ADC: Random Conversion Errors**
--- | ---
Revision(s) Affected | 0, A, B
Details | The ADC may have errors at a rate as high as 1 in $10^{6.5}$ ADC conversions in 12-bit mode and as high as 1 in $10^{5.75}$ conversions in 16-bit mode. When a conversion error occurs, it will be a significant random jump in the digital output of the ADC without a corresponding change in the ADC input voltage, otherwise known as a "sparkle code". The magnitude of this jump will typically be in the range of 20 LSBs to 200 LSBs; however, larger or smaller jumps may occur.

Workaround(s) | For the revisions affected, the error rate will be lower than 1 error in $10^{14.5}$ ADC conversions for both 12-bit mode and 16-bit mode when all of the following configurations are used:
- The S+H duration is at least 320 ns
- ADCCLK is 40 MHz or less
- ADCCLK prescale is a whole number: /1.0, /2.0, /3.0, /4.0, /5.0, /6.0, /7.0, or /8.0
- The value of 0x7000 is written to memory locations 0x0000 743F, 0x0000 74BF, 0x0000 753F, and 0x0000 75BF (writing this value is only valid when the ADCCLK prescale is a whole number).

Advisory | **ADC: ADC PPB Event Trigger (ADCxEVT) to ePWM Digital Compare Submodule**
--- | ---
Revision(s) Affected | 0, A, B
Details | The ADCxEVT trigger to the ePWM digital compare submodule may not be detected by the ePWM.

Workaround(s) | The ADCxEVT can generate an ADCx_EVT interrupt to the PIE. The ISR can be used to perform the desired task in software.

Advisory | **ADC: 12-Bit Switch Resistance**
--- | ---
Revision(s) Affected | 0, A, B
Details | The ADC input model should be used to select the sample-and-hold (S+H) duration for each ADC input. For the revisions affected, the 12-bit input model under-estimates the value of the sampling switch resistance ($R_{on}$). A $R_{on}$ value of 2 kΩ should be used to select the S+H duration for these revisions.

Workaround(s) | For the revisions affected, the S+H duration should be chosen to account for the additional switch resistance.
Advisory

**ADC: 12-Bit Input Capacitance When Switching Channel Groups**

**Revision(s) Affected** 0, A, B

**Details** The ADC input model should be used to select the sample-and-hold (S+H) duration for each ADC input. For the revisions affected, if the currently converting channel is an even-numbered channel and the previously converted channel was an odd-numbered channel (or vice versa), then the 12-bit input model will not accurately predict ADC input performance. Under these conditions, an additional capacitance should be added to the model. This capacitance has a value of 11.5 pF and should be placed between the S+H switch and \( R_{on} \) as shown in Figure 3.

**Figure 3. Single-Ended Input Model**

**Workaround(s)** For the revisions affected, when subsequent conversions switch between channel groups, the S+H duration should be chosen to account for the additional capacitance.

---

Advisory

**ADC: Functionality of \( V_{REFLO} \) Pins**

**Revision(s) Affected** 0, A

**Details** The \( V_{REFLO} \) pins on Revision 0 and Revision A silicon are not connected. \( V_{REFLO} \) functionality for all ADCs is provided by an internal connection to \( V_{SSA} \) on these revisions. This may result in increased ADC noise and increased ADC-to-ADC crosstalk.

It is recommended that all \( V_{REFLO} \) pins be connected to either \( V_{SSA} \) or to 0-V low reference voltage for these device revisions. This will allow printed circuit boards to be compatible with future devices.

**Workaround(s)** None

---

Advisory

**ADC: Sensitivity to ESD Events**

**Revision(s) Affected** 0, A

**Details** These TMX revisions have shown sensitivity to ESD damage when safe handling procedures are not strictly followed. Specifically, the ADC performance can be degraded after an ESD event.

**Workaround(s)** TI always recommends best practice ESD safe device handling. For these TMX revisions, extra care should be taken to ensure proper ESD handling procedures are followed (that is, use ESD mats, wrist- straps, ionizers, and so forth). If ADC performance becomes degraded, replace the device.
<table>
<thead>
<tr>
<th>Advisory</th>
<th><strong>ADC: ADC Input Multiplexer Connection at Beginning of Acquisition Window</strong></th>
</tr>
</thead>
<tbody>
<tr>
<td>Revision(s) Affected</td>
<td>0, A</td>
</tr>
<tr>
<td>Details</td>
<td>The input of the ADC may experience a brief connection to either $V_{SSA}$ or another input channel at the beginning of the sample-and-hold phase of the conversion. The conditions where this occurs are summarized below:</td>
</tr>
<tr>
<td></td>
<td>• If the previously converted channel is the same as the currently converting channel, then <strong>no additional connection occurs</strong>.</td>
</tr>
<tr>
<td></td>
<td>• If the previously converted channel and the currently converting channel are both odd-numbered channels or both even-numbered channels (for example, A6 and A14), then <strong>the two channels will be briefly connected</strong>.</td>
</tr>
<tr>
<td></td>
<td>• If the previously converted channel and the currently converting channel are not both odd-numbered channels or not both even-numbered channels (for example, A6 and A15), then <strong>the currently converting channel will be briefly connected to $V_{SSA}$</strong>.</td>
</tr>
<tr>
<td></td>
<td>In the worst case, the connection resistance could be as low as 30 $\Omega$ and the duration of the connection could be as long as 5 ns.</td>
</tr>
<tr>
<td>Workaround(s)</td>
<td>This typically will not present a significant issue for low-impedance signal sources (for example, an op-amp). For high-impedance sources, it may be necessary to increase the duration of the acquisition window beyond what would be suggested by the characteristics of the ADC input model.</td>
</tr>
</tbody>
</table>
### Advisory

#### ADC: ADC Sparkle Codes

**Revision(s) Affected**: 0, A  

**Details**: The ADC may give conversion results with large random errors (sparkle codes). When present, this is typically observed as a large jump in the conversion result for a single code while sampling a continuously varying waveform.

**Workaround(s)**: Bad codes can be reduced by writing the value 0x7000 to memory locations 0x0000 743F, 0x0000 74BF, 0x0000 753F, and 0x0000 75BF.

*This workaround is valid only on the revisions affected.*

### Advisory

#### ADC: ADC Linearity Performance

**Revision(s) Affected**: 0  

**Details**: INL/DNL performance does not meet data sheet specifications. For 16-bit mode, typical performance is: INL = ±12 LSBs, DNL = [+1.5,-1] LSBs. Missing codes are present every 512 codes, in sets of up to 16 missing codes in a row. For 12-bit mode, typical performance is: INL = ±4 LSB, DNL = [+1, -1] LSBs. Missing codes are present every 128 codes, in sets of up to 4 missing codes in a row.

**Workaround(s)**: None
Advisory: **XRS may Toggle During Power Up**

**Revision(s) Affected:** 0, A, B

**Details:** During device power up, the XRS pin may toggle high prematurely. After the V_{DDIO} and V_{DD} supplies reach the recommended operation conditions, the XRS pin behavior will be per the pin description. This is only an issue with the external state of the XRS pin. Internally, the device will be held in reset by the POR logic until the supplies are within an acceptable range and XRS is high.

**Workaround(s):** Disregard XRS activity on the board prior to supplies reaching recommended operating conditions.

Advisory: **USB: USB DMA Event Triggers are not Supported**

**Revision(s) Affected:** 0, A, B, C

**Details:** The USB module generates inadvertent extra DMA requests, causing the FIFO to overflow (on IN endpoints) or underflow (on OUT endpoints). This causes invalid IN DATA packets (larger than the maximum packet size) and duplicate receive data.

**Workaround(s):** None

Advisory: **VREG: VREG Will be Enabled During Power Up Irrespective of VREGENZ**

**Revision(s) Affected:** 0, A, B

**Details:** During power up of the 3.3-V V_{DDIO}, the internal Voltage Regulator (VREG) will be active until the 1.2-V V_{DD} supply reaches approximately 0.7 V. After this time, the VREGENZ pin tied to V_{DDIO} will disable the internal VREG. This will not impact device operation.

**Workaround(s):** None
**Advisory**  
**Flash: A Single-Bit ECC Error May Cause Endless Calls to Single-Bit-Error ISR**

<table>
<thead>
<tr>
<th>Revision(s) Affected</th>
<th>Details</th>
<th>Workaround(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0, A, B, C</td>
<td>When a single-bit ECC error is detected, the CPU executes the single-bit-error interrupt service routine (ISR). When the ISR returns, the same instruction that caused the first error is fetched again. If the ECC error threshold (ERR_THRESHOLD.THRESHOLD) is 0, then the same error is detected and another ISR is executed. This continues in an endless loop. This sequence of events only occurs if the error is caused by a program fetch operation, not a data read.</td>
<td>Set the error threshold bit-field (ERR_THRESHOLD.THRESHOLD) to a value greater than or equal to 1. Note that the default value of the threshold bit-field is 0.</td>
</tr>
</tbody>
</table>

**Advisory**  
**Flash: Minimum Programming Word Size**

<table>
<thead>
<tr>
<th>Revision(s) Affected</th>
<th>Details</th>
<th>Workaround(s)</th>
</tr>
</thead>
</table>
| 0, A, B, C           | The Main Array flash programming must be aligned to 64-bit address boundaries and each 64-bit word may only be programmed once per write/erase cycle. Applications using Fapi_issueProgrammingCommand() in Fapi_AutoEccGeneration or Fapi_DataAndEcc modes are implicitly performing 64-bit programming since ECC is programmed for each 64 bits. Applications using Fapi_DataOnly mode with fewer than 64 bits may be impacted by this advisory. The DCSM OTP programming must be aligned to 128-bit address boundaries and each 128-bit word may only be programmed once. The exceptions are:  
1. The DCSM Zx-LINKPOINTER1 and Zx-LINKPOINTER2 values in the DCSM OTP should be programmed together, and may be programmed 1 bit at a time as required by the DCSM operation.  
2. The DCSM Zx-LINKPOINTER3 value in the DCSM OTP may be programmed 1 bit at a time as required by the DCSM operation. | All applications should follow the restrictions outlined in this advisory. Contact TI for devices already in production which violate this advisory. |
Advisory

**Flash: Reset of CPU2 While it has Pump Ownership Can Cause Erroneous Flash Reads From CPU1**

Revision(s) Affected

0, A

Details

If the CPU2 Subsystem is reset while it owns the flash pump semaphore, then the flash pump itself will also reset. Since the flash pump is also used by the CPU1 Subsystem, any instruction fetch or data read from flash by CPU1 will return invalid data. This will result in a hard fault, incorrect program execution, or an unspecified error in the application.

This erratum does not apply if the CPU2 Subsystem never writes to the PUMPREQUEST register to take ownership of the flash pump semaphore.

Workaround(s)

CPU1 must not access flash while CPU2 holds the flash pump semaphore ownership. The following steps describe how this can be achieved:

1. At application start-up, CPU2 reads the PUMPREQUEST semaphore register. If it is the owner, CPU2 relinquishes the flash pump semaphore.
2. When CPU2 wants to own the flash pump semaphore, it must notify CPU1 and wait for an acknowledgement.
3. The CPU1 application branches to RAM and notifies CPU2 that it has done so. Any data being accessed by CPU1 must also reside in RAM at this time.
4. CPU2 takes ownership of the semaphore.
5. CPU1 will refrain from accessing the flash until CPU2 releases ownership of the flash pump semaphore.
Advisory  

**ePIE: Spurious VCU Interrupt (ePIE 12.6) Can Occur When First Enabled**

**Revision(s) Affected**  
0, A, B

**Details**  
The VCU-II can power up in a state which incorrectly sets the VCU VSTATUS[DIVE] error bit and, subsequently PIEIFR12[INTx6], when the CPU is released from reset. When the VCU interrupt enable PIEIER12[INTx6] is enabled for the first time by the application, a spurious interrupt can occur due to the erroneous pending interrupt.

**Workaround(s)**  
Before enabling VCU interrupt 12.6, execute the following instructions to avoid the spurious interrupt.

```c
// Clear VCU divide by zero status  
asm(" VCLRDIVE");  
// Clear PIE interrupt for VCU  
PieCtrlRegs.PIEIFR12.bit.INTx6 = 0;
```

Beginning with revision C silicon, the Boot ROM will perform the above workaround before branching to the application.
**Advisory**

**eQEP: Position Counter Incorrectly Reset on Direction Change During Index**

**Revision(s) Affected**

0, A, B, C

**Details**

While using the PCRM = 0 configuration, if the direction change occurs when the index input is active, the position counter (QPOSCNT) could be reset erroneously, resulting in an unexpected change in the counter value. This could result in a change of up to ±4 counts from the expected value of the position counter and lead to unexpected subsequent setting of the error flags.

While using the PCRM = 0 configuration [that is, Position Counter Reset on Index Event (QEPCTL[PCRM] = 00)], if the index event occurs during the forward movement, then the position counter is reset to 0 on the next eQEP clock. If the index event occurs during the reverse movement, then the position counter is reset to the value in the QPOSMAX register on the next eQEP clock. The eQEP peripheral records the occurrence of the first index marker (QEPSTS[FIMF]) and direction on the first index event marker (QEPSTS[FIDF]) in QEPSTS registers. It also remembers the quadrature edge on the first index marker so that same relative quadrature transition is used for index event reset operation.

If the direction change occurs while the index pulse is active, the module would still continue to look for the relative quadrature transition for performing the position counter reset. This results in an unexpected change in the position counter value.

The next index event without a simultaneous direction change will reset the counter properly and work as expected.

**Workaround(s)**

Do not use the PCRM = 0 configuration if the direction change could occur while the index is active and the resultant change of the position counter value could affect the application.

Other options for performing position counter reset, if appropriate for the application [such as Index Event Initialization (IEI)], do not have this issue.

---

**Advisory**

**eQEP: eQEP Inputs in GPIO Asynchronous Mode**

**Revision(s) Affected**

0, A, B, C

**Details**

If any of the eQEP input pins are configured for GPIO asynchronous input mode via the GPxQSELn registers, the eQEP module may not operate properly because the eQEP peripheral assumes the presence of external synchronization to SYSCLKOUT on inputs to the module. For example, QPOSCNT may not reset or latch properly, and pulses on the input pins may be missed.

For proper operation of the eQEP module, input GPIO pins should be configured via the GPxQSELn registers for synchronous input mode (with or without qualification), which is the default state of the GPxQSEL registers at reset. All existing eQEP peripheral examples supplied by TI also configure the GPIO inputs for synchronous input mode.

The asynchronous mode should not be used for eQEP module input pins.

**Workaround(s)**

Configure GPIO inputs configured as eQEP pins for non-asynchronous mode (any GPxQSELn register option except “11b = Asynchronous”).
**Advisory**  
**PLL: May Not Lock on the First Lock Attempt**

**Revision(s) Affected**  
0, A, B, C

**Details**  
The PLL may not start properly at device power up or wake up from Hibernate. The PLLSTS[LOCKS] bit is set, but the PLL does not produce a clock.

Once the PLL has properly started, the PLL can be disabled and reenabled with no issues and will stay locked. However, the PLL lock problem could reoccur on a subsequent power-up or Hibernate cycle.

If the SYSPLL has not properly started and is selected as the CPU clock source, the CPU will stop executing instructions. The occurrence rate of this transient issue is low and after an initial occurrence, this issue may not be subsequently observed in the system again. Implementation of the workaround reduces the rate of occurrence.

This advisory applies to both PLLs, with a different workaround for each.

**Workaround(s)**

**SYSPLL Workaround:**

Repeated lock attempts will reduce the likelihood of seeing the condition on the final attempt. TI recommends a minimum of five lock sequences in succession when the PLL is configured the first time after a power up. A lock sequence means disabling the PLL, starting the PLL locking, and waiting for the LOCKS bit to set. After the final sequence, the clock source is switched to use the PLL output as normal.

The Watchdog timer can be used to detect that the condition has occurred because it is not clocked by the PLL output. The Watchdog should be enabled before selecting the PLL as the clock source and configured to reset the device. If the PLL is not producing a clock, the Watchdog will reset the device and the user initialization software will therefore repeat the PLL initialization.

Many applications do not have a different initialization sequence for a Watchdog-initiated reset; for these applications, no further action is required. For applications that do use a different device initialization sequence when a Watchdog reset is detected, a flag can be used to identify the Watchdog reset as a PLL cause. The SYSDBGCTL[BIT_0] bit (which is bit 0 at 0x0005D12C) can be set active during the PLL lock sequence and used to distinguish a Watchdog PLL retry attempt versus a different Watchdog reset source.

The SYSPLLSTS[SLIPS] should also be checked immediately after setting the PLL as the SYSCLK source with SYSPLLCTL1[PLLCLKEN]. If SLIPS indicates a PLL slip, then the PLL should be disabled and locked again until there are no slips detected.

See the C2000Ware InitSysPll() function for an example implementation of this workaround, as well as the DriverLib function SysCtl_setClock().

The workaround can also be applied at the System level by a supervisor resetting the device if it is not responding.
AUXPLL Workaround:

CPU Timer 2 can be used to detect that the AUXPLL is active before it is used as a clock source for USB. If the AUXPLL is not active, repeat the lock attempt until successful.

The AUXPLLSTS[SLIPS] should also be checked immediately after setting the PLL as the AUXPLLCLK source with AUXPLLCTL1[PLLCLKEN]. If SLIPS indicates a PLL slip, then the PLL should be disabled and locked again until there are no slips detected.

See the C2000Ware InitAuxPll() function for an example implementation of this workaround, as well as the DriverLib function SysCtl_setAuxClock().

NOTE: The USB Boot Mode does not implement the previous workarounds. Applications using USB Boot will need to implement any retry attempts at the system level.

Advisory

PLL: Power Down and Bypass May Take up to 120 SYSCLK Cycles to be Effective

Revision(s) Affected

0, A, B, C

Details

When the PLL is powered down (that is, SYPLLCTL1.PLLLEN = 0) or bypassed (that is, SYSPLLCTL1.PLLCLKEN = 0), there is a necessary period of clock synchronization before the PLL bypass completes. During this time, if PLLSYSCLKDIV (or other clock divider) is set to a smaller value, the resulting system clock could be unexpectedly more than the rated device frequency.

Implementing the workaround below will allow the PLL bypass operation to complete before any other code is executed, ensuring expected device frequencies and proper system operation.

Workaround(s)

Add a software delay of 120 SYSCLK cycles using a NOP instruction while performing either a PLL power down or a PLL bypass operation.

Example:

```c
SY PLLCTL1.PLLCLKEN = 0; // Bypassing the PLL
asm(" RPT #120 || NOP"); // Delay of 120 SYSCLK Cycles
SY PLLCTL1.PLLLEN = 0; // Powering down the PLL
asm(" RPT #120 || NOP"); // Delay of 120 SYSCLK Cycles
```

The latest released C2000Ware, which has this workaround implemented, can be used as reference.
Advisory  **SDFM: Data Filter Output Does Not Saturate at Maximum Value With Sinc3 and OSR = 256**

**Revision(s) Affected**  0, A, B, C

**Details**  If the differential input of the Sigma-Delta Filter Module (SDFM) is greater than or equal to +FSR (full-scale differential voltage input range), then the output of the SDFM clips with a stream of ones. When this stream of ones is fed to a data filter that is configured as a sinc3 filter with an OSR = 256, the output of the filter does not saturate at the maximum value (16777215 in 32-bit mode or 32767 in 16-bit mode); but, instead roll over to the minimum value (−16777216 in 32-bit mode or −32768 in 16-bit mode).

**Workaround(s)**  Maintain the differential input of the SDFM in the specified linear input range as specified in the modulator data sheet.

Advisory  **SDFM: Spurious Data Acknowledge Event When Data Filter is Configured and Enabled for the First Time**

**Revision(s) Affected**  0, A, B, C

**Details**  When the SDFM data filter is configured and enabled for the first time, it is possible to get one spurious data acknowledge event (AFx) before the data filter settles to give correct digital data. Subsequent data acknowledge events (AFx)/DMA events occur correctly as per data filter configuration.

**Workaround(s)**  Do the following:
1. Configure and enable the SDFM data filter.
2. Delay for at least latency of data filter + 5 SD-Cx clock cycles.
3. Enable SDFM data acknowledge interrupts/DMA events.

Advisory  **SDFM: Spurious Data Acknowledge Event When Data Filter is Synchronized Using PWM FILRES Signal**

**Revision(s) Affected**  0, A, B, C

**Details**  When the SDFM data filters are synchronized using the PWM FILRES signal, it is possible to get a spurious data acknowledge event (AFx) before the data filter settles to give correct digital data. Subsequent data acknowledge events (AFx) occur correctly as per data filter configuration before the next PWM FILRES signal.

**Workaround(s)**  Do the following:
1. Choose any PWMx to work in the same time base as the PWM that generates the FILRES pulse.
2. PWMx should also interrupt the CPU/CLA at least 1.2 µs after the PWM FILRES pulse gets applied in order to clear the SDIFLG register that may be set because of the spurious data acknowledge event.
3. SDFM_CPUISR or SDFM_CLATask:
   i. Collect the required number of samples, N, after the FILRES pulse.
   ii. If the number of samples is less than or equal to N, clear the SDIFLG register; otherwise, do not clear the SDIFLG register to prevent further SDFM interrupts.
Advisory SDFM: Comparator Filter Module may Generate Spurious Over-Value and Under-Value Conditions

Revision(s) Affected 0, A, B, C

Details When interrupts are enabled in the SDFM comparator module, it may trigger spurious over-value (SDIFLG.IEHx, x = 1 to 4) or under-value (SDIFLG.IELx, x = 1 to 4) conditions. These are depicted as IELx and IEHx interrupt outputs in the “Block Diagram of One Filter Module” figure in the TMS320F2837xD Dual-Core Microcontrollers Technical Reference Manual.

Workaround(s) For silicon revisions 0 and A – Disable SDFM comparator interrupt sources to avoid spurious events. For future silicon revisions – These erroneous interrupts can be eliminated by implementing the following workaround:
• Comparator OSR (COSR) value should be greater than or equal to 5.
• After changing COSR, wait for at least latency of comparator filter and 5 SD-Cx cycles before enabling comparator interrupts SDCPARMx.IEH and SDCPARMx.IEL.

Advisory SDFM: Dynamically Changing Threshold Settings (LLT, HLT), Filter Type, or COSR Settings Will Trigger Spurious Comparator Events

Revision(s) Affected 0, A, B, C

Details When SDFM comparator settings—such as filter type, lower/upper threshold, or comparator OSR (COSR) settings—are dynamically changed during run time, spurious comparator events will be triggered. The spurious comparator event will trigger a corresponding CPU interrupt, CLA task, ePWM X-BAR events, and GPIO output X-BAR events if configured appropriately.

Workaround(s) When comparator settings need to be changed dynamically, follow the procedure below to ensure spurious comparator events do not generate a CPU interrupt or CLA task:
1. Disable the SDFM comparator interrupt.
2. Change comparator settings such as lower/upper threshold, filter type, or COSR.
3. COSR value should be greater than or equal to 5.
4. Delay for at least a latency of comparator filter + 5 SD-Cx clock cycles.
5. Enable the SDFM comparator interrupt.

When comparator settings need to be changed dynamically, follow the procedure below to ensure spurious comparator events do not trigger X-BAR events (ePWM X-BAR and GPIO output X-BAR events):
1. Disable the SDFM X-BAR trip events in the corresponding X-BAR registers (ePWM X-BAR or GPIO X-BAR event).
2. Change comparator settings such as lower/upper threshold, filter type, or COSR.
3. COSR value should be greater than or equal to 5.
4. Delay for at least a latency of comparator filter + 5 SD-Cx clock cycles.
5. Enable the SDFM X-BAR trip events in the corresponding X-BAR registers (ePWM X-BAR or GPIO X-BAR event).
Advisory

**SDFM: Dynamically Changing Data Filter Settings (Such as Filter Type or DOSR) Will Trigger Spurious Data Acknowledge Events**

**Revision(s) Affected**

0, A, B, C

**Details**

When SDFM data settings—such as filter type or DOSR settings—are dynamically changed during run time, spurious data-filter-ready events will be triggered. The spurious data-ready event will trigger a corresponding CPU interrupt, CLA task, and DMA trigger if configured appropriately.

**Workaround(s)**

When SDFM data filter settings need to be changed dynamically, follow the procedure below to ensure spurious data-filter-ready events are not generated:

1. Disable the SDFM data filter.
2. Change SDFM data filter settings such as filter type or DOSR.
3. Delay for at least a latency of data filter + 5 SD-Cx clock cycles.
4. Enable the SDFM data filter.
### Advisory

**FPU: FPU-to-CPU Register Move Operation Preceded by Any FPU 2p Operation**

**Revision(s) Affected**

0, A, B, C

**Details**

This advisory applies when a multi-cycle (2p) FPU instruction is followed by a FPU-to-CPU register transfer. If the FPU-to-CPU read instruction source register is the same as the 2p instruction destination, then the read may be of the value of the FPU register before the 2p instruction completes. This occurs because the 2p instructions rely on data-forwarding of the result during the E3 phase of the pipeline. If a pipeline stall happens to occur in the E3 phase, the result does not get forwarded in time for the read instruction.

The 2p instructions impacted by this advisory are MPYF32, ADDF32, SUBF32, and MACF32. The destination of the FPU register read must be a CPU register (ACC, P, T, XAR0...XAR7). This advisory does not apply if the register read is a FPU-to-FPU register transfer.

In the example below, the 2p instruction, MPYF32, uses R6H as its destination. The FPU register read, MOV32, uses the same register, R6H, as its source, and a CPU register as the destination. If a stall occurs in the E3 pipeline phase, then MOV32 will read the value of R6H before the MPYF32 instruction completes.

**Example of Problem:**

```plaintext
MPYF32 R6H, R5H, R0H ; 2p FPU instruction that writes to R6H
|| MOV32 *XAR7++, R4H
F32TOUI16R R3H, R4H ; delay slot
ADDF32 R2H, R2H, R0H
|| MOV32 *--SP, R2H ; alignment cycle
MOV32 @XAR3, R6H ; FPU register read of R6H
```

**Figure 4** shows the pipeline diagram of the issue when there are no stalls in the pipeline.

<table>
<thead>
<tr>
<th>Instruction</th>
<th>I1</th>
<th>I2</th>
<th>I3</th>
<th>I4</th>
</tr>
</thead>
<tbody>
<tr>
<td>MPYF32 R6H, R5H, R0H</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>MOV32 *XAR7++, R4H</td>
<td></td>
<td></td>
</tr>
<tr>
<td>F32TOUI16R R3H, R4H</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADDF32 R2H, R2H, R0H</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>MOV32 *--SP, R2H</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOV32 @XAR3, R6H</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Comments**

- I4 samples the result as it enters the R2 phase. The product R6H=R5H*R0H (I1) finishes computing in the E3 phase, but is toasted in time for the read instruction. This makes I4 appear to be a 2p instruction, but I4 actually takes 3p cycles to compute.

**Figure 4. Pipeline Diagram of the Issue When There are no Stalls in the Pipeline**
Figure 5 shows the pipeline diagram of the issue if there is a stall in the E3 slot of the instruction I1.

<table>
<thead>
<tr>
<th>Instruction</th>
<th>F1</th>
<th>F2</th>
<th>D1</th>
<th>D2</th>
<th>R1</th>
<th>R2</th>
<th>E</th>
<th>W</th>
<th>Comments</th>
</tr>
</thead>
</table>
| MPYF32 R6H, R5H, R0H |    |    |    |    |    |    |     |    | FPV pipeline-->
| || MOV32 *XAR7++, R4H |    |    |    |    | I1 |    |     |    |          |
| F32TOUI16R R3H, R4H | I2 | I1 |    |    |    |    |     |    |          |
| ADDF32 R3H, R2H, R0H | I3 | I2 | I1 |    |    |    |     |    |          |
| || MOV32 *--SP, R2H |    |    |    |    |    |    |     |    |          |
| MOV32 @XAR3, R6H | I4 | I3 | I2 | I1 |    |    |     |    |          |

I4 samples the result as it enters the R2 phase, but I1 is stalled in E3 and is unable to forward the product of R5H*R0H to I4 (R6H does not have the product yet due to a design bug). So, I4 reads the old value of R6H.

There is no change in the pipeline as it was stalled in the previous cycle. I4 had already sampled the old value of R6H in the previous cycle.

Figure 6 shows the pipeline diagram with the workaround in place.

Workaround(s)

Treat MPYF32, ADDF32, SUBF32, and MACF32 in this scenario as 3p-cycle instructions. Three NOPs or non-conflicting instructions must be placed in the delay slot of the instruction.

The C28x Code Generation Tools v.6.2.0 and later will both generate the correct instruction sequence and detect the error in assembly code. In previous versions, v6.0.5 (for the 6.0.x branch) and v6.1.2 (for the 6.1.x branch), the compiler will generate the correct instruction sequence but the assembler will not detect the error in assembly code.

Example of Workaround:

```
MPYF32 R6H, R5H, R0H
|| MOV32 *XAR7++, R4H ; 3p FPU instruction that writes to R6H
F32TOUI16R R3H, R4H ; delay slot
ADDF32 R2H, R2H, R0H ; delay slot
|| MOV32 *--SP, R2H ; delay slot
NOP ; alignment cycle
MOV32 @XAR3, R6H ; FPU register read of R6H
```

Figure 6 shows the pipeline diagram with the workaround in place.
<table>
<thead>
<tr>
<th>Instruction</th>
<th>F1</th>
<th>F2</th>
<th>D1</th>
<th>D2</th>
<th>R1</th>
<th>R2</th>
<th>E</th>
<th>W</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>MPYF32 R6H, R5H, R0H</td>
<td>R1</td>
<td>R2</td>
<td>E1</td>
<td>E2</td>
<td>E3</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>MOV32 *XAR7++, R4H</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADDF32 R3H, R2H, R0H</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>MOV32 *--SP, R2H</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NOP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOV32 @XAR3, R6H</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **Due to one extra NOP, I5 does not reach R2 when I1 enters R3; thus, forwarding is not needed.**
- **There is no change due to the stall in the previous cycle.**
- **I1 moves out of R3 and I5 moves to R2. R6H has the result of R5H*R0H and is read by I5. There is no need to forward the result in this case.**

*Figure 6. Pipeline Diagram With Workaround in Place*
Advisory

FPU: LUF, LVF Flags are Invalid for the EINVF32 and EISQRTF32 Instructions

Revision(s) Affected
0, A, B, C

Details
This advisory applies to the EINVF32 and EISQRTF32 instructions. The expected results for these instructions are correct; however, the underflow (LUF) and overflow (LVF) flags are not. These flags are invalid and should not be used.

The LUF and LVF flags are not accessible using C code, so the overall impact of this advisory is expected to be small. If the user chooses to use these flags (for example, when coding a time-critical algorithm) in assembly as part of a mixed C/ASM project, the user will need to disable interrupts around the assembly code using the flags, and also preserve the flags through any use of EINVF32 or EISQRTF32 instructions.

Workaround(s)
There is no workaround for using these flags in C code, and they should be considered invalid for the reasons presented under NOTES ON COMPILER AND TOOLS USAGE.

The workaround shown here provides a way to preserve the LVF, LUF flags across the use of EISQRTF32 and EINVF32 in assembly-only code.

Do not rely on the LUF and LVF flags to catch underflow/overflow conditions resulting from the EINVF32 and EISQRTF32 instructions. Instead, check the operands for the following conditions (in code) before using each instruction:

EINVF32  Divide by 0
EISQRTF32  Divide by 0, Divide by a negative input

Disregard the contents of the LUF and LVF flags by saving the flags to the stack before calling the instruction, and subsequently restoring the values of the flags once the instruction completes.

```
MOV32 *SP++,STF ; Save off current status flags
EISQRTF32/EINVF32 ; Execute operation
NOP ; Wait for operations to complete
MOV32 STF,*--SP ; Restore previous status flags
```

If the PIE interrupts are tied to the LUF and LVF flags, disable the interrupts (at the PIE) before using either the EINVF32 or EISQRTF32 instruction. Check to see if the LUF and LVF flags are set; if they are, a variable can be set to indicate that a false LUF/LVF condition is detected. Clear the flags in the STF (FPU status flag) before re-enabling the interrupts.

Once the interrupts are reenabled at the PIE, the interrupt may occur (if the LUF/LVF interrupt lines were asserted by either of the two instructions) and execution branches to the Interrupt Service Routine (ISR). Check the flag to determine if a false condition has occurred; if it has, disregard the interrupt.

Do not clear the PIE IFR bits (that latch the LUF and LVF flags) directly because an interrupt event on the same PIE group (PIE group 12) may inadvertently be missed.
Here is an example:

```assembly
_flag_LVFLUF_set .usect ".ebss",2,1
...
MOV32 *SP++,STF ; Save off current status flags
; Load the PieCtrlRegs page to the DP
MOVW DP, #_PieCtrlRegs.PIEIER12.all
; Zero out PIEIER12.7/8, i.e. disable LUF/LVF interrupts
AND @_PieCtrlRegs.PIEIER12.all, #0xFF3F
EISQRTF32/EINVF32 ; Execute operation
MOVL XAR3, #_flag_LVFLUF_set ; Wait for operation to complete
MOV32 *+XAR3[0], STF ; save STF to _flag_LVFLUF_set
AND *+XAR3[0], #0x3 ; mask everything but LUF/LVF
; Clear Latched overflow, underflow flag
SETFLG LUF=0, LVF=0
; Re-enable PIEIER12.7/8, i.e. re-enable the LUF/LVF interrupts
OR @_PieCtrlRegs.PIEIER12.all, #0x00C0
MOV32 STF,*--SP ; Restore previous status flags
```

In the ISR,

```assembly
__interrupt void fpu32_luf_lvf_isr (void)
{
  // Check the flag for whether the LUF, LVF flags set by
  // either EISRTF32 or EINVF32
  if((flag_LVFLUF_set & 0x3U) != 0U)
  {
    //Reset flag
    flag_LVFLUF_set = 0U;
    // Do Nothing
  }
  else
  {
    //If flag_LVFLUF_set was not set then this interrupt
    // is the legitimate result of an overflow/underflow
    // from an FPU operation (not EISQRTF32/EINVF32)
    ...
    // Handle Overflow/Underflow condition
    ...
    ...
  }
  // Ack the interrupt and exit
}
```
NOTES:  NOTES ON COMPILER AND TOOLS USAGE

The compiler does not use LVF/LUF as condition codes for conditional instructions and neither does the Run Time Support (RTS) Library test LVF/LUF in any way.

The compiler may generate code that modifies LVF/LUF, meaning the value of the STF register (that contain these flags) is undefined at function boundaries. Thus, although the sqrt routine in the library may cause LVF/LUF to be set, there is no assurance in the CGT that the user can read these bits after sqrt returns.

Although the compiler does provide the __eisqrtf and __einvf32 intrinsics, it does not provide an intrinsic to read the LVF/LUF bits or the STF register. Thus, the user has no way to access these bits from C code.

The use of inline assembly code to read the STF register is unreliable and is discouraged. The workaround presented in the Workaround(s) section is applicable to assembly code that uses the EISQRTF32 and EINVVF32 instructions and does not call any compiler-generated code. For C code, the user must consider these flags to be unreliable, and therefore, neither poll these flags in code nor trigger interrupts off of them.
Advisory: Memory: Prefetching Beyond Valid Memory

Revision(s) Affected
0, A, B, C

Details
The C28x CPU prefetches instructions beyond those currently active in its pipeline. If the prefetch occurs past the end of valid memory, then the CPU may receive an invalid opcode.

Workaround
M1, GS11, GS15 – The prefetch queue is 8 x16 words in depth. Therefore, code should not come within 8 words of the end of valid memory. Prefetching across the boundary between two valid memory blocks is all right.

Example 1: M1 ends at address 0x7FF and is not followed by another memory block. Code in M1 should be stored no farther than address 0x7F7. Addresses 0x7F8–0x7FF should not be used for code.

Example 2: M0 ends at address 0x3FF and valid memory (M1) follows it. Code in M0 can be stored up to and including address 0x3FF. Code can also cross into M1, up to and including address 0x7F7.

Flash – The prefetch queue is 16 x16 words in depth. Therefore, code should not come within 16 words of the end of valid memory; otherwise, it generates a Flash ECC uncorrectable error.

Table 6. Memories Impacted by Advisory

<table>
<thead>
<tr>
<th>MEMORY TYPE</th>
<th>ADDRESSES IMPACTED</th>
<th>F28378D</th>
<th>F28377D</th>
<th>F28375D</th>
<th>F28376D</th>
<th>F28374D</th>
</tr>
</thead>
<tbody>
<tr>
<td>M1</td>
<td>0x0000 07F8–0x0000 07FF</td>
<td>Yes</td>
<td>Yes</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>GS11</td>
<td>0x0001 7FF8–0x0001 7FFF</td>
<td>No</td>
<td>Yes</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>GS15</td>
<td>0x0001 BFF8–0x0001 BFFF</td>
<td>Yes</td>
<td>N/A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Flash</td>
<td>0x0000B FFF0–0x000B FFFF</td>
<td>Yes</td>
<td>N/A</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Advisory: INTOSC: \( V_{DDOSC} \) Powered Without \( V_{DD} \) Can Cause INTOSC Frequency Drift

Revision(s) Affected
0, A, B, C

Details
The "K" revision of the TMS320F2837xD Dual-Core Microcontrollers Data Manual (SPRS880K) has updated power sequencing requirements. Revision "J" and earlier revisions of the data manual did not require \( V_{DDOSC} \) and \( V_{DD} \) to be powered on and powered off at the same time.

If \( V_{DDOSC} \) is powered on while \( V_{DD} \) is not powered, there will be an accumulating and persistent downward frequency drift for INTOSC1 and INTOSC2. The rate of drift accumulated will be greater when \( V_{DDOSC} \) is powered without \( V_{DD} \) at high temperatures.

As a result of this drift, the INTOSC1 and INTOSC2 internal oscillator frequencies could fall below the minimum values specified in the data manual. This would impact applications using INTOSC2 as the clock source for the PLL, with the system operating at a lower frequency than expected.

Workaround(s)
1. Keep \( V_{DDOSC} \) and \( V_{DD} \) powered together.
2. Use the external X1 and X2 crystal oscillators as the PLL clock source. The crystal oscillator does not have any drift related to \( V_{DDOSC} \) and \( V_{DD} \) supply sequencing.
Advisory

**Low-Power Modes: Power Down Flash or Maintain Minimum Device Activity**

**Revision(s) Affected**

0, A, B, C

**Details**

The device has an intentional current path from $V_{DD3VFL}$ (flash supply) to $V_{DD}$. Since the HALT, STANDBY, IDLE, or other low-activity device conditions can have low current demand on $V_{DD}$, this $V_{DD3VFL}$ current can cause $V_{DD}$ to rise above the recommended operating voltage.

There will be zero current load to the external system $V_{DD}$ regulator while in this condition. This is not an issue for most regulators; however, some system voltage regulators require a minimum load for proper operation.

**Workaround(s)**

**Workaround 1:** Power down the flash before entering HALT, STANDBY, IDLE, or other low-activity device conditions. This will disable the internal current path. This workaround must be executed from RAM.

```c
// CPU-1
EALLOW;

// seize the pump semaphore
while (IpcRegs.PUMPREQUEST.bit.SEM != 0x2) {
    IpcRegs.PUMPREQUEST.all = IPC_PUMP_KEY | 0x2;
}
Flash0CtrlRegs.FBFALLBACK.bit.BNKPWR0 = 0;
asm(" RPT #8 || NOP");

// power down pump
Flash0CtrlRegs.FPAC1.bit.PMPPWR = 0;
asm(" RPT #8 || NOP");

// release pump semaphore
IpcRegs.PUMPREQUEST.all = IPC_PUMP_KEY | 0x0;
EDIS;

// enter low power mode
asm(" IDLE");

// CPU-2
EALLOW;

// seize the pump semaphore
while (IpcRegs.PUMPREQUEST.bit.SEM != 0x1) {
    IpcRegs.PUMPREQUEST.all = IPC_PUMP_KEY | 0x1;
}
Flash0CtrlRegs.FBFALLBACK.bit.BNKPWR0 = 0;
asm(" RPT #8 || NOP");

// power down pump
Flash0CtrlRegs.FPAC1.bit.PMPPWR = 0;
asm(" RPT #8 || NOP");

// release pump semaphore
IpcRegs.PUMPREQUEST.all = IPC_PUMP_KEY | 0x0;
EDIS;

// enter low power mode
asm(" IDLE");
```

**Workaround 2:** Keep SYSCLK at a minimum of 100 MHz during STANDBY or IDLE. This activity will be sufficient to consume the internal current.

**Workaround 3:** An external 82-$\Omega$ resistor can be added to the board between $V_{DD}$ and $V_{SS}$. 
### Advisory

#### I2C: SDA and SCL Open-Drain Output Buffer Issue

**Revision(s) Affected**

0, A, B, C

**Details**

The SDA and SCL outputs are implemented with push-pull 3-state output buffers rather than open-drain output buffers as required by I2C. While it is possible for the push-pull 3-state output buffers to behave as open-drain outputs, an internal timing skew issue causes the outputs to drive a logic-high for a duration of 0–5 ns before the outputs are disabled. The unexpected high-level pulse will only occur when the SCL or SDA outputs transition from a driven low state to a high-impedance state and there is sufficient internal timing skew on the respective I2C output.

This short high-level pulse injects energy in the I2C signals traces, which causes the I2C signals to sustain a period of ringing as a result of multiple transmission line reflections. This ringing should not cause an issue on the SDA signal because it only occurs at times when SDA is expected to be changing logic levels and the ringing will have time to damp before data is latched by the receiving device. The ringing may have enough amplitude to cross the SCL input buffer switching threshold several times during the first few nanoseconds of this ringing period, which may cause clock glitches. This ringing should not cause a problem if the amplitude is damped within the first 50 ns because I2C devices are required to remove clock glitches. Therefore, it is important to design the PCB signals traces to limit the duration of the ringing to less than 50 ns. One possible solution is to insert series termination resistors near the SCL and SDA terminals to attenuate transmission line reflections.

This issue may also cause the SDA output to be in contention with the slave SDA output for the duration of the unexpected high-level pulse when the slave begins its ACK cycle. This occurs because the slave may already be driving SDA low before the unexpected high-level pulse occurs. The glitch that occurs on SDA as a result of this short period of contention does not cause any I2C protocol issue but the peak current applies unwanted stress to both I2C devices and potentially increases power supply noise. Therefore, a series termination resistor located near the respective SDA terminal is required to limit the current during the short period of contention.

A similar contention problem can occur on SCL when connected to I2C slave devices that support clock stretching. This occurs because the slave is driving SCL low before the unexpected high-level pulse occurs. The glitch that occurs on SCL as a result of this short period of contention does not cause any I2C protocol issue because I2C devices are required to apply a glitch filter to their SCL inputs. However, the peak current applies unwanted stress to both I2C devices and potentially increases power supply noise. Therefore, a series termination resistor located near the respective SCL terminal is required to limit the current during the short period of contention.

If another master is connected, the unexpected high-level pulses on the SCL and SDA outputs can cause contention during clock synchronization and arbitration. The series termination resistors described above will also limit the contention current in this use case without creating any I2C protocol issue.

**Workaround(s)**

Insert series termination resistors on the SCL and SDA signals and locate them near the SCL and SDA terminals. The SCL and SDA pullup resistors should also be located near the SCL and SDA terminals. The placement of the series termination resistor and pullup resistor should be connected as shown in Figure 7.
Figure 7. Placement of Series Termination Resistor and Pullup Resistor

Table 7 provides series termination and pullup resistor value recommendations. The I2C signal level and respective V_{DDIO} power supply voltage is shown in the first column. Two resistor value combination options are provided for each voltage. One option supports a maximum high-level input current of 200 µA to all attached I2C devices, while the other option supports a maximum high-level input current of 100 µA to all attached I2C devices.

Table 7. Recommended Values for Series Termination Resistor and Pullup Resistor

<table>
<thead>
<tr>
<th>I2C SIGNAL LEVEL AND RESPECTIVE V_{DDIO} POWER SUPPLY (V)</th>
<th>SERIES TERMINATION RESISTOR (Ω)</th>
<th>PULLUP RESISTOR (Ω)</th>
<th>NOTES</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3</td>
<td>60</td>
<td>3300</td>
<td>Maximum high-level input current up to 200 µA</td>
</tr>
<tr>
<td>3.3</td>
<td>75</td>
<td>6600</td>
<td>Maximum high-level input current up to 100 µA</td>
</tr>
</tbody>
</table>
Usage Notes and Known Design Exceptions to Functional Specifications

Advisory

**ePWM: An ePWM Glitch can Occur if a Trip Remains Active at the End of the Blanking Window**

Revision(s) Affected

0, A, B, C

Details

The blanking window is typically used to mask any PWM trip events during transitions which would be false trips to the system. If an ePWM trip event remains active for less than three ePWM clocks after the end of the blanking window cycles, there can be an undesired glitch at the ePWM output.

Figure 8 illustrates the time period which could result in an undesired ePWM output.

![Figure 8. Undesired Trip Event and Blanking Window Expiration](image)

Figure 9 illustrates the two potential ePWM outputs possible if the trip event ends within 1 cycle before or 3 cycles after the blanking window closes.

![Figure 9. Resulting Undesired ePWM Outputs Possible](image)

Workaround(s)

Extend or reduce the blanking window to avoid any undesired trip action.

---

Advisory

**ePWM: ePWM Dead-Band Delay Value Cannot be Set to 0 When Using Shadow Load Mode for RED/FED**

Revision(s) Affected

0, A, B, C

Details

ePWM dead-band delay value cannot be set to 0 when using Shadow Load Mode for rising-edge delay (RED) and falling-edge delay (FED).

Workaround(s)

1. Use Immediate Load Mode if DBRED/DBFED = 0.
2. Do not use DBRED/DBFED = 0 if in Shadow Load Mode.

This is for both RED and FED.
Advisory

SYSTEM: Multiple Successive Writes to CLKSRCCTL1 Can Cause a System Hang

Revision(s) Affected
0, A, B, C

Details
When the CLKSRCCTL1 register is written more than once without delay between writes, the system can hang and can only be recovered by an external XRS reset or Watchdog reset. The occurrence of this condition depends on the clock ratio between SYSCLK and the clock selected by OSCCLKSRCSEL, and may not occur every time.

If this issue is encountered while using the debugger, then after hitting pause, the program counter will be at the Boot ROM reset vector.

Implementing the workaround will avoid this condition for any SYSCLK to OSCCLK ratio.

Workaround(s)
Add a software delay of 300 SYSCLK cycles using an NOP instruction after every write to the CLKSRCCTL1 register.

Example:

```c
ClkCfgRegs.CLSRCCTL1.bit.INTOSC2OFF=0; // Turn on INTOSC2
asm(" RPT #250 || NOP"); // Delay of 250 SYSCLK Cycles
asm(" RPT #50 || NOP"); // Delay of 50 SYSCLK Cycles
ClkCfgRegs.CLSRCCTL1.bit.OSCCLKSRCSEL = 0; // Clk Src = INTOSC2
asm(" RPT #250 || NOP"); // Delay of 250 SYSCLK Cycles
asm(" RPT #50 || NOP"); // Delay of 50 SYSCLK Cycles
```

C2000Ware_3_00_00_00 and later revisions will have this workaround implemented.
## Advisory

### CMPSS: COMPxLATCH May Not Clear Properly Under Certain Conditions

**Revision(s) Affected**  
0, A, B, C

**Details**  
The CMPSS latched path is designed to retain a tripped state within a local latch (COMPxLATCH) until it is cleared by software (via COMPSTSTCLR) or by PWMSYNC. COMPxLATCH is set indirectly by the comparator output after the signal has been digitized and qualified by the Digital Filter. The maximum latency expected for the comparator output to reach COMPxLATCH may be expressed in CMPSS module clock cycles as:

\[
\text{LATENCY} = 1 + (1 \times \text{FILTER\_PRESCALE}) + (\text{FILTER\_THRESH} \times \text{FILTER\_PRESCALE})
\]

When COMPxLATCH is cleared by software or by PWMSYNC, the latch itself is cleared as desired, but the data path prior to COMPxLATCH may not reflect the comparator output value for an additional LATENCY number of module clock cycles. If the Digital Filter output resolves to a logical 1 when COMPxLATCH is cleared, the latch will be set again on the following clock cycle.

**Workaround(s)**  
Allow the Digital Filter output to resolve to logical 0 before clearing COMPxLATCH.

If COMPxLATCH is cleared by software, the output state of the Digital Filter can be confirmed through the COMPSTS register prior to clearing the latch. For instances where a large LATENCY value produces intolerable delays, the filter FIFO may be flushed by reinitializing the Digital Filter (via CTRIPxFILCTL).

If COMPxLATCH is cleared by PWMSYNC, the user application should be designed such that the comparator trip condition is cleared at least LATENCY cycles before PWMSYNC is generated.

## Advisory

### CMPSS: Ramp Generator May Not Start Under Certain Conditions

**Revision(s) Affected**  
0, A, B, C

**Details**  
The Ramp Generator is designed to produce a falling-ramp DAC reference that is synchronized with a PWMSYNC signal. Upon receiving a PMWSYNC signal, the Ramp Generator will start to decrement its DAC value. When COMPSTS[COMPHSTS] is asserted by a trip event, the Ramp Generator will stop decrementing its DAC value. If COMPSTS[COMPHSTS] is asserted simultaneously with a PWMSYNC signal, the desired behavior is for the PWMSYNC signal to take priority such that the Ramp Generator starts to decrement in the new EPWM cycle. Instead of the desired behavior, the COMPSTS[COMPHSTS] trip condition will take priority over PWMSYNC such that the Ramp Generator stops decrementing for a full EPWM cycle until the next PWMSYNC signal is detected.

**Workaround(s)**  
Avoid COMPSTS[COMPHSTS] trip conditions when PWMSYNC is generated. For example, peak current mode control applications can limit the PWM duty cycle to a maximum value that will avoid simultaneous COMPSTS[COMPHSTS] and PWMSYNC assertions.

## Advisory

### CMPSS: CMPIN4N, CMPIN4P, CMPIN5N, and CMPIN5P Not Available

**Revision(s) Affected**  
0, A

**Details**  
The CMPIN4N, CMPIN4P, CMPIN5N, and CMPIN5P functions are not available on the silicon revisions affected.

**Workaround(s)**  
None
Advisory

GPIO: Open-Drain Configuration May Drive a Short High Pulse

Revision(s) Affected
0, A, B, C

Details
Each GPIO can be configured to an open-drain mode using the GPxODR register. However, an internal device timing issue may cause the GPIO to drive a logic-high for up to 0–10 ns during the transition into or out of the high-impedance state.

This undesired high-level may cause the GPIO to be in contention with another open-drain driver on the line if the other driver is simultaneously driving low. The contention is undesirable because it applies stress to both devices and results in a brief intermediate voltage level on the signal. This intermediate voltage level may be incorrectly interpreted as a high level if there is not sufficient logic-filtering present in the receiver logic to filter this brief pulse.

Workaround(s)
If contention is a concern, do not use the open-drain functionality of the GPIOs; instead, emulate open-drain mode in software. Open-drain emulation can be achieved by setting the GPIO data (GPxDAT) to a static 0 and toggling the GPIO direction bit (GPxDIR) to enable and disable the drive low. For an example implementation, see the code below.

```c
void main(void)
{
    ...
    // GPIO configuration
    EALLOW; // disable pullup
    GpioCtrlRegs.GPxPUD.bit.GPIOx = 1; // disable open-drain mode
    GpioCtrlRegs.GPxODR.bit.GPIOx = 0; // set GPIO to drive static 0 before
                                       // enabling output
    GpioDataRegs.GPxCLEAR.bit.GPIOx = 1;
    EDIS;
    ...
    // application code
    ...
    // To drive 0, set GPIO direction as output
    GpioCtrlRegs.GPxDIR.bit.GPIOx = 1;
    // To tri-state the GPIO(logic 1), set GPIO as input
    GpioCtrlRegs.GPxDIR.bit.GPIOx = 0;
}
```
Advisory

**GPIO: GPIO0–GPIO7, GPIO46, GPIO47 Shunt to V<sub>ss</sub> Due to Fast Transients at High Temperature**

**Revision(s) Affected** 0, A

**Details**

There is a potential temporary internal shunt to V<sub>ss</sub> condition identified on pins GPIO0, GPIO1, GPIO2, GPIO3, GPIO4, GPIO5, GPIO6, GPIO7, GPIO46, and GPIO47. In this condition, an on-chip path to V<sub>ss</sub> is turned on, which can bring down the logic level of these pins below V<sub>IL</sub> and V<sub>OL</sub>. The condition can occur when the pin is in input or output mode and with any of the alternate functions muxed on to this pin.

The condition is more likely to occur at high temperatures and has not been observed below 85°C under normal operating use cases. The triggering event is dependent on board design and the speed of signals switching on these pins, with fast-switching transients more likely to induce the condition. The condition has only been observed when the signal at the device pin has a rise time or fall time faster than 2 ns (measured 10% to 90% of V<sub>DDIO</sub>).

The condition will resolve upon toggle of the IO at a lower temperature.

**Workaround(s)**

Try one of these two options:

- **Option 1:**
  Avoid the use of these pins in the revisions affected.

- **Option 2:**
  This condition is not seen on all products. Many PCB designs have enough capacitance and slow enough edge rates that the condition does not occur. If the application can be tested and functions correctly with the temperature margin above the end-use temperature, then no action may be required. If the issue is seen or additional margin is desired, then the following can be applied.

  Place a capacitor of 56 pF or greater between each of these pins and ground, placed as closely as possible to the device. This will slow down the fast transient seen by the device and avoid triggering the condition. Larger capacitors will be more effective at filtering the transient but must be balanced against the PCB level timing requirements of these pins.
<table>
<thead>
<tr>
<th>Advisory</th>
<th>During DCAN FIFO Mode, Received Messages May be Placed Out of Order in the FIFO Buffer</th>
</tr>
</thead>
<tbody>
<tr>
<td>Revision(s) Affected</td>
<td>0, A, B, C</td>
</tr>
<tr>
<td>Details</td>
<td>In DCAN FIFO mode, received messages with the same arbitration and mask IDs are supposed to be placed in the FIFO in the order in which they are received. The CPU then retrieves the received messages from the FIFO via the IF1/IF2 interface registers. Some messages may be placed in the FIFO out of the order in which they were received. If the order of the messages is critical to the application for processing, then this behavior will prevent the proper use of the DCAN FIFO mode.</td>
</tr>
<tr>
<td>Workaround(s)</td>
<td>None</td>
</tr>
</tbody>
</table>
### Advisory

**Boot ROM: Calling SCI Bootloader from Application**

<table>
<thead>
<tr>
<th>Revision(s) Affected</th>
<th>Details</th>
<th>Workaround(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0, A, B, C</td>
<td>The ROM SCI bootloader uses autobaud lock to lock the baud rate. The SCI baud rate is split between two registers, SCILBAUD and SCIHBAUD. The ROM SCI bootloader expects SCIHBAUD to contain its default reset value of zero. If calling the ROM SCI bootloader from an application that modified the contents of SCIHBAUD to be non-zero, then the SCI will not autobaud lock and the SCI bootloader will not execute.</td>
<td>Clear SCIHBAUD to zero before calling the ROM SCI bootloader.</td>
</tr>
</tbody>
</table>

### Advisory

**Boot ROM: Using CPU1 Wait Boot or CPU2 Idle Mode**

<table>
<thead>
<tr>
<th>Revision(s) Affected</th>
<th>Details</th>
<th>Workaround(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0, A, B, C</td>
<td>The PIE Initialize Vector Table function that is part of the CPU1 and CPU2 ROMs writes beyond the PIE vector table addresses, up to address 0x1080. If the DMA clock is enabled before a debugger reset and CPU1 goes to wait boot (or CPU2 goes to idle mode), then some DMA registers will be overwritten during the ROM PIE vector initialization.</td>
<td>None</td>
</tr>
</tbody>
</table>

### Advisory

**Boot ROM: Device Will Hang During Boot if X1 Clock Source is not Present**

<table>
<thead>
<tr>
<th>Revision(s) Affected</th>
<th>Details</th>
<th>Workaround(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>B</td>
<td>The device boot code will attempt to configure the device using X1 as the clock source. When X1 is not present, the device boot will hang. This advisory applies to any system which is designed to use the INTOSC as the primary clock source with no clock on X1 during boot. This issue only affects some silicon revision B devices and it will be fixed in all future silicon revisions.</td>
<td>Apply external clock source to X1 on silicon revision B devices, even if using INTOSC as the application clock source.</td>
</tr>
</tbody>
</table>
Advisory  
**HRPWM: HRCNFG Register Reads and Bit-Wise Writes**

**Revision(s) Affected**  
0, A

**Details**  
For even-numbered HRPWM modules (2, 4, 6, and 8), HRCNFG register reads return all 0s instead of the actual register contents. Full register writes to HRCNFG do work.

For odd-numbered HRPWM modules (1, 3, 5, and 7), HRCNFG register reads work properly.

**Workaround(s)**
- Do not perform bit-wise (read-modify-write) writes using the ‘HRCNFG.bit’ register structures on even-numbered HRPWM modules. This would result in the clearing of other bits in the HRCNFG register.
- Do not perform bit-wise writes to HRCNFG using the debugger window on even-numbered HRPWM modules. This would result in the clearing of other bits in the HRCNFG register.
- Do not read the even-numbered HRPWM module registers or use the contents in any software.
- Only modify the entire register with ‘HRCNFG.all’ when writing to the even-numbered HRPWM module registers.

Advisory  
**SYSBIOS in ROM References Different Flash Sector (Changed From Sector A to Sector B)**

**Revision(s) Affected**  
0, A

**Details**  
This advisory applies only to applications using SYSBIOS components available in ROM. The Flash memory region referenced by the SYSBIOS in ROM has changed from Sector A to Sector B.

**Workaround(s)**
- The linker command file should be changed as follows:
  - On silicon revisions 0 and A, use Sector A:
    - SYSBIOS_FLASH: origin = 0x080010, length = 0x0007BE
  - On future silicon revisions, use Sector B:
    - SYSBIOS_FLASH: origin = 0x082000, length = 0x000824

Advisory  
**McBSP: McBSP Transmit in SPI Slave Mode**

**Revision(s) Affected**  
0, A

**Details**  
When using the McBSP peripheral in SPI Slave mode, the data transmitted to the Master (SOMI) is incorrect.

McBSP in SPI Slave mode receives data properly from the master.

**Workaround(s)**
- Do not transmit data using SPI Slave mode of the McBSP.
Advisory

**Crystal: Maximum Equivalent Series Resistance (ESR) Values are Reduced**

**Revision(s) Affected**
0, A

**Details**
The maximum ESR values are reduced. For the revisions affected, the data in Table 8 supersedes the data given in the “Crystal Equivalent Series Resistance (ESR) Requirements” table in the TMS320F2837xD Dual-Core Microcontrollers Data Manual. The differences between the two tables are highlighted in Table 8.

<table>
<thead>
<tr>
<th>CRYSTAL FREQUENCY (MHz)</th>
<th>MAXIMUM ESR (Ω) (CL1/2 = 12 pF)</th>
<th>MAXIMUM ESR (Ω) (CL1/2 = 24 pF)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>175</td>
<td>375</td>
</tr>
<tr>
<td>4</td>
<td>100</td>
<td>195</td>
</tr>
<tr>
<td>6</td>
<td>75</td>
<td>145</td>
</tr>
<tr>
<td>8</td>
<td>65</td>
<td>105</td>
</tr>
<tr>
<td>10</td>
<td>55</td>
<td>70</td>
</tr>
<tr>
<td>12</td>
<td>50</td>
<td>45</td>
</tr>
<tr>
<td>14</td>
<td>50</td>
<td>35</td>
</tr>
<tr>
<td>16</td>
<td>45</td>
<td>25</td>
</tr>
<tr>
<td>18</td>
<td>40</td>
<td>20</td>
</tr>
<tr>
<td>20</td>
<td>30</td>
<td>15</td>
</tr>
</tbody>
</table>

(1) Crystal shunt capacitance (C0) should be less than or equal to 7 pF.

**Workaround(s)**
None
5 Documentation Support

For device-specific data sheets and related documentation, visit the TI web site at: http://www.ti.com.

For more information regarding the TMS320F2837xD devices, see the following documents:

- TMS320F2837xD Dual-Core Microcontrollers Data Manual
- TMS320F2837xD Dual-Core Microcontrollers Technical Reference Manual
Trademarks

PowerPAD, TMS320 are trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.
Revision History

Changes from November 16, 2018 to February 13, 2020 (from J Revision (November 2018) to K Revision)  Page

- Section 4.1 (Usage Notes): Added SYS/BIOS: Version Implemented in Device ROM is not Maintained usage note. ........ 3
- Section 4.1: Added SDFM: Use Caution While Using SDFM Under Noisy Conditions usage note. .......................... 3
- Section 4.2 (Known Design Exceptions to Functional Specifications): Added Analog Bandgap References advisory. .... 8
- Section 4.2: Updated Workaround(s) of Analog Trim of Some TMX Devices advisory. ........................................... 9
- Section 4.2: Added ADC: Interrupts may Stop if INTxCONT (Continue-to-Interrupt Mode) is not Set advisory. .......... 10
- Section 4.2: Added ADC: DMA Read of Stale Result advisory. .................................................................................. 11
- Section 4.2: Added PLL: Power Down and Bypass May Take up to 120 SYSCLK Cycles to be Effective advisory .... 22
- Section 4.2: Updated SDFM: Dynamically Changing Threshold Settings (LLT, HLT), Filter Type, or COSR Settings Will Trigger Spurious Comparator Events advisory. ............................................................... 24
- Section 4.2: Updated SDFM: Dynamically Changing Data Filter Settings (Such as Filter Type or DOSR) Will Trigger Spurious Data Acknowledge Events advisory. .................................................. 25
- Section 4.2: Updated Memory: Prefetching Beyond Valid Memory advisory. .......................................................... 32
- Section 4.2: Added SYSTEM: Multiple Successive Writes to CLKSRCCT1 Can Cause a System Hang advisory .... 37
- Section 4.2: Added During DCAN FIFO Mode, Received Messages May be Placed Out of Order in the FIFO Buffer advisory. .................................................................................................................. 41
- Section 4.2: Added Boot ROM: Calling SCI Bootloader from Application advisory. ................................................ 42
- Section 4.2: Added Boot ROM: Using CPU1 Wait Boot or CPU2 Idle Mode advisory. ........................................... 42
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated