SCAS164A - JANUARY 1991 - REVISED APRIL 1996

- **Members of the Texas Instruments** Widebus™ Family
- Inputs Are TTL-Voltage Compatible
- Flow-Through Architecture Optimizes **PCB Layout**
- Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise
- **EPIC™** (Enhanced-Performance Implanted CMOS) 1-µm Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) Packages Using 25-mil Center-to-Center Pin Spacings and 380-mil Fine-Pitch Ceramic Flat (WD) Packages Using 25-mil Center-to-Center Pin Spacings

### description

The 'ACT16657 contain two noninverting octal transceiver sections with separate parity generator/checker circuits and control signals. For either section, the transmit/receive  $(1T/\overline{R})$  or  $2T/\overline{R}$ ) input determines the direction of data flow. When  $1T/\overline{R}$  (or  $2T/\overline{R}$ ) is high, data flows from the 1A (or 2A) port to the 1B (or 2B) port (transmit mode); when  $1T/\overline{R}$  (or  $2T/\overline{R}$ ) is low, data flows from the 1B (or 2B) port to the 1A (or 2A) port (receive mode). When the output-enable (10E or 2OE) input is high, both the 1A (or 2A) and 1B (or 2B) ports are in the high-impedance state.

Odd or even parity is selected by a logic high or low level, respectively, on the 1ODD/EVEN (or 2ODD/EVEN) input. 1PARITY (or 2PARITY) carries the parity bit value; it is an output from the parity generator/checker in the transmit mode and an input to the parity generator/checker in the receive mode.

**54ACT16657...WD PACKAGE** 74ACT16657 . . . DL PACKAGE (TOP VIEW)



NC - No internal connection

In the transmit mode, after the 1A (or 2A) bus is polled to determine the number of high bits, 1PARITY (or 2PARITY) is set to the logic level that maintains the parity sense selected by the level at the 1ODD/EVEN (or 2ODD/EVEN) input. For example, if 1ODD/EVEN is low (even parity selected) and there are five high bits on the 1A bus, then 1PARITY is set to the logic high level so that an even number of the nine total bits (eight 1A-bus bits plus parity bit) are high.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.



SCAS164A – JANUARY 1991 – REVISED APRIL 1996

### description (continued)

In the receive mode, after the 1B (or 2B) bus is polled to determine the number of high bits, the 1ERR (or 2ERR) output logic level indicates whether or not the data to be received exhibits the correct parity sense. For example, if 10DD/EVEN is high (odd parity selected), 1PARITY is high, and there are three high bits on the 1B bus, then 1ERR is low, indicating a parity error.

The 74ACT16657 is packaged in TI's shrink small-outline package, which provides twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area.

The 54ACT16657 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C. The 74ACT16657 is characterized for operation from  $-40^{\circ}$ C to 85°C.

#### **FUNCTION TABLE**

| NUMBER OF A OR B     |    | INPU | JTS      | INPUT/OUTPUT |     | OUTPUTS     |  |
|----------------------|----|------|----------|--------------|-----|-------------|--|
| INPUTS THAT ARE HIGH | ŌE | T/R  | ODD/EVEN | PARITY       | ERR | OUTPUT MODE |  |
|                      | L  | Н    | Н        | Н            | Z   | Transmit    |  |
|                      | L  | Н    | L        | L            | Z   | Transmit    |  |
| 0, 2, 4, 6, 8        | L  | L    | Н        | Н            | Н   | Receive     |  |
| 0, 2, 4, 0, 0        | L  | L    | Н        | L            | L   | Receive     |  |
|                      | L  | L    | L        | H L          |     | Receive     |  |
|                      | L  | L    | L        | L            | Н   | Receive     |  |
|                      | L  | Н    | Н        | L            | Z   | Transmit    |  |
|                      | L  | Н    | L        | Н            | Z   | Transmit    |  |
| 1 2 5 7              | L  | L    | Н        | Н            | L   | Receive     |  |
| 1, 3, 5, 7           | L  | L    | Н        | L            | Н   | Receive     |  |
|                      | L  | L    | L        | Н            | Н   | Receive     |  |
|                      | L  | L    | L        | L            | L   | Receive     |  |
| Don't care           | Н  | Χ    | Χ        | Z            | Z   | Z           |  |



## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

SCAS164A - JANUARY 1991 - REVISED APRIL 1996

## logic diagram, each transceiver (positive logic)





SCAS164A – JANUARY 1991 – REVISED APRIL 1996

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                              | 0.5 V to 7 V                              |
|----------------------------------------------------------------------------------------------------|-------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                                   | $0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Output voltage range, V <sub>O</sub> (see Note 1)                                                  | $0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                                      | ±20 mA                                    |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> )    | ±50 mA                                    |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                         | ±50 mA                                    |
| Continuous current through V <sub>CC</sub> or GND                                                  | ±500 mA                                   |
| Maximum package power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 2): DL package | 1.4 W                                     |
| Storage temperature range, T <sub>stg</sub>                                                        | 65°C to 150°C                             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions (see Note 3)

|                | 54ACT16657                         |     | 74     | l <sub>UNIT</sub> |     |     |     |      |
|----------------|------------------------------------|-----|--------|-------------------|-----|-----|-----|------|
|                |                                    | MIN | NOM    | MAX               | MIN | NOM | MAX | UNIT |
| Vcc            | Supply voltage                     | 4.5 | 5      | 5.5               | 4.5 | 5   | 5.5 | V    |
| VIH            | High-level input voltage           | 2   |        | :h                | 2   |     |     | V    |
| VIL            | Low-level input voltage            |     | S.     | 0.8               |     |     | 0.8 | V    |
| ٧ <sub>I</sub> | Input voltage                      | 0   | Q      | VCC               | 0   |     | VCC | V    |
| Vo             | Output voltage                     | 0   | ,<br>, | VCC               | 0   |     | VCC | V    |
| loh            | High-level output current          | 4   | 20     | -24               |     |     | -24 | mA   |
| loL            | Low-level output current           | Dy  | ,      | 24                |     |     | 24  | mA   |
| Δt/Δν          | Input transition rise or fall rate | 0   |        | 10                | 0   |     | 10  | ns/V |
| TA             | Operating free-air temperature     | -55 |        | 125               | -40 |     | 85  | °C   |

NOTE 3: Unused inputs must be held high or low to prevent them from floating.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>2.</sup> The maximum package power dissipation is calculated using a junction temperature of 150 °C and a board trace length of 750 mils.

## 54ACT16657, 74ACT16657 16-BIT TRANSCEIVERS

## WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

SCAS164A - JANUARY 1991 - REVISED APRIL 1996

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DAI                           | RAMETER        | TEST CONDITIONS                                               | Vaa   | T,   | <sub>A</sub> = 25°C | ;    | 54ACT  | 16657 | 74ACT | 16657 | UNIT |  |
|-------------------------------|----------------|---------------------------------------------------------------|-------|------|---------------------|------|--------|-------|-------|-------|------|--|
| FAI                           | RAMETER        | TEST CONDITIONS                                               | VCC   | MIN  | TYP                 | MAX  | MIN    | MAX   | MIN   | MAX   | UNIT |  |
|                               |                | I <sub>OH</sub> = -50 μA                                      | 4.5 V | 4.4  |                     |      | 4.4    |       | 4.4   |       |      |  |
|                               |                | ΙΟΗ = -30 μΑ                                                  | 5.5 V | 5.4  |                     |      | 5.4    |       | 5.4   |       |      |  |
| Vон                           |                | I <sub>OH</sub> = -24 mA                                      | 4.5 V | 3.94 |                     |      | 3.8    |       | 3.8   |       | V    |  |
|                               |                | 10H = -24 IIIA                                                | 5.5 V | 4.94 |                     |      | 4.8    |       | 4.8   |       |      |  |
|                               |                | $I_{OH} = -75 \text{ mA}^{\dagger}$                           | 5.5 V |      |                     |      | 3.85   |       | 3.85  |       |      |  |
|                               |                | I <sub>OL</sub> = 50 μA                                       | 4.5 V |      |                     | 0.1  |        | 0.1   |       | 0.1   |      |  |
|                               |                | ΙΟΣ = 30 μΑ                                                   | 5.5 V |      |                     | 0.1  |        | 0.1   |       | 0.1   | V    |  |
| VOL                           | VoL            | I <sub>OL</sub> = 24 mA                                       | 4.5 V |      |                     | 0.36 |        | 0.44  |       | 0.44  |      |  |
|                               |                | IOL = 24 IIIA                                                 | 5.5 V |      |                     | 0.36 | .4     | 0.44  |       | 0.44  |      |  |
|                               |                | I <sub>OL</sub> = 75 mA <sup>†</sup>                          | 5.5 V |      |                     |      | ζο,    | 1.65  |       | 1.65  |      |  |
| Ц                             | A or B ports   | $V_I = V_{CC}$ or GND                                         | 5.5 V |      |                     | ±0.1 | na     | ±1    |       | ±1    | μΑ   |  |
| l <sub>OZ</sub> ‡             | Control inputs | $V_O = V_{CC}$ or GND                                         | 5.5 V |      |                     | ±0.5 | )<br>V | ±5    |       | ±5    | μΑ   |  |
| Icc                           |                | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V |      |                     | 8    |        | 80    |       | 80    | μΑ   |  |
| ΔICC§                         |                | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V |      |                     | 0.9  |        | 1     |       | 1     | mA   |  |
| C <sub>i</sub> Control inputs |                | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V   |      | 4.5                 |      |        |       |       |       | pF   |  |
| Co                            | ERR            | $V_O = V_{CC}$ or GND                                         | 5 V   |      | 11                  |      |        |       |       |       | pF   |  |
| C <sub>io</sub>               | A or B ports   | $V_O = V_{CC}$ or GND                                         | 5 V   |      | 12                  |      |        |       |       |       | pF   |  |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM     | то                   | T,  | ղ = 25°C | ;    | 54ACT | 16657 | 74ACT | 16657 | UNIT   |  |
|------------------|----------|----------------------|-----|----------|------|-------|-------|-------|-------|--------|--|
| PARAMETER        | (INPUT)  | (OUTPUT)             | MIN | TYP      | MAX  | MIN   | MAX   | MIN   | MAX   | Olviii |  |
| <sup>t</sup> PLH | A or B   | B or A               | 4.1 | 7.3      | 9.6  | 4.1   | 10.7  | 4.1   | 10.7  | ns     |  |
| <sup>t</sup> PHL | AOIB     | BOIA                 | 3.2 | 6.8      | 9.8  | 3.2   | 10.6  | 3.2   | 10.6  | 115    |  |
| t <sub>PLH</sub> | А        | PARITY               | 4   | 8.6      | 12.9 | 4     | 14.3  | 4     | 14.3  | nc     |  |
| <sup>t</sup> PHL | A        | FARITI               | 4.3 | 9        | 13.1 | 4.3   | 14.3  | 4.3   | 14.3  | ns     |  |
| <sup>t</sup> PLH | ODD/EVEN | DADITY FDD           | 3.7 | 8.3      | 12.3 | 3.7   | 13.7  | 3.7   | 13.7  | ns     |  |
| <sup>t</sup> PHL | ODD/EVEN | PARITY, ERR          | 4.1 | 8.8      | 12.8 | 4.1   | 14.1  | 4.1   | 14.1  | 115    |  |
| <sup>t</sup> PLH | В        | ERR                  | 3.9 | 8.6      | 13   | 3.9   | 14.6  | 3.9   | 14.6  | ns     |  |
| <sup>t</sup> PHL | Ь        | EKK                  | 4.3 | 9        | 13.3 | 4.3   | 14.7  | 4.3   | 14.7  | 113    |  |
| <sup>t</sup> PLH | PARITY   | ERR                  | 3.8 | 8.4      | 12.2 | 3.8   | 13.8  | 3.8   | 13.8  | nc     |  |
| <sup>t</sup> PHL | FARITI   | EKK                  | 4.1 | 8        | 12.8 | 4.1   | 14.2  | 4.1   | 14.2  | ns     |  |
| <sup>t</sup> PZH | ŌĒ       | 4 B BADITY           | 2.6 | 6.1      | 10.1 | 2.6   | 11.3  | 2.6   | 11.3  | 20     |  |
| <sup>t</sup> PZL | OE       | A, B, PARITY, or ERR | 3.2 | 7.2      | 11.7 | 3.2   | 13    | 3.2   | 13    | ns     |  |
| <sup>t</sup> PHZ | ŌĒ       | 4 B DADITY 07 500    | 5.9 | 8.6      | 10.5 | 5.9   | 11.2  | 5.9   | 11.2  | no     |  |
| <sup>t</sup> PLZ | OE .     | A, B, PARITY, or ERR | 5.3 | 8        | 9.8  | 5.3   | 10.5  | 5.3   | 10.5  | ns     |  |



<sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current.

<sup>§</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or VCC.

SCAS164A - JANUARY 1991 - REVISED APRIL 1996

# WITH PARITY GENERATORS/CHECKERS AND 3-STATE OUTPUTS

operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|                                                   | PARAMETER                                                     | TEST CO          | TYP           | UNIT      |    |     |
|---------------------------------------------------|---------------------------------------------------------------|------------------|---------------|-----------|----|-----|
| C . Power discipation canaditance per transceiver |                                                               | Outputs enabled  | $C_1 = 50 pF$ | f = 1 MHz | 76 | n.E |
| Cpd                                               | C <sub>pd</sub> Power dissipation capacitance per transceiver | Outputs disabled | CL = 50 pr,   | t = 1 MHz | 35 | p⊦  |

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r = 3$  ns,  $t_f = 3$  ns.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

www.ti.com 11-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| 74ACT16657DLR         | Active     | Production    | SSOP (DL)   56 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ACT16657         |
| 74ACT16657DLR.A       | Active     | Production    | SSOP (DL)   56 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | ACT16657         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74ACT16657DLR | SSOP            | DL                 | 56 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74ACT16657DLR | SSOP         | DL              | 56   | 1000 | 356.0       | 356.0      | 53.0        |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025