

**CD4514B, CD4515B Types** 

Data sheet acquired from Harris Semiconductor SCHS074A – Revised June 2003

## CMOS 4-Bit Latch/4-to-16

## **Line Decoders**

High-Voltage Types (20-Volt Rating) CD4514B Output "High" on Select CD4515B Output "Low" on Select

CD4514B and -CD4515B consist of a 4-bit strobed latch and a 4-to-16-line decoder. The latches hold the last input data presented prior to the strobe transition from 1 to 0. Inhibit control allows all outputs to be placed at 0(CD4514B) or 1(CD4515B) regardless of the state of the data or strobe inputs.

The decode truth table indicates all combinations of data inputs and appropriate selected outputs.

These devices are similar to industry types MC14514 and MC14515.

The CD4514B and CD4515B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), and 16-lead small-outline packages (M and M96 suffixes).

#### Features:

- Strobed input latch
- Inhibit control
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (over full package temperature range):

 $1 \text{ V at V}_{DD} = 5 \text{ V}$ 

2 V at V<sub>DD</sub> = 10 V

2.5 V at V<sub>DD</sub> = 15 V

- 5-V, 10-V, and 15-V parametric ratings
- Standardized, symmetrical output characteristics.
- Meets all requirements of JEDEC Tentative Standard No. 13B; "Standard Specifications for Description of 'B' Series CMOS Devices"

#### Applications:

- Digital multiplexing
- Address decoding
- Hexadecimal/BCD decoding
- Program-counter decoding
- Control decoder



# RECOMMENDED OPERATING CONDITIONS at $T_A = 25^{\circ}$ C, Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                                 | VDD           | LIN              | UNITS       |        |
|--------------------------------------------------------------------------------|---------------|------------------|-------------|--------|
|                                                                                | (V)           | Min.             | Max.        | Oldins |
| Supply-Voltage Range (For T <sub>A</sub> = Full Package-<br>Temperature Range) |               | 3                | 18          | V      |
| Data Setup Time, t <sub>S</sub>                                                | 5<br>10<br>15 | 150<br>70<br>40  | _<br>_<br>_ | ns     |
| Strobe Pulse Width, t <sub>W</sub>                                             | 5<br>10<br>15 | 250<br>100<br>75 | -<br>-<br>- | ņs     |





Fig. 1 — Typical output low (sink) current characteristics.



Fig. 2 - Minimum output low (sink) current characteristics.



Fig. 3 — Typical output high (source) current characteristics.

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTER-                                      | CONE     | <b>V</b> S | LIMITS AT INDICATED TEMPERATURES (°C) |       |            |       |       |       |       | UNITS |      |
|-------------------------------------------------|----------|------------|---------------------------------------|-------|------------|-------|-------|-------|-------|-------|------|
| ISTIC                                           | ٧o       | VIN        | VDD                                   |       |            |       |       |       | +25   |       | UNIT |
|                                                 | (V)      | (V)        |                                       | -55   | <b>-40</b> | +85   | +125  | Min.  | Тур.  | Mex.  |      |
| Quiescent Device                                | _        | 0,5        | 5                                     | 5     | 5          | 150   | 150   | -     | 0.04  | 5     |      |
| Current,                                        | -        | 0,10       | 10                                    | 10    | 10         | 300   | 300   | -     | 0.04  | 10    |      |
| IDD Max.                                        | -        | 0,15       | 15                                    | 20    | 20         | 600   | 600   | _     | 0.04  | 20    | μΑ   |
|                                                 | -        | 0,20       | 20                                    | 100   | 100        | 3000  | 3000  |       | 0.08  | 100   | 1    |
| Output Low                                      | 0.4      | 0,5        | 5                                     | 0.64  | 0.61       | 0.42  | 0.36  | 0.51  | 1 .   | -     |      |
| (Sink) Current                                  | 0.5      | 0,10       | 10                                    | 1.6   | 1.5        | 1.1   | 0.9   | 1.3   | 2.6   | -     |      |
| IOL Min.                                        | 1.5      | 0,15       | 15                                    | 4.2   | 4          | 2.8   | 2.4   | 3 4   | 6.8   | -     |      |
| Output High<br>(Source)<br>Current,<br>IOH Min. | 4.6      | 0,5        | 5                                     | -0.64 | ~0.61      | -0.42 | -0.36 | -0.51 | -1    |       | mA   |
|                                                 | 2.5      | 0,5        | 5                                     | -2    | 1.8        | -1.3  | -1.15 | -1.6  | -3.2  | -     | }    |
|                                                 | 9.5      | 0,10       | 10                                    | -1.6  | -1.5       | -1.1  | -0.9  | -1.3  | -2.6  | -     |      |
| TOH WITH                                        | 13.5     | 0,15       | 15                                    | -4.2  | -4         | -2.8  | -2.4  | -3.4  | -6.8  | -     |      |
| Output Voltage:                                 | -        | 0,5        | 5                                     |       | 0          | .05   |       | -     | 0     | 0.05  |      |
| Low Level,<br>VOL Max.                          | _        | 0,10       | 10                                    |       | 0          | .05   |       | -     | 0     | 0.05  | ٧    |
| AOF Max                                         | _        | 0,15       | 15                                    |       | 0          | .05   |       | -     | 0     | 0.05  |      |
| Output Voltage:                                 | -        | 0,5        | 5                                     |       | 4          | 95    |       | 4.95  | 5     | -     |      |
| High-Level,                                     |          | 0,10       | 10                                    |       | 9          | .95   |       | 9.95  | 10    | -     |      |
| VOH Min.                                        | -        | 0,15       | 15                                    |       | 14         | .95   |       | 14.95 | 15    | -     |      |
| Input Low                                       | 0.5, 4.5 | _          | 5                                     |       | 1          | .5    |       | _     | -     | 1.5   |      |
| Voltage,                                        | 1, 9     | _          | 10                                    |       |            | 3     |       | _     | _     | 3     |      |
| VIŁ Max.                                        | 1.5,13.5 | _          | 15                                    |       |            | 4     |       | _     | _     | 4     | V    |
| Input High                                      | 0.5, 4.5 |            | 5                                     |       | 3          | 1.5   |       | 3.5   |       | _     | V    |
| Voltage,<br>VIH Min.                            | 1, 9     | _          | 10                                    |       |            | 7     |       | 7     | _     |       |      |
|                                                 | 1.5,13.5 | -          | 15                                    |       | 1          | 1     |       | 11    |       | -     |      |
| Input Current                                   | -        | 0,18       | 18                                    | ±0.1  | ±0.1       | ±1    | ±1    | -     | ±10-5 | ±0.1  | μΑ   |



Fig. 4 — Minimum output high (source) current characteristics.



Fig. 5 — Typical strobe or data propagation delay time vs. load capacitance.



Fig. 6 — Typical inhibit propagation delay time vs. load capacitance.



Fig. 7 — Typical low-to-high transition time vs. load capacitance.



Fig. 8 — Typical strobe or data propagation delay time vs. supply voltage.



Fig. 9 — Typical power dissipation vs. frequency.

## CD4514B, CD4515B Types

## DYNAMIC ELECTRICAL CHARACTERISTICS at T\_A = 25°C; Input $t_r$ , $t_f$ = 20 ns, C\_L = 50 pF, R\_L = 200 $\kappa\Omega$

|                                                      | TEST COND | TIONS           | LIN               |                   |       |
|------------------------------------------------------|-----------|-----------------|-------------------|-------------------|-------|
| CHARACTERISTIC                                       |           | V <sub>DD</sub> | Тур.              | Max.              | UNITS |
| Propagation Delay Time: tpHL, tpLH Strobe or Data    |           | 5<br>10<br>15   | 485<br>185<br>135 | 970<br>370<br>270 |       |
| Inhibit                                              |           | 5<br>10<br>15   | 250<br>110<br>85  | 500<br>220<br>170 | ns    |
| Transition Time, t <sub>TLH</sub> , t <sub>THL</sub> |           | 5<br>10<br>15   | 100<br>50<br>40   | 200<br>100<br>80  |       |
| Minimum Strobe Pulse Width, t <sub>W</sub>           |           | 5<br>10<br>15   | 125<br>50<br>40   | 250<br>100<br>75  | ns    |
| Minimum Data Setup Time, t <sub>S</sub>              |           | 5<br>10<br>15   | 75<br>35<br>20    | 150<br>70<br>40   | ns    |
| Input Capacitance, CIN                               | Any Input | _               | 5                 | 7.5               | рF    |



Fig. 10 - Quiescent device current test circuit.



Fig. 11 + Input voltage test circuit.



Fig. 12 - Input current test circuit.



Fig. 13 - Logic diagram for CD4514B and CD4515B.

## CD4514B, CD4515B Types

#### DECODE TRUTH TABLE (Strobe = 1)

| INHIBIT     |       | ECC   |                  | R                | SELECTED OUTPUT                                      |
|-------------|-------|-------|------------------|------------------|------------------------------------------------------|
| 1141111511  | D     | С     | В                | A                | CD4514B = Logic 1 (High)<br>CD4515B = Logic 0 (Low)  |
| 0<br>0<br>0 | 0000  | 0000  | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | \$0<br>\$1<br>\$2<br>\$3                             |
| 0<br>0<br>0 | 0000  | 1 1 1 | 0 0 1            | 0<br>1<br>0<br>1 | S4<br>S5<br>S6<br>S7                                 |
| 0<br>0<br>0 | 1 1 1 | 0000  | 0<br>0<br>1<br>1 | 0 1 0 1          | S8<br>S9<br>S10<br>S11                               |
| 0<br>0<br>0 | 1 1 1 | 1 1 1 | 0 0 1 1          | 0<br>1<br>0<br>1 | \$12<br>\$13<br>\$14<br>\$15                         |
| 1           | х     | х     | х                | х                | All Outputs = 0, CD4514B<br>All Outputs = 1, CD4515B |





Fig. 14 — Waveforms for setup time and strobe pulse width.



CD4514B CD4515B TERMINAL ASSIGNMENT



Dimensions and Pad Layout for CD45158 Chip (Dimensions and pad layout for the CD45148 are identical)

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).

11-Nov-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)        |
|-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-------------------------|
| 7703201JA             | Active     | Production    | CDIP (J)   24  | 15   TUBE             | No              | Call TI                       | N/A for Pkg Type           | -55 to 125   | 7703201JA<br>CD4515BF3A |
| CD4514BF              | Active     | Production    | CDIP (J)   24  | 15   TUBE             | No              | Call TI                       | N/A for Pkg Type           | -55 to 125   | CD4514BF                |
| CD4514BF.A            | Active     | Production    | CDIP (J)   24  | 15   TUBE             | No              | Call TI                       | N/A for Pkg Type           | -55 to 125   | CD4514BF                |
| CD4514BF3A            | Active     | Production    | CDIP (J)   24  | 15   TUBE             | No              | Call TI                       | N/A for Pkg Type           | -55 to 125   | CD4514BF3A              |
| CD4514BF3A.A          | Active     | Production    | CDIP (J)   24  | 15   TUBE             | No              | Call TI                       | N/A for Pkg Type           | -55 to 125   | CD4514BF3A              |
| CD4514BM              | Obsolete   | Production    | SOIC (DW)   24 | -                     | -               | Call TI                       | Call TI                    | -55 to 125   | CD4514BM                |
| CD4514BM96            | Active     | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4514BM                |
| CD4514BM96.A          | Active     | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4514BM                |
| CD4514BM96G4          | Active     | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4514BM                |
| CD4514BM96G4.A        | Active     | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4514BM                |
| CD4515BF3A            | Active     | Production    | CDIP (J)   24  | 15   TUBE             | No              | Call TI                       | N/A for Pkg Type           | -55 to 125   | 7703201JA<br>CD4515BF3A |
| CD4515BF3A.A          | Active     | Production    | CDIP (J)   24  | 15   TUBE             | No              | Call TI                       | N/A for Pkg Type           | -55 to 125   | 7703201JA<br>CD4515BF3A |
| CD4515BM              | Obsolete   | Production    | SOIC (DW)   24 | -                     | -               | Call TI                       | Call TI                    | -55 to 125   | CD4515BM                |
| CD4515BM96            | Active     | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4515BM                |
| CD4515BM96.A          | Active     | Production    | SOIC (DW)   24 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4515BM                |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

### **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4514B, CD4514B-MIL, CD4515B, CD4515B-MIL:

Catalog: CD4514B, CD4515B

Military: CD4514B-MIL, CD4515B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Apr-2024

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4514BM96   | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| CD4514BM96G4 | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| CD4515BM96   | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com 19-Apr-2024



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4514BM96   | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| CD4514BM96G4 | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| CD4515BM96   | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |

4040084/C 10/97

#### J (R-GDIP-T\*\*)

#### 24 PINS SHOWN

#### **CERAMIC DUAL-IN-LINE PACKAGE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Window (lens) added to this group of packages (24-, 28-, 32-, 40-pin).
- D. This package can be hermetically sealed with a ceramic lid using glass frit.
- E. Index point is provided on cap for terminal identification.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### N (R-PDIP-T\*\*)

#### PLASTIC DUAL-IN-LINE PACKAGE

#### 24 PIN SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-011
- D. Falls within JEDEC MS-015 (32 pin only)



DW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025