



www.ti.com

# Low-Noise, Low-Distortion, G = 2000 **INSTRUMENTATION AMPLIFIER**

#### **FEATURES**

● LOW NOISE: 1.3nV/√Hz at 1kHz ● LOW THD+N: 0.09% at 1kHz **WIDE BANDWIDTH: 450kHz** 

WIDE SUPPLY RANGE: ±4.5V to ±18V

HIGH CMR: > 100dB

 GAIN SET WITH EXTERNAL RESISTOR SO-14 SURFACE-MOUNT PACKAGE

### DESCRIPTION

The INA166 is a very low-noise, low-distortion, monolithic instrumentation amplifier. Its current-feedback circuitry achieves very wide bandwidth and excellent dynamic response over a wide range of gain. It is ideal for low-level signals such as microphones or hydrophones. Many industrial, instrumentation, and medical applications also benefit from its low noise and wide bandwidth.

#### **APPLICATIONS**

- MOVING-COIL TRANSDUCER AMPLIFIERS
- DIFFERENTIAL RECEIVERS
- BRIDGE TRANSDUCER AMPLIFIERS
- MICROPHONE AND HYDROPHONE **PREAMPS**

Unique distortion cancellation circuitry reduces distortion to extremely low levels, even in high gain. The INA166 provides near-theoretical noise performance for  $200\Omega$  source impedance. Its differential input, low noise, and low distortion provide superior performance as a low-level signal amplifier.

The INA166 is available in a space-saving SO-14 surface-mount package, specified for operation over the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range.





# SPECIFICATIONS: $V_S = \pm 5V$

 $T_A$  = +25°C and at rated supplies,  $V_S$  =  $\pm 5V$ ,  $R_L$  =  $2k\Omega$  connected to ground, G = 2000, unless otherwise noted.

|                                                                                                                                        |                                                                                                            |                             | I                                       |             |                                      |  |
|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------|-------------|--------------------------------------|--|
| PARAMETER                                                                                                                              | CONDITIONS                                                                                                 | MIN                         | TYP                                     | MAX         | UNITS                                |  |
| GAIN Gain Error Gain Temp Drift Coefficient Nonlinearity                                                                               |                                                                                                            |                             | ±0.3<br>±10<br>±0.005                   | ±1          | %<br>ppm/°C<br>% of FS               |  |
| INPUT REFERRED NOISE  Voltage Noise $f_O = 1 \text{kHz}$ $f_O = 100 \text{Hz}$ $f_O = 10 \text{Hz}$ Current Noise $f_O = 1 \text{kHz}$ | $R_{SOURCE} = 0\Omega$                                                                                     |                             | 1.3<br>1.6<br>2                         |             | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>pA/√Hz |  |
| INPUT OFFSET VOLTAGE Input Offset Voltage vs Temperature vs Power Supply                                                               | $V_{CM} = V_{OUT} = 0V$ $T_A = T_{MIN} \text{ to } T_{MAX}$ $V_S = \pm 4.5V \text{ to } \pm 18V$           |                             | ±50<br>±2.5<br>±1                       | ±250<br>±3  | μV<br>μV/°C<br>μV/V                  |  |
| INPUT VOLTAGE RANGE Common-Mode Voltage Range Common-Mode Rejection                                                                    | $V_{IN}^{+} - V_{IN}^{-} = 0V$ $V_{IN}^{+} - V_{IN}^{-} = 0V$ $V_{CM}^{-} = \pm 1V, R_{SRC}^{-} = 0\Omega$ | (V+) - 4<br>(V-) + 4<br>100 | (V+) - 3<br>(V-) + 3<br>120             |             | V<br>V<br>dB                         |  |
| INPUT BIAS CURRENT Initial Bias Current vs Temperature Initial Offset Current vs Temperature                                           |                                                                                                            |                             | 2.5<br>15<br>0.1<br>0.5                 | 12<br>1     | μΑ<br>nA/°C<br>μΑ<br>nA/°C           |  |
| INPUT IMPEDANCE                                                                                                                        | Differential<br>Common-Mode                                                                                |                             | 60    2<br>60    2                      |             | MΩ   pF<br>MΩ   pF                   |  |
| DYNAMIC RESPONSE Bandwidth, Small Signal, -3dB Slew Rate THD+Noise, f = 1kHz Settling Time, 0.1% 0.01% Overload Recovery               | 5V Step<br>5V Step<br>50% Overdrive                                                                        |                             | 450<br>15<br>0.09<br>2.5<br>3.5         |             | kHz<br>V/μs<br>%<br>μs<br>μs<br>μs   |  |
| OUTPUT Voltage Load Capacitance Stability Short-Circuit Current                                                                        | $R_L = 2k\Omega$ to Ground  Continuous-to-Common                                                           | (V+) - 2<br>(V-) + 2        | (V+) - 1.8<br>(V-) + 1.8<br>1000<br>±60 |             | V<br>V<br>pF<br>mA                   |  |
| POWER SUPPLY Rated Voltage Voltage Range Current, Quiescent                                                                            | I <sub>O</sub> = 0mA                                                                                       | ±4.5                        | ±5<br>±10                               | ±18<br>±12  | V<br>V<br>mA                         |  |
| <b>TEMPERATURE RANGE</b> Specification Operating Thermal Resistance, $\theta_{\rm JA}$                                                 |                                                                                                            | -40<br>-40                  | 100                                     | +85<br>+125 | °C<br>°C/W                           |  |

#### **PIN CONFIGURATION**





This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ABSOLUTE MAXIMUM RATINGS(1)

| Power Supply Voltage                 | ±18V                      |
|--------------------------------------|---------------------------|
| Signal Input Terminals, Voltage(2)(\ | /-) - 0.5V to (V+) + 0.5V |
| Current <sup>(2)</sup>               | 10mA                      |
| Output Short-Circuit to Ground       | Continuous                |
| Operating Temperature                | 55°C to +125°C            |
| Storage Temperature                  | 55°C to +125°C            |
| Junction Temperature                 | +150°C                    |
| Lead Temperature (soldering, 10s)    | +300°C                    |

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current limited to 10mA or less.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT  | PACKAGE             | PACKAGE<br>DRAWING<br>NUMBER | PACKAGE<br>MARKING | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA     |
|----------|---------------------|------------------------------|--------------------|-----------------------------------|------------------------|
| INA166UA | SO-14 Surface Mount | 235                          | INA166UA<br>"      | INA166UA<br>INA166UA/2K5          | Rails<br>Tape and Reel |

NOTE: (1) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K5 indicates 2500 devices per reel). Ordering 2500 pieces of "INA166UA/2K5" will get a single 2500-piece Tape and Reel.



# **TYPICAL PERFORMANCE CURVES**

At  $T_A$  = +25°C,  $V_S$  = ±5V,  $R_L$  = 2k $\Omega$ ,  $C_L$  = 50pF, G = 2000, unless otherwise noted.













# **TYPICAL PERFORMANCE CURVES (Cont.)**

At T\_A = +25°C, V\_S =  $\pm 5$ V, R\_L = 2k $\Omega$ , C\_L = 50pF, G = 2000, unless otherwise noted.







#### APPLICATIONS INFORMATION

Figure 1 shows the basic connections required for operation. Power supplies should be bypassed with  $0.1\mu F$  tantalum capacitors near the device pins. The output Sense (pin 8) and output Reference (pin 10) should be low-impedance connections. Resistance of greater than  $5\Omega$  in series with these connections will degrade the common-mode rejection of the INA166.

#### **GAIN**

Gain of the INA166 is internally set for G = 2000. Input stage (A1, A2) gain is 200 and the output stage gain (A3) is 10. Internal resistor values are laser trimmed for accurate ratios to achieve excellent gain accuracy and common-mode rejection, but absolute resistor values are approximately  $\pm 20\%$ . Nominal resistor values are shown.

Although the INA166 is primarily intended for fixed-gain applications, the gain can be increased by connecting a gain-set resistor,  $R_G$ , between pin 3 and pin 12 The nominal gain will be:

$$G = 2000 + \frac{60000}{R_G}$$

Accuracy of the 60000 term in this equation is approximately  $\pm 20\%$ . The stability and temperature drift of  $R_G$  contributes to the overall gain accuracy and these effects can be inferred from this gain equation.

#### **NOISE PERFORMANCE**

The INA166 provides very low-noise with low-source impedance. Its  $1.3 \text{nV}/\sqrt{\text{Hz}}$  voltage noise delivers near-theoretical noise performance with a source impedance of  $200\Omega$ .

The input stage design used to achieve this low noise, results in relatively high input bias current and input bias current noise. As a result, the INA166 may not provide the best noise performance with a source impedance greater than  $10k\Omega$ . For source impedance greater than  $10k\Omega$ , other instrumentation amplifiers may provide improved noise performance.

#### INPUT CONSIDERATIONS

Very low source impedance (less than  $10\Omega$ ) can cause the INA166 to oscillate. This depends on circuit layout, signal source, and input cable characteristics. An input network consisting of a small inductor and resistor, as shown in Figure 2, can greatly reduce any tendency to oscillate. This is especially useful if a variety of input sources are to be connected to the INA166. Although not shown in other figures, this network can be used as needed with all applications shown.



FIGURE 2. Input Stabilization Network.



FIGURE 1. Basic Circuit Connections.

#### **OFFSET VOLTAGE TRIM**

A variable voltage applied to pin 10, as shown in Figure 3, can be used to adjust the output offset voltage. A voltage applied to pin 10 is summed with the output signal. An op amp connected as a buffer is used to provide a low impedance at pin 10 to assure good common-mode rejection.

#### **OUTPUT SENSE**

An output sense terminal allows greater gain accuracy in driving the load. By connecting the sense connection at the load, I • R voltage loss to the load is included inside the feedback loop. Current drive can be increased by connecting a buffer amp inside the feedback loop, as shown in Figure 4.



FIGURE 3. Offset Voltage Adjustment Circuit.



FIGURE 4. Buffer for Increase Output Current.

www.ti.com 18-Sep-2024

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| INA166UA         | OBSOLETE | SOIC         | D                  | 14   |                | TBD          | Call TI                       | Call TI             | -55 to 125   | INA166UA             |         |
| INA166UA/2K5     | ACTIVE   | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | INA166UA             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA166UA/2K5 | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2022



#### \*All dimensions are nominal

| Ì | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | INA166UA/2K5 | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| INA166UA | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated