

# LM6584 TFT-LCD Quad, 13V RRIO High Output Current Operational Amplifier

Check for Samples: LM6584

# FEATURES

- (V<sub>S</sub> = 5V, T<sub>A</sub> = 25°C Typical Values Unless Specified)
- Input Common Mode Voltage 0.5V Beyond Rails
- Output Voltage Swing (R<sub>L</sub> = 2kΩ) 50mV from Rails
- Output Short Circuit Current +310/-410mA
- Continuous Output Current 75mA
- Supply Current (Per Amp, No Load) 750µA
- Supply Voltage Range 5V to 13V
- Unity Gain Stable
- -3dB Bandwidth (A<sub>V</sub> = +1) 24MHz
- Slew Rate 11V/µSec
- Settling Time 270ns
- SOIC and TSSOP Package
- Manufactured in Texas Instruments' State-ofthe-Art Bonded Wafer, Trench Isolated Complementary Bipolar VIP10 Technology for High Performance at Low Power Levels

## APPLICATIONS

- LCD Panel V<sub>COM</sub> Driver
- LCD Panel Gamma Buffer
- LCD Panel Repair Amp

## DESCRIPTION

The LM6584 is a low power, high voltage, rail-to-rail input-output amplifier ideally suited for LCD panel  $V_{COM}$  driver and gamma buffer applications. The LM6584 contains four unity gain stable amplifiers in one package. It provides a common mode input ability of 0.5V beyond the supply rails, as well as an output voltage range that extends to within 50mV of either supply rail. With these capabilities, the LM6584 provides maximum dynamic range at any supply voltage. Operating on supplies ranging from 5V to 13V, while consuming only 750µA per amplifier, the LM6584 has a bandwidth of 24MHz (-3dB).

The LM6584 also features fast slewing and settling times, along with a high continuous output capability of 75mA. This output stage is capable of delivering approximately 310mA peak currents in order to charge or discharge capacitive loads. These features are ideal for use in TFT-LCDs.

The LM6584 is available in the industry standard 14pin SOIC package and in the space-saving 14-pin TSSOP package. The amplifiers are specified for operation over the full  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range.



Figure 1. Test Circuit Diagram



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

RUMENTS

(AS



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings<sup>(1)(2)</sup>

| ESD Tolerance <sup>(3)</sup>                      | Human Body Model | 2KV                              |
|---------------------------------------------------|------------------|----------------------------------|
|                                                   | Machine Model    | 200V                             |
| Supply Voltage (V <sub>+</sub> - V <sub>-</sub> ) |                  | 14V                              |
| Differential Input Voltage                        |                  | ±5.5V                            |
| Output Short Circuit to Ground <sup>(4)</sup>     |                  | Continuous                       |
| Storage Temperature Range                         |                  | −65°C to 150°C                   |
| Input Common Mode Voltage                         |                  | V <sup>-</sup> to V <sup>+</sup> |
| Junction Temperature <sup>(5)</sup>               |                  | 150°C                            |

(1) Absolute maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) For testing purposes, ESD was applied using human body model,  $1.5k\Omega$  in series with 100pF.

(4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C

(5) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

## **Operating Ratings**<sup>(1)</sup>

| Supply Voltage                        |       | $5V \le V_S \le 13V$ |
|---------------------------------------|-------|----------------------|
| Temperature Range                     |       | −40°C to +85°C       |
| Thermal Resistance (θ <sub>JA</sub> ) | SOIC  | 145°C/W              |
|                                       | TSSOP | 155°C/W              |

(1) Absolute maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.



## 13V DC Electrical Characteristics<sup>(1)</sup>

Unless otherwise specified, all limits ensured for at  $T_J = 25^{\circ}C$ ,  $V_{CM} = \frac{1}{2}V_S$  and  $R_L = 2k\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                                   | Conditions                                     | Min<br>(2)           | Тур<br>(3) | Max<br>(2)          | Units |
|--------------------|---------------------------------------------|------------------------------------------------|----------------------|------------|---------------------|-------|
| V <sub>OS</sub>    | Input Offset Voltage                        |                                                |                      | 0.7        | 4<br>6              | mV    |
| TC V <sub>OS</sub> | Input Offset Voltage Average<br>Drift       |                                                |                      | 5          |                     | µV/°C |
| I <sub>B</sub>     | Input Bias Current                          |                                                |                      | -0.3/+0.3  | ±1<br><b>±7</b>     | μA    |
| I <sub>OS</sub>    | Input Offset Current                        |                                                |                      | 16         | 150<br><b>300</b>   | nA    |
| R <sub>IN</sub>    | Input Resistance                            | Common Mode                                    |                      | 20         |                     | ΜΩ    |
|                    |                                             | Differential Mode                              |                      | 0.5        |                     | 1/122 |
| CMRR               | Common Mode Rejection Ratio                 | $V_{CM} = 0$ to +13V                           | 75<br><b>70</b>      | 103        |                     | ٩D    |
|                    |                                             | V <sub>CM</sub> = 0 to 11.5V                   | 78<br><b>72</b>      | 103        |                     | dB    |
| PSRR               | Power Supply Rejection Ratio                | $V_{CM} = \pm 1 V$                             | 75<br><b>70</b>      | 103        |                     | dB    |
| CMVR               | Input Common-Mode Voltage<br>Range          | CMRR > 50dB                                    | 13.2                 | 0<br>13    | -0.2                | V     |
| A <sub>V</sub>     | Large Signal Voltage Gain <sup>(4)</sup>    | $R_L = 2k\Omega, V_O = 0.5 \text{ to } +12.5V$ | 78<br><b>72</b>      | 108        |                     | dB    |
| Vo                 | Output Swing High <sup>(5)</sup>            | $R_L = 2k\Omega$                               | 12.85<br><b>12.7</b> | 12.9       |                     | V     |
|                    | Output Swing Low <sup>(5)</sup>             | $R_L = 2k\Omega$                               |                      | 0.55       | 0.150               |       |
| I <sub>SC</sub>    | Output Short Circuit Current <sup>(6)</sup> | Sourcing                                       | 200                  | 320        |                     |       |
|                    |                                             | Sinking                                        | 200                  | 420        |                     | mA    |
| I <sub>CONT</sub>  | Continuous Output Current <sup>(7)</sup>    | Sourcing                                       |                      | 75         |                     |       |
|                    |                                             | Sinking                                        |                      | 75         |                     | mA    |
| I <sub>S</sub>     | Supply Current (per Amp)                    |                                                |                      | 780        | 1100<br><b>1350</b> | μΑ    |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No specification of parametric performance is indicated in the electrical tables under conditions of internal self heating where  $T_J > T_A$ . See applications section for information on temperature de-rating of this device.

(2) All limits are specified by testing or statistical analysis.

(3) Typical values represent the most likely parametric norm.

(4) Large signal voltage gain is the total output swing divided by the input signal required to produce that swing.

(5) The open loop output current is ensured, by the measurement of the open loop output voltage swing.

(6) Continuous operation at these output currents will exceed the power dissipation ability of the device

(7) Power dissipation limits may be exceeded if all four amplifiers source or sink 75mA. Voltage across the output transistors and their output currents must be taken into account to determine the power dissipation of the device



## 13V AC Electrical Characteristics<sup>(1)</sup>

Unless otherwise specified, all limits ensured for at  $T_J = 25^{\circ}C$ ,  $V_{CM} = \frac{1}{2}V_S$  and  $R_L = 2k\Omega$ . Boldface limits apply at the temperature extremes.

| Symbol         | Parameter                                                             | Conditions                                   | Min<br>(2) | Тур<br>(3) | Max<br>(2) | Units  |
|----------------|-----------------------------------------------------------------------|----------------------------------------------|------------|------------|------------|--------|
| SR             | Slew Rate <sup>(4)</sup>                                              | $A_V = +1, V_{IN} = 10V_{PP}$                | 8          | 15         |            | V/µs   |
|                | Unity Gain Bandwidth Product                                          |                                              |            | 15.4       |            | MHz    |
|                | -3dB Frequency                                                        | A <sub>V</sub> = +1                          | 10         | 24         |            | MHz    |
| Φ <sub>m</sub> | Phase Margin                                                          |                                              |            | 61         |            | deg    |
| ts             | Settling Time (0.1%)                                                  | $A_V = -1, A_O = \pm 5V, R_L = 500\Omega$    |            | 780        |            | ns     |
| t <sub>p</sub> | Propagation Delay                                                     | $A_V = -2, V_{IN} = \pm 5V, R_L = 500\Omega$ |            | 20         |            | ns     |
| HD2            | $2^{nd}$ Harmonic Distortion<br>F <sub>IN</sub> = 1MHz <sup>(5)</sup> | V <sub>OUT</sub> = 2V <sub>PP</sub>          |            | -53        |            | dBc    |
| HD3            | 3rd Harmonic Distortion $F_{IN} = 1 MHz^{(5)}$                        | V <sub>OUT</sub> = 2V <sub>PP</sub>          |            | -40        |            | dBc    |
| e <sub>n</sub> | Input-Referred Voltage Noise                                          | f = 10kHz                                    |            | 23         |            | nV/√Hz |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very (1) Electrical fable values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self heating where T<sub>J</sub> > T<sub>A</sub>. See applications section for information on temperature de-rating of this device.
(2) All limits are specified by testing or statistical analysis.
(3) Typical values represent the most likely parametric norm.
(4) Slew Rate is the average of the raising and falling slew rates.
(5) Harmonics are measured with A<sub>V</sub> = +2 and R<sub>L</sub> = 100Ω and V<sub>IN</sub> = 1V<sub>PP</sub> to give V<sub>OUT</sub> = 2V<sub>PP</sub>.



## 5V DC Electrical Characteristics<sup>(1)</sup>

Unless otherwise specified, all limits ensured for at  $T_J = 25^{\circ}$ C,  $V_{CM} = \frac{1}{2}V_S$  and  $R_L = 2k\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol                          | Parameter                                   | Conditions                                | Min<br>(2)         | Тур<br>(3) | Max<br>(2)          | Units |  |
|---------------------------------|---------------------------------------------|-------------------------------------------|--------------------|------------|---------------------|-------|--|
| V <sub>OS</sub>                 | Input Offset Voltage                        |                                           |                    | 0.7        | 4<br>6              | mV    |  |
| TC V <sub>OS</sub>              | Input Offset Voltage Average<br>Drift       |                                           |                    | 10         |                     | µV/°C |  |
| I <sub>B</sub>                  | Input Bias Current                          |                                           |                    | -0.3/+0.3  | ±1<br><b>±7</b>     | μA    |  |
| I <sub>OS</sub>                 | Input Offset Current                        |                                           |                    | 20         | 150<br><b>300</b>   | nA    |  |
| R <sub>IN</sub>                 | Input Resistance                            | Common Mode                               |                    | 20         |                     | MΩ    |  |
|                                 |                                             | Differential Mode                         |                    | 0.5        |                     | IVI12 |  |
| CMRR Common Mode Rejection Rati |                                             | V <sub>CM</sub> Stepped from 0 to 5V      | 72<br>68           | 105        |                     | ٩D    |  |
|                                 |                                             | $V_{CM}$ Stepped from 0 to 3.5V           | 75<br><b>70</b>    | 105        |                     | dB    |  |
| PSRR                            | Power Supply Rejection Ratio                | $V_{\rm S} = V_{\rm CC} = 3.5 V$ to 5.5 V | 75<br><b>70</b>    | 92         |                     | dB    |  |
| CMVR                            | Input Common-Mode Voltage<br>Range          | CMRR > 50dB                               | 5.2                | 0.0<br>5.0 | -0.2                | V     |  |
| A <sub>V</sub>                  | Large Signal Voltage Gain <sup>(4)</sup>    | $R_L = 2k\Omega$ , $V_O = 0$ to 5V        | 70<br><b>65</b>    | 106        |                     | dB    |  |
| Vo                              | Output Swing High                           | $R_L = 2k\Omega$                          | 4.85<br><b>4.7</b> | 4.9        |                     | V     |  |
|                                 | Output Swing Low                            | $R_L = 2k\Omega$                          |                    | 0.2        | 0.15                |       |  |
| I <sub>SC</sub>                 | Output Short Circuit Current <sup>(5)</sup> | Sourcing                                  |                    | 310        |                     | ~^^   |  |
|                                 |                                             | Sinking                                   |                    | 400        |                     | mA    |  |
| I <sub>CONT</sub>               | Continuous Output Current <sup>(6)</sup>    | Sourcing                                  |                    | 75         |                     |       |  |
|                                 |                                             | Sinking                                   |                    | 75         |                     | mA    |  |
| I <sub>S</sub>                  | Supply Current (per Amp)                    |                                           |                    | 750        | 1000<br><b>1250</b> | μA    |  |

Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No specification of parametric performance is indicated in the electrical tables under conditions of internal self heating where  $T_J > T_A$ . See applications section for information on temperature de-rating of this device. All limits are specified by testing or statistical analysis. (1)

(2)

(3) Typical values represent the most likely parametric norm.

Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. Continuous operation at these output currents will exceed the power dissipation ability of the device (4)

(5)

(6) Power dissipation limits may be exceeded if all four amplifiers source or sink 75mA. Voltage across the output transistors and their output currents must be taken into account to determine the power dissipation of the device



## 5V AC Electrical Characteristics<sup>(1)</sup>

Unless otherwise specified, all limits ensured for at  $T_J = 25^{\circ}$ C,  $V_{CM} = \frac{1}{2}V_S$  and  $R_L = 2k\Omega$ . Boldface limits apply at the temperature extremes.

| Symbol         | Parameter                                                             | Conditions                                   | Min<br>(2) | Тур<br>(3) | Max<br>(2) | Units<br>V/µs |
|----------------|-----------------------------------------------------------------------|----------------------------------------------|------------|------------|------------|---------------|
| SR             | Slew Rate <sup>(4)</sup>                                              | $A_V = +1, V_{IN} = 3.5V_{PP}$               |            | 11         |            |               |
|                | Unity Gain Bandwidth Product                                          |                                              |            | 15.3       |            | MHz           |
|                | -3dB Frequency                                                        | A <sub>V</sub> = +1                          |            | 24         |            | MHz           |
| Φ <sub>m</sub> | Phase Margin                                                          |                                              |            | 56         |            | deg           |
| t <sub>s</sub> | Settling Time (0.1%)                                                  | $A_V = -1, V_O = \pm 1V, R_L = 500\Omega$    |            | 270        |            | ns            |
| t <sub>p</sub> | Propagation Delay                                                     | $A_V = -2, V_{IN} = \pm 1V, R_L = 500\Omega$ |            | 21         |            | ns            |
| HD2            | $2^{nd}$ Harmonic Distortion<br>F <sub>IN</sub> = 1MHz <sup>(5)</sup> | V <sub>OUT</sub> = 2V <sub>PP</sub>          |            | -53        |            | dBc           |
| HD3            | 3rd Harmonic Distortion $F_{IN} = 1 MHz^{(5)}$                        | V <sub>OUT</sub> = 2V <sub>PP</sub>          |            | -40        |            | dBc           |
| e <sub>n</sub> | Input-Referred Voltage Noise                                          | f = 10kHz                                    |            | 23         |            | nV/√Hz        |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No specification of parametric performance is indicated in the electrical tables under conditions of internal self heating where  $T_J > T_A$ . See applications section for information on temperature de-rating of this device.

(2)

All limits are specified by testing or statistical analysis. Typical values represent the most likely parametric norm. (3)

(4)

Slew Rate is the average of the raising and falling slew rates. Harmonics are measured with  $A_V = +2$  and  $R_L = 100\Omega$  and  $V_{IN} = 1V_{PP}$  to give  $V_{OUT} = 2V_{PP}$ . (5)

## **Connection Diagram**



Figure 2. 14-Pin SOIC or TSSOP (Top View) See D or PW Package



PHASE (°)

،

PHASE





## **Typical Performance Characteristics**

Unless otherwise specified, all limits ensured for  $T_J$  = 25°C,  $V_{CM}$  = 1/2V\_S and  $R_L$  = 2k\Omega.



TEXAS INSTRUMENTS

www.ti.com

#### SNOSA44C - MAY 2003 - REVISED MARCH 2013







Figure 11.







Settling Time vs. Capacitive Loading (Output Slew and Settle Time)



Figure 12.

Input Voltage Noise vs. Frequency

8

**Typical Performance Characteristics (continued)** 



SNOSA44C-MAY 2003-REVISED MARCH 2013



# Typical Performance Characteristics (continued)

Unless otherwise specified, all limits ensured for  $T_J$  = 25°C,  $V_{CM}$  = 1/2 $V_S$  and  $R_L$  = 2k $\Omega$ .

Stability vs. Capacitive Load Unity Gain, V<sub>S</sub> = 13V







Closed Loop Output Impedance vs. Frequency





#### Figure 16.







TEXAS INSTRUMENTS

www.ti.com

SNOSA44C - MAY 2003 - REVISED MARCH 2013





## **APPLICATION NOTES**

#### CIRCUIT DESCRIPTION GENERAL & SPEC

The LM6584 is a bipolar process operational amplifier. It has an exceptional output current capability of 330mA. The part has both rail to rail inputs and outputs. It has a -3dB bandwidth of 24MHz. The part has input voltage noise of  $23nV/\sqrt{Hz}$ , and  $2^{nd}$  and  $3^{rd}$  harmonic distortion of -53dB and -40dB respectively.

### INPUT SECTION

The LM6584 has rail to rail inputs and thus has an input range over which the device may be biased of V<sup>-</sup> minus 0.5V, and V<sup>+</sup> plus V. The ultimate limit on input voltage excursion is the ESD protection diodes on the input pins. The most important consideration in Rail-to-Rail input op amps is to understand the input structure. Most Rail-to-Rail input amps use two differential input pairs to achieve this function. This is how the LM6584 works. A conventional PNP differential transistor pair provides the input gain from 0.5V below the negative rail to about one volt below the positive rail. At this point internal circuitry activates a differential NPN transistor pair that allows the part to function from 1 volt below the positive rail to 0.5V above the positive rail. The effect on the inputs pins is as if there were two different op amps connected to the inputs. This has several unique implications.

- The input offset voltage will change, sometimes from positive to negative as the inputs transition between the two stages at about a volt below the positive rail. this effect is seen in the V<sub>OS</sub> vs. V<sub>CM</sub> chart in the Typical Performance Characteristics section of this datasheet.
- The input bias currents can be either positive or negative. Do not expect a consistent flow in or out of the pins.
- The part will have different specifications depending on whether the NPN or PNP stage is operating.
- There is a little more input capacitance then a single stage input although the ESD diodes often swamp out the added base capacitance.
- Since the input offset voltages can change from positive to negative the output may not be monotonic when the inputs are transitioning between the two stages and the part is in a high gain configuration.

It should be remembered that swinging the inputs across the input stage transition may cause output distortion and accuracy anomalies. It is also worth noting that anytime any amps inputs are swung near the rails THD and other specs are sure to suffer.

### OUTPUT SECTION

#### Current Rating

The LM6584 has an output current rating, sinking or sourcing, of 300mA. The LM6584 is ideally suited to loads that require a high value of peak current but only a reduced value of average current. This condition is typical of driving the gate of a MOSFET. While the output drive rating is 300mA peak, and the output structure supports rail-to-rail operation, the attainable output current is reduced when the gain and drive conditions are such that the output voltage approaches either rail.

#### **Output Power**

Because of the increased output drive capability, internal heat dissipation must be held to a level that does not increase the junction temperature above its maximum rated value of 150° C.

#### **Power Requirements**

The LM6584 operates from a voltage supply, of V<sup>+</sup> and ground, or from a V<sup>-</sup> and V<sup>+</sup> split supply. Single-ended voltage range is +5V to +13V and split supply range is  $\pm 2.5V$  to  $\pm 6.5V$ .



#### APPLICATION HINTS POWER SUPPLIES

#### Sequencing

Best practice design technique for operational amplifiers includes careful attention to power sequencing. Although the LM6584 is a bipolar op amp, recommended op amp turn on power sequencing of ground (or V<sup>-</sup>), followed by V<sup>+</sup>, followed by input signal should be observed. Turn off power sequence should be the reverse of the turn-on sequence. Depending on how the amp is biased the outputs may swing to the rails on power-on or power-off. Due to the high output currents and rail to rail output stage in the LM6584 the output may oscillate very slightly if the power is slowly raised between 2V and 4V The part is unconditionally stable at 5V. Quick turn-off and turn-on times will eliminate oscillation problems.

#### **PSRR** and Noise

Care should be taken to minimize the noise in the power supply rails. The figure of merit for an op amp's ability to keep power supply noise out of the signal is called Power Supply Rejection Ratio (PSRR). Observe from the PSRR charts in the Typical Performance Characteristics section that the PSRR falls of dramatically as the frequency of the noise on the power supply line goes up. This is one of the reasons switching power supplies can cause problems. It should also be noticed from the charts that the negative supply pin is far more susceptible to power noise. The design engineer should determine the switching frequencies and ripple voltages of the power supplies in the system. If required, a series resistor or in the case of a high current op amp like the LM6584, a series inductor can be used to filter out the noise.

#### Transients

In addition to the ripple and noise on the power supplies there are also transient voltage changes. This can be caused by another device on the same power supply suddenly drawing current or suddenly stopping a current draw. The design engineer should insure that there are no damaging transients induced on the power supply lines when the op amp suddenly changes current delivery.

## LAYOUT

#### Ground Planes

Do not assume the ground (or more properly, the common or return) of the power supply is an ocean of zero impedance. The thinner the trace, the higher the resistance. Thin traces cause tiny inductances in the power lines. These can react against the large currents the LM6584 is capable of delivering to cause oscillations, instability, overshoot and distortion. A ground plane is the most effective way of insuring the ground is a uniform low impedance. If a four layer board cannot be used, consider pouring a plane on one side of a two layer board. If this cannot be done be sure to use as wide a trace as practicable and use extra decoupling capacitors to minimize the AC variations on the ground rail.

### Decoupling

A high-speed, high-current amp like the LM6584 must have generous decoupling capacitors. They should be as close to the power pins as possible. Putting them on the back side opposite the power pins may give the tightest layout. If ground and power planes are available, the placement of the decoupling caps are not as critical.

#### Breadboards

The high currents and high frequencies the LM6584 operates at, as well as thermal considerations, require that prototyping of the design be done on a circuit board as opposed to a "Proto-Board" style breadboard.

### STABILITY

#### General

High speed parts with large output current capability require special care to insure lack of oscillations. Keep the "+" pin isolated from the output to insure stability. As noted above care should be take to insure the large output currents do not appear in the ground or ground plane and then get coupled into the "+" pin. As always, good tight layout is essential as is adequate use of decoupling capacitors on the power supplies.



#### **Unity Gain**

The unity gain or voltage-follower configuration is the most subject to oscillation. If a part is stable at unity gain it is almost certain to work in other configurations. In certain applications where the part is setting a reference voltage or is being used as a buffer greater stability can be achieved by configuring the part as a gain of -1 or -2 or +2.

#### Phase Margin

The phase margin of an op amps gain-phase plot is an indication of the stability of the amp. It is desirable to have at least 45°C of phase margin to insure stability in all cases. The LM6584 has 60°C of phase margin even with it's large output currents and Rail-to-Rail output stage, which are generally more prone to stability issues.

#### Capacitive Load

The LM6584 can withstand 30pF of capacitive load in a unity gain configuration before stability issues arise. At very large capacitances, the load capacitor will attenuate the gain like any other heavy load and the part becomes stable again. The LM6584 will be stable at 330nF and higher load capacitance. Refer to the chart in the Typical Performance Characteristics section.

#### OUTPUT

#### Swing vs. Current

The LM6584 will get to about 25mV or 30mV of either rail when there is no load. The LM6584 can sink or source hundreds of milliamperes while remaining less then 0.5V away from the rail. It should be noted that if the outputs are driven to the rail and the part can no longer maintain the feedback loop, the internal circuitry will deliver large base currents into the huge output transistors, trying to get the outputs to get past the saturation voltage. The base currents will approach 16 milliamperes and this will appear as an increase in power supply current. Operating at this power dissipation level for extended periods will damage the part, especially in the higher thermal resistance TSSOP package. Because of this phenomenon, unused parts should not have the inputs strapped to either rail, but should have the inputs biased at the midpoint or at least a diode drop (0.6V) within the rails.

#### Self Heating

As discussed above the LM6584 is capable of significant power by virtue of its 300mA current handling capability. A TSSOP package cannot sustain these power levels for more then a brief period.

#### TFT Display Application

#### INTRODUCTION

In today's high-resolution TFT displays, op amps are used for the following three functions:

- 1. V<sub>COM</sub> Driver
- 2. Gamma Buffer
- 3. Panel Repair Buffer

All of these functions utilize op amps as non-inverting, unity-gain buffers. The  $V_{COM}$  Driver and Gamma Buffer are buffers that supply a well regulated DC voltage. A Panel Repair Buffer, on the other hand, provides a high frequency signal that contains part of the display's visual image.

In an effort to reduce production costs, display manufacturers use a minimum variety of different parts in their TFT displays. As a result, the same type of op amp will be used for the  $V_{COM}$  Driver, Gamma Buffer, and Panel Repair Buffer. To perform all these functions, such an op amp must have the following characteristics:

- 1. Large output current drive
- 2. Rail to rail input common mode range
- 3. Rail to rail output swing
- 4. Medium speed gain bandwidth and slew rate

LM6584



www.ti.com

The LM6584 meets these requirements. It has a rail-to-rail input and output, typical gain bandwidth and slew rate of 15MHz and 15V/ $\mu$ s, and it can supply up to 320mA of output current. The following sections will describe the operation of V<sub>COM</sub> Drivers, Gamma Buffers, and Panel Repair Buffers, showing how the LM6584 is well suited for each of these functions.

#### **BRIEF OVERVIEW OF TFT DISPLAY**

To better understand these op amp applications, let's first review a few basic concepts of how a TFT display operates. Figure 26 is a simplified illustration of an LCD pixel. The top and bottom plates of each pixel consist of Indium-Tin oxide (ITO), which is a transparent, electrically conductive material. ITO lies on the inner surfaces of two glass substrates that are the front and back glass panels of a TFT display. Sandwiched between the two ITO plates is an insulating material (liquid crystal) that alters the polarization of light to a lesser a greater amount, depending on how much voltage ( $V_{PIXEL}$ ) is applied across the two plates. Polarizers are placed on the outer surfaces of the two glass substrates, which in combination with the liquid crystal create a variable light filter that modulates light transmitted from the back to the front of a display. A pixel's bottom plate lies on the backside of a display where a light source is applied, and the top plate lies on the front, facing the viewer. On a Twisted Neumatic (TN) display, which is typical of most TFT displays, a pixel transmits the greatest amount of light when  $V_{PIXEL}$  is less ±0.5V, and it becomes less transparent as this voltage increases with either a positive or negative polarity. In short, an LCD pixel can be thought of as a capacitor, through which, a controlled amount of light is transmitted by varying  $V_{PIXEL}$ .



#### Figure 26. Individual LCD Pixel







Figure 27 is a simplified block diagram of a TFT display, showing how individual pixels are connected to the row, column, and  $V_{COM}$  lines. Each pixel is represented by capacitor with an NMOS transistor connected to its top plate. Pixels in a TFT panel are arranged in rows and columns. Row lines are connected to the NMOS gates, and column lines to the NMOS sources. The back plate of every pixel is connected to a common voltage called  $V_{COM}$ . Pixel brightness is controlled by voltage applied to the top plates, and the Column Drivers supply this voltage via the column lines. Column Drivers 'write' this voltage to the pixels one row at a time, and this is accomplished by having the Row Drivers select an individual row of pixels when their voltage levels are transmitted by the Column Drivers. The Row Drivers sequentially apply a large positive pulse (typically 25V to 35V) to each row line. This turns-on NMOS transistors connected to an individual row, allowing voltages from the column lines to the pixels.

## V<sub>COM</sub> DRIVER

The  $V_{COM}$  driver supplies a common voltage ( $V_{COM}$ ) to all the pixels in a TFT panel.  $V_{COM}$  is a constant DC voltage that lies in the middle of the column drivers' output voltage range. As a result, when the column drivers write to a row of pixels, they apply voltages that are either positive or negative with respect to  $V_{COM}$ . In fact, the polarity of a pixel is reversed each time its row is selected. This allows the column drivers to apply an alternating voltage to the pixels rather than a DC signal, which can 'burn' a pattern into an LCD display.

When column drivers write to the pixels, current pulses are injected onto the V<sub>COM</sub> line. These pulses result from charging stray capacitance between V<sub>COM</sub> and the column lines (see Figure 27), which ranges typically from 16pF to 33pF per column. Pixel capacitance contributes very little to these pulses because only one pixel at a time is connected to a column, and the capacitance of a single pixel is on the order of only 0.5pF. Each column line has a significant amount of series resistance (typically  $2k\Omega$  to  $40k\Omega$ ), so the stray capacitance is distributed along the entire length of a column. This can be modeled by the multi-segment RC network shown in Figure 28. The total capacitance between V<sub>COM</sub> and the column lines can range from 25nF to 100nF, and charging this capacitance of approximately the same value exists between V<sub>COM</sub> and the row lines. Therefore, the V<sub>COM</sub> driver's load is the sum of these distributed RC networks with a total capacitance of 50nF to 200nF, and this load can modeled like the circuit in Figure 28.



Figure 28. Model of Impedance between  $V_{COM}$  and Column Lines

A V<sub>COM</sub> driver is essentially a voltage regulator that can source and sink current into a large capacitive load. To simplify the analysis of this driver, the distributed RC network of Figure 28 has been reduced to a single RC load in Figure 29. This load places a large capacitance on the V<sub>COM</sub> driver output, resulting in an additional pole in the op amp's feedback loop. However, the op amp remains stable because  $C_{LOAD}$  and  $R_{ESR}$  create a zero that cancels the effect of this pole. The range of  $C_{LOAD}$  is 50nF to 200nF and  $R_{ESR}$  is 20 $\Omega$  to 100 $\Omega$ , so this zero will have a frequency in the range of 8KHz to160KHz, which is much lower than the gain bandwidth of most op amps. As a result, the V<sub>COM</sub> load adds very little phase lag when op amp loop gain is unity, and this allows the V<sub>COM</sub> Driver to remain stable. This was verified by measuring the small-signal bandwidth of the LM6584 with the RC load of Figure 29. When driving an RC load of 50nF and 20 $\Omega$ , the LM6584 has a unity gain frequency of 6.12MHz with 41.5°C of phase margin. If the load capacitor is increased to 200nF and the resistance remains 20 $\Omega$ , the unity gain frequency is virtually unchanged: 6.05MHz with 42.9°C of phase margin.



(1)



Figure 29. V<sub>COM</sub> Driver with Simplified Load

A  $V_{COM}$  Driver's large-signal response time is determined by the op amp's maximum output current, not by its slew rate. This is easily shown by calculating how much output current is required to slew a 50nF load capacitance at the LM6584 slew rate of 14V/µs:

$$I_{OUT} = 14V/\mu s \times 50 nF = 700 mA$$

700mA exceeds the maximum current specification for the LM6584 and almost all other op amps, confirming that a  $V_{COM}$  driver's speed is limited by its peak output current. In order to minimize  $V_{COM}$  transients, the op amp used as a  $V_{COM}$  Driver must supply large values of output current.



Figure 30. V<sub>COM</sub> Driver Test Circuit

Figure 30 is a common test circuit used for measuring  $V_{COM}$  driver response time. The RC network of R<sub>L1</sub> to R<sub>L3</sub> and C<sub>1</sub> to C<sub>4</sub> models the distributed RC load of a V<sub>COM</sub> line. This RC network is a gross simplification of what the actual impedance is on a TFT panel. However, it does provide a useful test for measuring the op amp's transient response when driving a large capacitive load. A low impedance MOSFET driver applies a 5V square wave to V<sub>SW</sub>, generating large current pulses in the RC network. Scope photos from this circuit are shown in Figure 31 and Figure 32. Figure 31 shows the test circuit generates positive and negative voltage spikes with an amplitude of ±3.2V at the V<sub>COM</sub> node, and both transients settle-out in approximately 2µs. As mentioned before, the speed at which these transients settle-out is a function of the op amp's peak output current. The I<sub>OUT</sub> trace in Figure 32 shows that the LM6584 can sink and source peak currents of -310mA and 320mA. This ability to supply large values of output current makes the LM6584 extremely well suited for V<sub>COM</sub> Driver applications.

SNOSA44C - MAY 2003 - REVISED MARCH 2013



#### www.ti.com



Figure 31.  $V_{SW}$  and  $V_{COM}$  Waveforms from  $V_{COM}$ 



Figure 32. V<sub>SW</sub> and I<sub>OUT</sub> Waveforms from V<sub>COM</sub> Test Circuit

#### GAMMA BUFFER

Illumination in a TFT display, also referred to as grayscale, is set by a series of discrete voltage levels that are applied to each LCD pixel. These voltage levels are generated by resistive DAC networks that reside inside each of the column driver ICs. For example, a column driver with 64 Grayscale levels has a two 6 bit resistive DACs. Typically, the two DACs will have their 64 resistors grouped into four segments, as shown in Figure 33. Each of these segments is connected to external voltage lines, VGMA1 to VGMA10, which are the Gamma Levels. VGMA1 to VGMA5 set grayscale voltage levels that are positive with respect to  $V_{COM}$  (high polarity gamma levels). VGMA6 to VGMA10 set grayscale voltages negative with respect to  $V_{COM}$  (low polarity gamma levels).



SNOSA44C - MAY 2003 - REVISED MARCH 2013



Figure 33. Simplified Schematic of Column Driver IC

Figure 34 shows how column drivers in a TFT display are connected to the gamma levels. VGMA1, VGMA5, VGMA6, and VGMA10 are driven by the Gamma Buffers. These buffers serve as low impedance voltage sources that generate the display's gamma levels. The Gamma Buffers' outputs are set by a simple resistive ladder, as shown in Figure 34. Note that VGMA2 to VGMA4 and VGMA7 to VGMA9 are usually connected to the column drivers even though they are not driven by external buffers. Doing so, forces the gamma levels in all the column drivers to be identical, minimizing grayscale mismatch between column drivers. Referring again to Figure 34, the resistive load of a column driver DAC (i.e. resistance between GMA1 to GMA5) is typically  $10k\Omega$  to  $15k\Omega$ . On a typical display such as XGA, there can be up to 10 column drivers, so the total resistive load on a Gamma Buffer output can be as low as  $1k\Omega$ . The voltage between VGMA1 and VGMA5 can range from 3V to 6V, depending on the type of TFT panel. Therefore, maximum load current supplied by a Gamma Buffer is approximately  $6V/1k\Omega = 6$ mA, which is a relatively light load for most op amps. In many displays, VGMA1 can be less than 500mV below V<sub>DD</sub>, and VGMA10 can be less than 500mV above ground. Under these conditions, an op amp used for the Gamma Buffer must have rail-to-rail inputs and outputs, like the LM6584.



Figure 34. Basic Gamma Buffer Configuration



Another important specification for Gamma Buffers is small signal bandwidth and slew rate. When column drivers select which voltage levels are written to a row of pixels, their internal DACs inject current spikes into the Gamma Lines. This generates voltage transients at the Gamma Buffer outputs, and they should settle-out in less than 1µs to insure a steady output voltage from the column drivers. Typically, these transients have a maximum amplitude of 2V, so a gamma buffer must have sufficient bandwidth and slew rate to recover from a 2V transient in 1µs or less.



Figure 35. Large Signal Transient Response of an Operational Amplifier

Figure 35 illustrates how an op amp responds to a large-signal transient. When such a transient occurs at t = 0, the output does not start changing until  $T_{PD}$ , which is the op amp's propagation delay time (typically 20ns for the LM6584). The output then changes at the op amp's slew rate from  $t = T_{PD}$  to  $T_{SR}$ . From  $t = T_{SR}$  to  $T_{SE}T$ , the output settles to its final value ( $V_F$ ) at a speed determined by the op amp's small-signal frequency response. Although propagation delay and slew limited response time (t = 0 to  $T_{SR}$ ) can be calculated from data sheet specifications, the small signal settling time ( $T_{SR}$  to  $T_{SET}$ ) cannot. This is because an op amp's gain vs. frequency has multiple poles, and as a result, small-signal settling time can not be calculated as a simple function of the op amp's gain bandwidth. Therefore, the only accurate method for determining op amp settling time is to measure it directly.



Figure 36. Gamma Buffer Settling Time Test Circuit

The test circuit in Figure 36 was used to measure LM6584 settling time for a 2V pulse and 1k $\Omega$  load, which represents the maximum transient amplitude and output load for a gamma buffer. With this test system, the LM6584 settled to within ±30mV of 2V pulse in approximately 170ns. Settling time for a 0 to -2V pulse was slightly less, 150ns. These values are much smaller than the desired response time of 1µs, so the LM6584 has sufficient bandwidth and slew rate for regulating gamma line transients.

### SNOSA44C-MAY 2003-REVISED MARCH 2013



www.ti.com

# PANEL REPAIR BUFFER

It is not uncommon for a TFT panel to be manufactured with an open in one or two of its column or row lines. In order to repair these opens, TFT panels have uncommitted repair lines that run along their periphery. When an open line is identified during a panel's final assembly, a repair line re-routes its signal past the open. Figure 37 illustrates how a column is repaired. The column driver's output is sent to the other end of an open column via a repair line, and the repair line is driven by a panel repair buffer. When a column or row line is repaired, the capacitance on that line increases substantially. For instance, a column typically has 50pF to 100pF of line capacitance, but a repaired column can have up to 200pF. Column drivers are not designed to drive this extra capacitance, so a panel repair buffer provides additional output current to the repaired column line. Note that there is typically a 20 $\Omega$  to 100 $\Omega$  resistor in series with the buffer output. This resistor isolates the output from the 200pF of capacitance on a repaired column line, ensuring that the buffer remains stable. A pole is created by this resistor and capacitance, but its frequency will be in the range of 8MHz to 40MHz, so it will have only a minor effect on the buffer's transient response time. Panel repair buffers transmit a column driver signal, and as mentioned in the GAMMA BUFFER section, this signal is set by the gamma levels. It was also mentioned that many displays have upper and lower gamma levels that are within 500mV of the supply rails. Therefore, op amps used as panel repair buffers should have rail-to-rail input and stages. Otherwise, they may clip the column driver signal.

The signal from a panel repair buffer is stored by a pixel when the pixel's row is selected. In high-resolution displays, each row is selected for as little as 11 $\mu$ s. To insure that a pixel has adequate time to settle-out during this brief period, a panel repair buffer should settle to within 1% of its final value approximately 1 $\mu$ s after a row is selected. This is hardest to achieve when transmitting a column line's maximum voltage swing, which is the difference between the upper and lower gamma levels (i.e. voltage between VGMA1 and VGMA10). For a LM6584, the most demanding application occurs in displays that operate from a 13V supply. In these displays, voltage difference between the top and bottom gamma levels can be as large as 12V, so the LM6584 needs to transmit a ±12V pulse and settle to within 60mV of its final value in approximately 1 $\mu$ s (60mV is approximately 1% of the dynamic range of the high or low polarity gamma levels). LM6584 settling times for 12V and -12V pulses were measured in a test circuit similar to the one in Figure 36. V<sup>+</sup> and V<sup>-</sup> were set to 12.5V and -0.5V, respectively, when measuring settling time for a 0V to 12V pulse. Likewise, V<sup>+</sup> and V<sup>-</sup> were set to 0.5V and -12.5V when measuring settling time for a 0V to -12V pulse. In both cases, the LM6584 output was connected to a series RC load of 51 $\Omega$  and 200pF. When tested this way, the LM6584 settled to within 60mV of 12V or -12V in approximately 1.1 $\mu$ s. These observed values are very close to the desired 1 $\mu$ s specification, demonstrating that the LM6584 has the bandwidth and slew rate required for repair buffers in high-resolution TFT displays.



Figure 37. Panel Repair Buffer

### SUMMARY

This Application Notes provided a basic explanation of how op-amps are used in TFT displays, and it also presented the specifications required for these op amps. There are three major op amp applications in a display:  $V_{COM}$  Driver, Gamma Buffer, and Panel Repair Buffer, and the LM6584 can be used for all of them. As a  $V_{COM}$  Driver, the LM6584 can supply large values of output current to regulate  $V_{COM}$  load transients. It has rail-to-rail input common-mode range and output swing required for gamma buffers and panel repair buffers. It also has the necessary gain bandwidth and slew-rate for regulating gamma levels and driving column repair lines. All these features make the LM6584 very well suited for use in TFT displays.

SNOSA44C - MAY 2003 - REVISED MARCH 2013

| Cł | hanges from Revision B (March 2013) to Revision C  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 20   |



## **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| LM6584MA/NOPB    | ACTIVE        | SOIC         | D                  | 14   | 55             | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 85    | LM6584MA                | Samples |
| LM6584MAX/NOPB   | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 85    | LM6584MA                | Samples |
| LM6584MT/NOPB    | ACTIVE        | TSSOP        | PW                 | 14   | 94             | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 85    | LM658<br>4MT            | Samples |
| LM6584MTX/NOPB   | ACTIVE        | TSSOP        | PW                 | 14   | 2500           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 85    | LM658<br>4MT            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM6584MAX/NOPB              | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
| LM6584MTX/NOPB              | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM6584MAX/NOPB | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LM6584MTX/NOPB | TSSOP        | PW              | 14   | 2500 | 367.0       | 367.0      | 35.0        |



5-Jan-2022

# TUBE



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM6584MA/NOPB | D            | SOIC         | 14   | 55  | 495    | 8      | 4064   | 3.05   |
| LM6584MT/NOPB | PW           | TSSOP        | 14   | 94  | 495    | 8      | 2514.6 | 4.06   |

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated