











SN74AHCT16244

SCLS334J-MARCH 1996-REVISED OCTOBER 2014

# SN74AHCT16244 16-Bit Buffers/Drivers With 3-State Outputs

#### 1 Features

- Members of the Texas Instruments Widebus™
   Family
- EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) Process
- Inputs are TTL-Voltage Compatible
- Distributed V<sub>CC</sub> and GND Pins Minimize High-Speed Switching Noise
- Flow-Through Architecture Optimizes PCB Layout
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015
- Package Options Include:
  - Plastic Shrink Small Outline (DL) Package
  - Thin Shrink Small Outline (DGG) Package
  - Thin Very Small Outline (DGV) Package
  - 380-mil Fine-Pitch Ceramic Flat (WD) Package
     Using 25-mil Center-to-Center Spacings

## 2 Applications

- Telecom Infrastructure
- Wireless Infrastructure
- Electronic Points of Sale
- · Health and Fitness
- · Printers and Other Peripherals
- Motor Drives

## 3 Description

The SN74AHCT16244 device is a 16-bit buffer and line driver specifically designed to improve the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters.

#### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE    | BODY SIZE (NOM)    |  |  |
|---------------|------------|--------------------|--|--|
|               | TSSOP (48) | 12.50 mm x 6.10 mm |  |  |
| SN74AHCT16244 | TVSOP (48) | 9.70 mm x 4.40 mm  |  |  |
|               | SSOP (48)  | 15.80 mm x 7.50 mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.

## 4 Simplified Schematic

10E









## **Table of Contents**

| 1 | Features 1                                                     | 9  | Detailed Description                             | 9  |
|---|----------------------------------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                                                 |    | 9.1 Overview                                     | 9  |
| 3 | Description 1                                                  |    | 9.2 Functional Block Diagram                     | 9  |
| 4 | Simplified Schematic1                                          |    | 9.3 Feature Description                          | 9  |
| 5 | Revision History2                                              |    | 9.4 Device Functional Modes                      | 9  |
| 6 | Pin Configuration and Functions                                | 10 | Application and Implementation                   | 10 |
| 7 | Specifications5                                                |    | 10.1 Application Information                     | 10 |
| • | •                                                              |    | 10.2 Typical Application                         | 10 |
|   | 7.1 Absolute Maximum Ratings                                   | 11 | Power Supply Recommendations                     | 11 |
|   | 7.3 Recommended Operating Conditions                           | 12 | Layout                                           | 11 |
|   | 7.4 Thermal Information                                        |    | 12.1 Layout Guidelines                           | 11 |
|   | 7.5 Electrical Characteristics 6                               |    | 12.2 Layout Example                              | 11 |
|   | 7.6 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V 6 | 13 | Device and Documentation Support                 | 12 |
|   | 7.7 Noise Characteristics                                      |    | 13.1 Trademarks                                  |    |
|   | 7.8 Operating Characteristics                                  |    | 13.2 Electrostatic Discharge Caution             | 12 |
|   | 7.9 Typical Characteristics                                    |    | 13.3 Glossary                                    | 12 |
| 8 | Parameter Measurement Information 8                            |    | Mechanical, Packaging, and Orderable Information | 12 |

# 5 Revision History

| CI | hanges from Revision I (January 2000) to Revision J                                    | Page         |
|----|----------------------------------------------------------------------------------------|--------------|
| •  | Updated document to new TI data sheet format                                           | 1            |
| •  | Deleted Ordering Information table.                                                    | 1            |
| •  | Deleted SN54AHCT16244 device from data sheet                                           | 1            |
| •  | Added Applications.                                                                    | 1            |
| •  | Added Pin Functions table                                                              | 3            |
| •  | Added Handling Ratings table                                                           | 5            |
| •  | Changed MAX operating temperature to 125°C in Recommended Operating Conditions table   | <del>[</del> |
| •  | Added Thermal Information table                                                        | 6            |
| •  | Added -40°C to 125°C range for SN74AHCT16244 in Electrical Characteristics table       | 6            |
| •  | Added $T_A = -40$ °C to 125°C for SN74AHCT16244 in the Switching Characteristics table | 6            |
| •  | Added Typical Characteristics.                                                         | 7            |
|    | Added Detailed Description section                                                     |              |
| •  | Added Application and Implementation section                                           | 10           |
| •  | Added Power Supply Recommendations and Layout sections                                 | 11           |
|    |                                                                                        |              |



## 6 Pin Configuration and Functions

SN74AHCT16244 . . DGG, DGV, OR DL PACKAGE (TOP VIEW)



#### **Pin Functions**

| PIN |                 | 1/0 | DESCRIPTION     |
|-----|-----------------|-----|-----------------|
| NO. | NAME            | 1/0 | DESCRIPTION     |
| 1   | 1 <del>OE</del> | I   | Output Enable 1 |
| 2   | 1Y1             | 0   | 1Y1 Output      |
| 3   | 1Y2             | 0   | 1Y2 Output      |
| 4   | GND             | _   | Ground Pin      |
| 5   | 1Y3             | 0   | 1Y3 Output      |
| 6   | 1Y4             | 0   | 1Y4 Output      |
| 7   | V <sub>CC</sub> | _   | Power Pin       |
| 8   | 2Y1             | 0   | 2Y1 Output      |
| 9   | 2Y2             | 0   | 2Y2 Output      |
| 10  | GND             | _   | Ground Pin      |
| 11  | 2Y3             | 0   | 2Y3 Output      |
| 12  | 2Y4             | 0   | 2Y4 Output      |
| 13  | 3Y1             | 0   | 3Y1 Output      |
| 14  | 3Y2             | 0   | 3Y2 Output      |
| 15  | GND             |     | Ground Pin      |
| 16  | 3Y3             | 0   | 3Y3 Output      |
| 17  | 3Y4             | 0   | 3Y4 Output      |
| 18  | V <sub>CC</sub> |     | Power Pin       |

Copyright © 1996–2014, Texas Instruments Incorporated



## Pin Functions (continued)

| F   | PIN             | 1/0 | DECORPTION      |
|-----|-----------------|-----|-----------------|
| NO. | NAME            | I/O | DESCRIPTION     |
| 19  | 4Y1             | 0   | 4Y1 Output      |
| 20  | 4Y2             | 0   | 4Y2 Output      |
| 21  | GND             | _   | Ground Pin      |
| 22  | 4Y3             | 0   | 4Y3 Output      |
| 23  | 4Y4             | 0   | 4Y4 Output      |
| 24  | 4 <del>OE</del> | I   | Output Enable 4 |
| 25  | 3 <del>OE</del> | 1   | Output Enable 3 |
| 26  | 4A4             | 1   | 4A4 Input       |
| 27  | 4A3             | I   | 4A3 Input       |
| 28  | GND             | _   | Ground Pin      |
| 29  | 4A2             | I   | 4A2 Input       |
| 30  | 4A1             | 1   | 4A1 Input       |
| 31  | V <sub>CC</sub> | _   | Power Pin       |
| 32  | 3A4             | I   | 3A4 Input       |
| 33  | 3A3             | I   | 3A3 Input       |
| 34  | GND             | _   | Ground Pin      |
| 35  | 3A2             | I   | 3A2 Input       |
| 36  | 3A1             | I   | 3A1 Input       |
| 37  | 2A4             | I   | 2A4 Input       |
| 38  | 2A3             | I   | 2A3 Input       |
| 39  | GND             | _   | Ground Pin      |
| 40  | 2A2             | I   | 2A2 Input       |
| 41  | 2A1             | I   | 2A1 Input       |
| 42  | V <sub>CC</sub> | _   | Power Pin       |
| 43  | 1A4             | I   | 1A4 Input       |
| 44  | 1A3             | I   | 1A3 Input       |
| 45  | GND             |     | Ground Pin      |
| 46  | 1A2             | I   | 1A2 Input       |
| 47  | 1A1             | I   | 1A1 Input       |
| 48  | 2 <del>OE</del> | I   | Output Enable 2 |



## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 |                                            |                             | MIN  | MAX            | UNIT |
|-----------------|--------------------------------------------|-----------------------------|------|----------------|------|
| $V_{CC}$        | Supply voltage range                       |                             | -0.5 | 7              | ٧    |
| $V_{I}$         | Input voltage range (2)                    |                             | -0.5 | 7              | ٧    |
| Vo              | Output voltage range <sup>(2)</sup>        |                             | -0.5 | $V_{CC} + 0.5$ | ٧    |
| I <sub>IK</sub> | Input clamp current                        | V <sub>I</sub> < 0          |      | -20            | mA   |
| I <sub>OK</sub> | Output clamp current                       | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20            | mA   |
| Io              | Continuous output current                  | $V_O = 0$ to $V_{CC}$       |      | ±25            | mA   |
|                 | Continuous current through $V_{CC}$ or GND |                             |      | ±75            | mA   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 Handling Ratings

|                  |                          |                                                                               | MIN | MAX  | UNIT |
|------------------|--------------------------|-------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub> | Storage temperature rang | orage temperature range                                                       |     |      |      |
| V                |                          | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 0   | 2000 | \/   |
| V(ESD)           |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0   | 2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    | SN74AHCT | SN74AHCT16244 |      |  |
|-----------------|------------------------------------|----------|---------------|------|--|
|                 |                                    | MIN      | MAX           | UNIT |  |
| V <sub>CC</sub> | Supply voltage                     | 4.5      | 5.5           | V    |  |
| $V_{IH}$        | High-level input voltage           | 2        |               | V    |  |
| $V_{IL}$        | Low-level input voltage            |          | 0.8           | V    |  |
| VI              | Input voltage                      | 0        | 5.5           | V    |  |
| Vo              | Output voltage                     | 0        | $V_{CC}$      | V    |  |
| I <sub>OH</sub> | High-level output current          |          | -8            | mA   |  |
| I <sub>OL</sub> | Low-level output current           |          | 8             | mA   |  |
| Δt/Δν           | Input transition rise or fall rate |          | 20            | ns/V |  |
| T <sub>A</sub>  | Operating free-air temperature     | -40      | 125           | °C   |  |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

Product Folder Links: SN74AHCT16244

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 7.4 Thermal Information

|                      |                                              |         | SN74AHCT16244 |         |      |  |  |
|----------------------|----------------------------------------------|---------|---------------|---------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGG     | DGV           | DL      | UNIT |  |  |
|                      |                                              | 48 PINS | 48 PINS       | 48 PINS |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 72.5    | 83.5          | 64.6    |      |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 26.8    | 35.7          | 34.5    |      |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 39.4    | 46.6          | 36.4    | °C/W |  |  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 2.6     | 4.3           | 11.1    |      |  |  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 39.1    | 46.0          | 36.1    |      |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                       | TEST CONDITIONS                                               | V <sub>cc</sub> | T,   | Λ = 25°C |       | SN74AHCT | 16244 | -40°C to 1<br>SN74AHCT |      | UNIT |
|---------------------------------|---------------------------------------------------------------|-----------------|------|----------|-------|----------|-------|------------------------|------|------|
|                                 |                                                               |                 | MIN  | TYP      | MAX   | MIN      | MAX   | MIN                    | MAX  |      |
| V                               | $I_{OH} = -50 \ \mu A$                                        | 4.5 V           | 4.4  | 4.5      |       | 4.4      |       | 4.4                    |      | V    |
| V <sub>OH</sub>                 | I <sub>OH</sub> = -8 mA                                       | 4.5 V           | 3.94 |          |       | 3.8      |       | 3.8                    |      | V    |
| V                               | I <sub>OL</sub> = 50 μA                                       | 451/            |      |          | 0.1   |          | 0.1   |                        | 0.1  | V    |
| V <sub>OL</sub>                 | OL I <sub>OL</sub> = 8 mA                                     | 4.5 V           |      |          | 0.36  |          | 0.44  |                        | 0.44 | V    |
| II                              | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 0 V to<br>5.5 V |      |          | ±0.1  |          | ±1    |                        | ±1   | μΑ   |
| I <sub>OZ</sub>                 | V <sub>O</sub> = V <sub>CC</sub> or GND                       | 5.5 V           |      |          | ±0.25 |          | ±2.5  |                        | ±2.5 | μΑ   |
| Icc                             | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V           |      |          | 4     |          | 40    |                        | 40   | μΑ   |
| ΔI <sub>CC</sub> <sup>(1)</sup> | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V           |      |          | 1.35  |          | 1.5   |                        | 1.5  | mA   |
| C <sub>i</sub>                  | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V             |      | 2.5      | 10    |          | 10    |                        | 10   | pF   |
| C <sub>o</sub>                  | V <sub>O</sub> = V <sub>CC</sub> or GND                       | 5 V             |      | 3        |       |          |       |                        |      | pF   |

<sup>(1)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

## 7.6 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | T <sub>A</sub> = 25    | T <sub>A</sub> = 25°C  |                  | 16244               | T <sub>A</sub> = -40°C to<br>SN74AHCT |      | UNIT |    |     |
|--------------------|-----------------|----------------|------------------------|------------------------|------------------------|------------------|---------------------|---------------------------------------|------|------|----|-----|
|                    | (INPUT)         | (OUIPUI)       | CAPACITANCE            | TYP                    | MAX                    | MIN              | MAX                 | MIN                                   | MAX  |      |    |     |
| t <sub>PLH</sub>   | А               | Υ              | C <sub>1</sub> = 15 pF | 5.4 <sup>(1)</sup>     | 8.5 <sup>(1)</sup>     | 1                | 9.5                 | 1                                     | 10.5 | ns   |    |     |
| t <sub>PHL</sub>   | A               | •              | O <sub>L</sub> = 15 pr | 5.4 <sup>(1)</sup>     | 8.5 <sup>(1)</sup>     | 1                | 9.5                 | 1                                     | 10.5 | 115  |    |     |
| t <sub>PZH</sub>   | ŌĒ              | Y              | C <sub>1</sub> = 15 pF | 7.7 <sup>(1)</sup>     | 10.4 <sup>(1)</sup>    | 1                | 12                  | 1                                     | 13   | ns   |    |     |
| t <sub>PZL</sub>   | OE              | Ť              | C <sub>L</sub> = 15 pr | 7.7 <sup>(1)</sup>     | 10.4 <sup>(1)</sup>    | 1                | 12                  | 1                                     | 13   | ns   |    |     |
| t <sub>PHZ</sub>   | ŌĒ              | Υ              | C <sub>1</sub> = 15 pF | 5 <sup>(1)</sup>       | 10.4 <sup>(1)</sup>    | 1                | 12                  | 1                                     | 13   | ns   |    |     |
| t <sub>PLZ</sub>   | OE              | T              |                        |                        | O <sub>L</sub> = 15 pr | 5 <sup>(1)</sup> | 10.4 <sup>(1)</sup> | 1                                     | 12   | 1    | 13 | 115 |
| t <sub>PLH</sub>   | А               | Y              | C <sub>1</sub> = 50 pF | 7                      | 9.5                    | 1                | 10.5                | 1                                     | 11.5 | ns   |    |     |
| t <sub>PHL</sub>   | ^               |                | C <sub>L</sub> = 50 pr | 5.9                    | 9.5                    | 1                | 10.5                | 1                                     | 11.5 | 115  |    |     |
| t <sub>PZH</sub>   | ŌĒ              | Υ              | C <sub>L</sub> = 50 pF | 8.2                    | 11.4                   | 1                | 13                  | 1                                     | 14.5 | ns   |    |     |
| t <sub>PZL</sub>   |                 | '              | C <sub>L</sub> = 50 pr | 8.2                    | 11.4                   | 1                | 13                  | 1                                     | 14.5 | 115  |    |     |
| t <sub>PHZ</sub>   | ŌĒ              | Υ              | C <sub>1</sub> = 50 pF | 8.8                    | 11.4                   | 1                | 13                  | 1                                     | 14   | 5    |    |     |
| t <sub>PLZ</sub>   | OE .            | Ť              | '                      | O <sub>L</sub> = 50 pr | 8.8                    | 11.4             | 1                   | 13                                    | 1    | 14   | ns |     |
| t <sub>sk(o)</sub> |                 |                | C <sub>L</sub> = 50 pF |                        | 1 (2)                  |                  | 1                   |                                       | 1    | ns   |    |     |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.(2) On products compliant to MIL-PRF-38535, this parameter does not apply.



## 7.7 Noise Characteristics

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ 

|             | PARAMETER                                     |     | SN74AHCT16244 |     |      |  |
|-------------|-----------------------------------------------|-----|---------------|-----|------|--|
|             | PARAMETER                                     | MIN | TYP           | MAX | UNIT |  |
| $V_{OL(P)}$ | Quiet output, maximum dynamic V <sub>OL</sub> |     | 0.7           |     | V    |  |
| $V_{OL(V)}$ | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.7          |     | V    |  |
| $V_{OH(V)}$ | Quiet output, minimum dynamic V <sub>OH</sub> |     | 4.8           |     | V    |  |
| $V_{IH(D)}$ | High-level dynamic input voltage              | 2   |               |     | V    |  |
| $V_{IL(D)}$ | Low-level dynamic input voltage               |     |               | 8.0 | V    |  |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

## 7.8 Operating Characteristics

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|          | PARAMETER                     | TEST C   | CONDITIONS | TYP | UNIT |
|----------|-------------------------------|----------|------------|-----|------|
| $C_{pd}$ | Power dissipation capacitance | No load, | f = 1 MHz  | 8.2 | pF   |

## 7.9 Typical Characteristics



Product Folder Links: SN74AHCT16244



#### 8 Parameter Measurement Information



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 2. Load Circuit and Voltage Waveforms



### 9 Detailed Description

#### 9.1 Overview

The SN74AHCT16244 device is a 16-bit buffer and line driver specifically designed to improve the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters. This device can be used as a four 4-bit buffers, two 8-bit buffers, or one 16-bit buffer. It provides true outputs and symmetrical active-low output-enable  $(\overline{OE})$  inputs. To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor. The minimum value of the resistor is determined by the current-sinking capability of the driver. The SN74AHCT16244 is characterized for operation from  $-40^{\circ}$ C to 125°C.

#### 9.2 Functional Block Diagram



This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Figure 3.

#### 9.3 Feature Description

- V<sub>CC</sub> is optimized at 5 V
- Allows up voltage translation from 3.3 V to 5 V
  - Inputs accept V<sub>IH</sub> levels of 2 V
- · Slow edge rates minimize output ringing
- Inputs are TTL-voltage compatible

#### 9.4 Device Functional Modes

Table 1. Function Table (Each 4-bit Buffer/Driver)

| INF | PUTS | OUTPUT |  |  |  |  |
|-----|------|--------|--|--|--|--|
| ŌĒ  | Α    | Y      |  |  |  |  |
| L   | Н    | Н      |  |  |  |  |
| L   | L    | L      |  |  |  |  |
| Н   | X    | Z      |  |  |  |  |

Copyright © 1996–2014, Texas Instruments Incorporated



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

The SN74HCT16244 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8-V  $V_{IL}$  and 2-V  $V_{IH}$ . This feature makes it ideal for translating up from 3.3 V to 5 V. The figure below shows this type of translation

#### 10.2 Typical Application



Figure 4. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For rise time and fall time specifications, see Δt/ΔV in the Recommended Operating Conditions table.
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the Recommended Operating Conditions table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommended Output Conditions:
  - Load currents should not exceed 25 mA per output and 75 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

Submit Documentation Feedback

Copyright © 1996–2014, Texas Instruments Incorporated



## **Typical Application (continued)**

#### 10.2.3 Application Curves



## 11 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple  $V_{CC}$  terminals then 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power terminal. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

#### 12 Layout

### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 6 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.

#### 12.2 Layout Example



Figure 6. Layout Diagram

Copyright © 1996–2014, Texas Instruments Incorporated



## 13 Device and Documentation Support

#### 13.1 Trademarks

*Widebus* is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)      | (2)           |                  |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| 74AHCT16244DGGRE4     | Active   | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AHCT16244    |
| SN74AHCT16244DGGR     | Active   | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AHCT16244    |
| SN74AHCT16244DGGR.A   | Active   | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AHCT16244    |
| SN74AHCT16244DGVR     | Active   | Production    | TVSOP (DGV)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HF244        |
| SN74AHCT16244DGVR.A   | Active   | Production    | TVSOP (DGV)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HF244        |
| SN74AHCT16244DL       | Obsolete | Production    | SSOP (DL)   48   | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | AHCT16244    |
| SN74AHCT16244DLR      | Active   | Production    | SSOP (DL)   48   | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AHCT16244    |
| SN74AHCT16244DLR.A    | Active   | Production    | SSOP (DL)   48   | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AHCT16244    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT16244DGGR | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74AHCT16244DGVR | TVSOP           | DGV                | 48 | 2000 | 330.0                    | 16.4                     | 7.1        | 10.2       | 1.6        | 12.0       | 16.0      | Q1               |
| SN74AHCT16244DLR  | SSOP            | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHCT16244DGGR | TSSOP        | DGG             | 48   | 2000 | 356.0       | 356.0      | 45.0        |
| SN74AHCT16244DGVR | TVSOP        | DGV             | 48   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74AHCT16244DLR  | SSOP         | DL              | 48   | 1000 | 356.0       | 356.0      | 53.0        |

# DL (R-PDSO-G48)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



## DGV (R-PDSO-G\*\*)

### 24 PINS SHOWN

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## DGG (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025