# **TLC27Lx Precision, Dual Operational Amplifiers**

#### 1 Features

- Input offset voltage drift: typically 0.1µV/month, including the first 30 days
- Wide range of supply voltages over specified temperature range:
  - 0°C to 70°C: 3V to 16V
  - -40°C to +85°C: 4V to 16V
  - -55°C to +125°C: 4V to 16V
- Single-supply operation
- Common-mode input voltage range extends below the negative rail (C-suffix, I-suffix types)
- Ultra-low power:  $95\mu W$  at  $25^{\circ}C$  (typical),  $V_{DD} = 5V$
- Output voltage range includes negative rail
- High input impedance:  $10^{12}\Omega$  (typical)
- **ESD-protection circuitry**
- Small-outline package option also available in tape
- Designed-in latch-up immunity

# 2 Applications

- Smoke and heat detector
- Field transmitter and sensor
  - Flow transmitter
  - Pressure transmitter
  - Temperature transmitter
  - Level transmitter
- Motion detector

# 3 Description

The TLC27L2x and TLC27L7 dual op amps combine a wide range of input offset-voltage grades with low offset-voltage drift, high input impedance, extremely low power, and high gain. These devices use the Texas Instruments silicon-gate LinCMOS™ technology, providing offset-voltage stability far exceeding the stability with conventional metal-gate processes.

Four offset voltage grades are available (C-suffix and I-suffix types), ranging from the low-cost TLC27L2 (10mV) to the high-precision TLC27L7 (1000µV). The extremely high input impedance and low bias currents, along with good common-mode rejection and supply-voltage rejection, and low power consumption, make these devices a good choice for new state-of-the-art designs and upgrading existing designs.

In general, many features associated with bipolar technology are available in LinCMOS operational amplifiers, without the power penalties of bipolar

technology. General applications such as transducer interfacing, analog calculations, amplifier blocks, active filters, and signal buffering are all easily designed with the TLC27Lx. The devices also exhibit low-voltage and single-supply operation, making them an excellent choice for remote and inaccessible battery-powered applications. The common-mode input-voltage range includes the negative rail.

The TLC27Lx incorporate internal ESD-protection circuits that prevent functional failures at voltages up to 2000V as tested under MIL-STD-883C, Method 3015.2. Exercise care when handling these devices because exposure to ESD potentially degrades device parametric performance.

C-suffix devices are characterized for operation from 0°C to 70°C, I-suffix devices from -40°C to +85°C, and M-suffix devices over the full military temperature range of -55°C to +125°C.

#### **Device Information**

| PART NUMBER | V <sub>IOmax</sub> at 25°C | PACKAGE <sup>(1)</sup> |  |  |  |  |  |  |
|-------------|----------------------------|------------------------|--|--|--|--|--|--|
|             |                            | D (SOIC, 8)            |  |  |  |  |  |  |
| TLC27L2     | 10mV                       | P (PDIP, 8)            |  |  |  |  |  |  |
| TLG27L2     | TOTTV                      | PS (SOP, 8)            |  |  |  |  |  |  |
|             |                            | PW (TSSOP, 8)          |  |  |  |  |  |  |
| TLC27L2M    | 10mV                       | D (SOIC, 8)            |  |  |  |  |  |  |
|             |                            | D (SOIC, 8)            |  |  |  |  |  |  |
| TLC27L2A    | 5mV                        | P (PDIP, 8)            |  |  |  |  |  |  |
|             |                            | PS (SOP, 8)            |  |  |  |  |  |  |
| TLC27L2B    | 2mV                        | D (SOIC, 8)            |  |  |  |  |  |  |
| ILC2/L2B    | 21110                      | P (PDIP, 8)            |  |  |  |  |  |  |
|             |                            | D (SOIC, 8)            |  |  |  |  |  |  |
| TLC27L7     | 1mV                        | P (PDIP, 8)            |  |  |  |  |  |  |
|             |                            | PS (SOP, 8)            |  |  |  |  |  |  |

#### (1) For all available packages, see Section 10.



Distribution of TLC27L7 Input Offset Voltage



# **Table of Contents**

| 1 Features1                                                         | 5.16 Typical Characteristics                         | 16 |
|---------------------------------------------------------------------|------------------------------------------------------|----|
| 2 Applications 1                                                    | 6 Parameter Measurement Information                  |    |
| 3 Description1                                                      | 6.1 Single-Supply Versus Split-Supply Test Circuits  |    |
| 4 Pin Configuration and Functions2                                  | 6.2 Input Bias Current                               | 23 |
| 5 Specifications3                                                   | 6.3 Low-Level Output Voltage                         |    |
| 5.1 Absolute Maximum Ratings3                                       | 6.4 Input Offset Voltage Temperature Coefficient     |    |
| 5.2 Dissipation Ratings3                                            | 6.5 Full-Power Response                              |    |
| 5.3 Recommended Operating Conditions3                               | 6.6 Test Time                                        |    |
| 5.4 Electrical Characteristics, V <sub>DD</sub> = 5V, C Suffix4     | 7 Application and Implementation                     |    |
| 5.5 Operating Characteristics, V <sub>DD</sub> = 5V, C Suffix       | 7.1 Application Information                          | 25 |
| 5.6 Electrical Characteristics, V <sub>DD</sub> = 10V, C Suffix6    | 8 Device and Documentation Support                   | 32 |
| 5.7 Operating Characteristics, V <sub>DD</sub> = 10V, C Suffix7     | 8.1 Receiving Notification of Documentation Updates. | 32 |
| 5.8 Electrical Characteristics, V <sub>DD</sub> = 5V, I Suffix8     | 8.2 Support Resources                                | 32 |
| 5.9 Operating Characteristics, V <sub>DD</sub> = 5V, I Suffix9      | 8.3 Trademarks                                       |    |
| 5.10 Electrical Characteristics, V <sub>DD</sub> = 10V, I Suffix 10 | 8.4 Electrostatic Discharge Caution                  | 32 |
| 5.11 Operating Characteristics, V <sub>DD</sub> = 10V, I Suffix11   | 8.5 Glossary                                         |    |
| 5.12 Electrical Characteristics, V <sub>DD</sub> = 5V, M Suffix 12  | 9 Revision History                                   | 32 |
| 5.13 Operating Characteristics, V <sub>DD</sub> = 5V, M Suffix13    | 10 Mechanical, Packaging, and Orderable              |    |
| 5.14 Electrical Characteristics, V <sub>DD</sub> = 10V, M Suffix 14 | Information                                          | 33 |
| 5.15 Operating Characteristics, V <sub>DD</sub> = 10V, M Suffix15   |                                                      |    |

# **4 Pin Configuration and Functions**



Figure 4-1. D (8-Pin SOIC), P (8-Pin PDIP), PS (8-Pin SOP), or PW (8-Pin TSSOP) Packages (Top View)

## **Table 4-1. Pin Functions**

| P        | N   | TYPE   | DESCRIPTION                              |
|----------|-----|--------|------------------------------------------|
| NAME     | NO. | 1175   | DESCRIPTION                              |
| 1IN+     | 3   | Input  | Noninverting input, channel 1            |
| 1IN-     | 2   | Input  | Inverting input, channel 1               |
| 10UT     | 1   | Output | Output, channel 1                        |
| 2IN+     | 5   | Input  | Noninverting input, channel 2            |
| 2IN-     | 6   | Input  | Inverting input, channel 2               |
| GND      | 4   | Ground | Ground or negative (lowest) power supply |
| $V_{DD}$ | 8   | Power  | Positive (highest) power supply          |



# **5 Specifications**

## 5.1 Absolute Maximum Ratings

Over operating free-air temperature range, unless otherwise noted(1)

|                                |                                                                         |                                    | MIN  | MAX          | UNIT |
|--------------------------------|-------------------------------------------------------------------------|------------------------------------|------|--------------|------|
| V <sub>DD</sub> <sup>(2)</sup> | Supply voltage                                                          |                                    |      | 18           | V    |
| V <sub>ID</sub> (3)            | Differential input voltage                                              |                                    |      | $\pm V_{DD}$ | V    |
| VI                             | Input voltage (any input)                                               |                                    | -0.3 | $V_{DD}$     | V    |
| I                              | Input current                                                           |                                    |      | ±5           | mA   |
| Io                             | Output current (each output)                                            |                                    |      | ±30          | mA   |
|                                | Total current into V <sub>DD</sub>                                      |                                    |      | 45           | mA   |
|                                | Total current out of GND                                                |                                    |      | 45           | mA   |
|                                | Duration of short-circuit current at (or less than) T <sub>A</sub> = 25 | Unlimited                          |      |              |      |
|                                | Continuous total power dissipation                                      | Continuous total power dissipation |      |              |      |
|                                |                                                                         | C suffix                           | 0    | 70           | °C   |
| T <sub>A</sub>                 | Operating free-air temperature                                          | I suffix                           | -40  | 85           | °C   |
|                                |                                                                         | M suffix                           | -55  | 125          | °C   |
| T <sub>stg</sub>               | Storage temperature                                                     | -65                                | 150  | °C           |      |
|                                | Lead temperature 1.6mm (1/16 inch) from case for 10 seconds             | D or P package                     |      | 260          | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltage values, except differential voltages, are with respect to network ground.
- (3) Differential voltages are at the IN+ of a given channel, with respect to IN- for that same channel.
- (4) The output is able to be shorted to either supply. Limit temperature, supply voltages, or both to not exceed the maximum dissipation ratings (see Section 7.1.6).

## 5.2 Dissipation Ratings

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> > 25°C<br>DERATING FACTOR | 7   7  |        |
|---------|---------------------------------------|------------------------------------------|--------|--------|
| D       | 725 mW                                | 5.8 mW/°C                                | 464 mW | 377 mW |
| Р       | 1000 mW                               | 8 mW/°C                                  | 640 mW | 520 mW |

## **5.3 Recommended Operating Conditions**

|                 |                                |                                              | MIN  | MAX | UNIT |
|-----------------|--------------------------------|----------------------------------------------|------|-----|------|
| V               | Supply voltage                 | C suffix                                     | 3    | 16  | V    |
| $V_{DD}$        | Supply voltage                 | I suffix and M suffix                        | 4    | 16  | V    |
|                 |                                | V <sub>DD</sub> = 5V, C suffix and I suffix  | -0.2 | 3.5 |      |
| \ <u>\</u>      | Common-mode input voltage      | V <sub>DD</sub> = 5V, M suffix               | 0    | 3.5 | V    |
| V <sub>IC</sub> | Common-mode input voltage      | V <sub>DD</sub> = 10V, C suffix and I suffix | -0.2 | 8.5 |      |
|                 |                                | V <sub>DD</sub> = 10V, M suffix              | 0    | 8.5 |      |
|                 |                                | C suffix                                     | 0    | 70  |      |
| T <sub>A</sub>  | Operating free-air temperature | I suffix                                     | -40  | 85  | °C   |
|                 |                                | M suffix                                     | -55  | 125 |      |



# 5.4 Electrical Characteristics, $V_{DD}$ = 5V, C Suffix

|                  | PARAME                                         | TER                       | TEST CONDITIONS                                                        | TA              |           | C, TLC27<br>BC, TLC2 |      | UNIT  |
|------------------|------------------------------------------------|---------------------------|------------------------------------------------------------------------|-----------------|-----------|----------------------|------|-------|
|                  |                                                |                           |                                                                        |                 | MIN       | TYP                  | MAX  |       |
|                  |                                                |                           | V 44V D 500 V 0V                                                       | 25°C            |           | 1.1                  | 10   |       |
|                  |                                                | TLC27L2C                  | $V_O = 1.4V$ , $R_S = 50\Omega$ , $V_{IC} = 0V$ , $R_L = 1M\Omega$     | 0°C to<br>70°C  |           |                      | 12   |       |
|                  |                                                | TEGZTEZAG                 | $V_{O} = 1.4V, R_{S} = 50\Omega, V_{IC} = 0V,$<br>$R_{L} = 1M\Omega$   | 25°C            |           | 0.9                  | 5    | mV    |
|                  | Input offset                                   |                           |                                                                        | 0°C to<br>70°C  |           |                      | 6.5  |       |
| $V_{IO}$         | voltage                                        |                           |                                                                        | 25°C            |           | 240                  | 2000 |       |
|                  |                                                | TLC27L2BC                 | $V_{O} = 1.4V, R_{S} = 50\Omega, V_{IC} = 0V,$<br>$R_{L} = 1M\Omega$   | 0°C to<br>70°C  |           |                      | 3000 | /     |
|                  |                                                |                           | V 44V B 500 V 0V                                                       | 25°C            |           | 210                  | 1000 | μV    |
|                  |                                                | TLC27L7C                  | $V_O$ = 1.4V, $R_S$ = 50 $\Omega$ , $V_{IC}$ = 0V, $R_L$ = 1M $\Omega$ | 0°C to<br>70°C  |           |                      | 1500 |       |
| $\alpha_{VIO}$   | Average temper input offset volta              | rature coefficient of age |                                                                        | 25°C to<br>70°C |           | 1.1                  |      | μV/°C |
|                  |                                                | 4(1) (2)                  | V 0.5V/V 0.5V/                                                         | 25°C            |           | 0.5                  | 60   | ^     |
| I <sub>IO</sub>  | Input offset curr                              | ent(1) (2)                | $V_{O} = 2.5V, V_{IC} = 2.5V$                                          | 70°C            |           | 7                    | 300  | рA    |
|                  |                                                | ·(1) (2)                  | V 0.5V/V 0.5V/                                                         | 25°C            |           | 0.6                  | 60   |       |
| I <sub>IB</sub>  | Input bias curre                               | nt(1) (2)                 | $V_{O} = 2.5V, V_{IC} = 2.5V$                                          | 70°C            |           | 50                   | 600  | pА    |
| M                | Common-mode input voltage range <sup>(3)</sup> | : <b>414</b> (3)          |                                                                        | 25°C            | -0.2 to 4 | -0.2 to<br>4.2       |      | V     |
| V <sub>ICR</sub> |                                                |                           | 0°C to<br>70°C                                                         | -0.2 to<br>3.5  |           |                      | V    |       |
|                  |                                                |                           |                                                                        | 25°C            | 3.2       | 4.1                  |      |       |
| $V_{OH}$         | High-level outpu                               | ıt voltage                | $V_{ID}$ = 100mV, $R_L$ = 1M $\Omega$                                  | 0°C             | 3         | 4.1                  |      | V     |
|                  |                                                |                           |                                                                        | 70°C            | 3         | 4.2                  |      |       |
|                  |                                                |                           |                                                                        | 25°C            |           | 1                    | 50   |       |
| $V_{OL}$         | Low-level outpu                                | t voltage                 | $V_{ID} = -100$ mV, $I_{OL} = 0$ mA                                    | 0°C             |           | 1                    | 50   | mV    |
|                  |                                                |                           |                                                                        | 70°C            |           | 1                    | 50   |       |
|                  |                                                |                           |                                                                        | 25°C            | 50        | 700                  |      |       |
| $A_{VD}$         | Large-signal diff<br>amplification             | erential voltage          | $V_O = 0.25V$ to 2V, $R_L = 1M\Omega$                                  | 0°C             | 50        | 700                  |      | V/mV  |
|                  | amplification                                  |                           |                                                                        | 70°C            | 50        | 380                  |      |       |
|                  |                                                |                           |                                                                        | 25°C            | 65        | 87                   |      |       |
| CMRR             | Common-mode                                    | rejection ratio           | $V_{IC} = V_{ICR}min$                                                  | 0°C             | 60        | 85                   |      | dB    |
|                  |                                                |                           |                                                                        | 70°C            | 60        | 85                   |      | 1     |
|                  |                                                |                           |                                                                        | 25°C            | 70        | 97                   |      |       |
| k <sub>SVR</sub> | Supply-voltage $(\Delta V_{DD}/\Delta V_{IO})$ | rejection ratio           | $V_{DD} = 5V \text{ to } 10V, V_{O} = 1.4V$                            | 0°C             | 60        | 97                   |      | dB    |
|                  | (2,00,2,10)                                    |                           |                                                                        | 70°C            | 60        | 98                   |      |       |
|                  |                                                |                           |                                                                        | 25°C            |           | 20                   | 34   |       |
| $I_{DD}$         | Supply current (                               | two amplifiers)           | $V_{O}$ = 2.5V, $V_{IC}$ = 2.5V, no load                               | 0°C             |           | 24                   | 42   | μΑ    |
|                  |                                                |                           |                                                                        | 70°C            |           | 16                   | 28   |       |

<sup>(1)</sup> Typical values of input bias current and input offset current less than 5pA determined mathematically.

<sup>(2)</sup> Values specified by characterization.

<sup>(3)</sup> This range also applies to each input individually.



# 5.5 Operating Characteristics, $V_{DD}$ = 5V, C Suffix

|                 | PARAMETER                      | PARAMETER TEST CONDITIONS                      |                                                                                      | TA   | TLC27L2C, TLC27L2AC,<br>TLC27L2BC, TLC27L7C |      |     | UNIT               |
|-----------------|--------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------|------|---------------------------------------------|------|-----|--------------------|
|                 |                                |                                                |                                                                                      |      | MIN                                         | TYP  | MAX |                    |
|                 |                                |                                                |                                                                                      | 25°C |                                             | 0.03 |     |                    |
|                 |                                | $R_L = 1M\Omega$                               |                                                                                      | 0°C  |                                             | 0.04 |     |                    |
| SR              | Slow rate at unity gain        |                                                |                                                                                      | 70°C |                                             | 0.03 |     | \//uo              |
| SK              | Slew rate at unity gain        | C <sub>L</sub> = 20pF,<br>see Figure 6-1       |                                                                                      | 25°C |                                             | 0.03 |     | V/µs               |
|                 |                                |                                                | $V_{I(PP)} = 2.5V$                                                                   | 0°C  |                                             | 0.03 |     |                    |
|                 |                                |                                                |                                                                                      | 70°C |                                             | 0.02 |     |                    |
| V <sub>n</sub>  | Equivalent input noise voltage | f = 1kHz, R <sub>S</sub> = 2<br>see Figure 6-2 | $f$ = 1kHz, $R_S$ = 20Ω,<br>see Figure 6-2                                           |      |                                             | 68   |     | nV/√ <del>Hz</del> |
|                 |                                |                                                | $V_O = V_{OH}$ , $R_L = 1M\Omega$ , $C_L = 20pF$ , see Figure 6-1                    |      |                                             | 5    |     | kHz                |
| B <sub>OM</sub> | Maximum output-swing bandwidth |                                                |                                                                                      |      |                                             | 6    |     |                    |
|                 |                                | occ rigare or r                                |                                                                                      |      |                                             | 4.5  |     |                    |
|                 |                                |                                                |                                                                                      | 25°C |                                             | 85   |     |                    |
| B <sub>1</sub>  | Unity-gain bandwidth           | $V_I = 10$ mV, $C_L = $ see Figure 6-3         | 20pF,                                                                                | 0°C  |                                             | 100  |     | kHz                |
|                 |                                | occ rigare o o                                 |                                                                                      | 70°C |                                             | 65   |     |                    |
|                 |                                |                                                |                                                                                      | 25°C |                                             | 34°  |     |                    |
| φ <sub>m</sub>  | Phase margin                   |                                                | V <sub>I</sub> = 10mV, C <sub>L</sub> = 20pF, f = B <sub>1</sub> ,<br>see Figure 6-3 |      |                                             | 36°  |     | 0                  |
|                 |                                |                                                |                                                                                      |      |                                             | 30°  |     |                    |



# 5.6 Electrical Characteristics, $V_{DD}$ = 10V, C Suffix

|                  | PARAME                                         | TER                       | TEST CONDITIONS                                                        | TA              |           | C, TLC27<br>BC, TLC2 |      | UNIT       |
|------------------|------------------------------------------------|---------------------------|------------------------------------------------------------------------|-----------------|-----------|----------------------|------|------------|
|                  |                                                |                           |                                                                        |                 | MIN       | TYP                  | MAX  |            |
|                  |                                                |                           | V 44V B 500 V 0V                                                       | 25°C            |           | 1.1                  | 10   |            |
|                  |                                                | TLC27L2C                  | $V_{O} = 1.4V, R_{S} = 50\Omega, V_{IC} = 0V,$<br>$R_{L} = 1M\Omega$   | 0°C to<br>70°C  |           |                      | 12   | \          |
|                  |                                                |                           | V 4 0 / D 500 V 0 /                                                    | 25°C            |           | 0.9                  | 5    | mV         |
| .,               | Input offset                                   | TLC27L2AC                 | $V_O$ = 1.4V, $R_S$ = 50 $\Omega$ , $V_{IC}$ = 0V, $R_L$ = 1M $\Omega$ | 0°C to<br>70°C  |           |                      | 6.5  |            |
| $V_{IO}$         | voltage                                        |                           | V 44V B 500 V 0V                                                       | 25°C            |           | 235                  | 2000 |            |
|                  |                                                | TLC27L2BC                 | $V_O$ = 1.4V, $R_S$ = 50 $\Omega$ , $V_{IC}$ = 0V, $R_L$ = 1M $\Omega$ | 0°C to<br>70°C  |           |                      | 3000 | \/         |
|                  |                                                |                           | \\ -44\\ B -500\\ -0\\                                                 | 25°C            |           | 210                  | 1000 | μV         |
|                  |                                                | TLC27L7C                  | $V_O = 1.4V$ , $R_S = 50\Omega$ , $V_{IC} = 0V$ , $R_L = 1M\Omega$     | 0°C to<br>70°C  |           |                      | 1900 |            |
| αV <sub>IO</sub> | Average temper input offset volta              | rature coefficient of age |                                                                        | 25°C to<br>70°C |           | 1                    |      | μV/°C      |
|                  | Input offset curr                              | <b>4</b> (1) (2)          | \\ - \( \) \\ - \( \) \\                                               | 25°C            |           | 0.5                  | 60   | Λ          |
| I <sub>IO</sub>  | input offset curr                              | ent('/ (=/                | $V_O = 5V$ , $V_{IC} = 5V$                                             | 70°C            |           | 8                    | 300  | pA         |
|                  | Input bias curre                               | m+(1) (2)                 | V <sub>O</sub> = 5V, V <sub>IC</sub> = 5V                              | 25°C            |           | 0.7                  | 60   | <b>~</b> Λ |
| I <sub>IB</sub>  | input bias curre                               | nt(*/ ( <del>*</del> /    | $v_0 = 5v, v_{IC} = 5v$                                                | 70°C            |           | 50                   | 600  | pA         |
| V                | Common-mode input voltage range <sup>(3)</sup> | input voltage range(3)    |                                                                        | 25°C            | -0.2 to 9 | -0.2 to<br>9.2       |      | V          |
| V <sub>ICR</sub> |                                                |                           | 0°C to<br>70°C                                                         | -0.2 to<br>8.5  |           |                      | V    |            |
|                  | High-level output voltage                      |                           | $V_{ID}$ = 100mV, $R_L$ = 1M $\Omega$                                  | 25°C            | 8         | 8.9                  |      |            |
| V <sub>OH</sub>  |                                                |                           |                                                                        | 0°C             | 7.8       | 8.9                  |      | \ \ \ \ \  |
|                  |                                                |                           |                                                                        | 70°C            | 7.8       | 8.9                  |      | † !        |
|                  |                                                |                           |                                                                        | 25°C            |           | 5                    | 50   |            |
| $V_{OL}$         | Low-level outpu                                | t voltage                 | $V_{ID} = -100$ mV, $I_{OL} = 0$ mA                                    | 0°C             |           | 5                    | 50   | mV         |
|                  |                                                |                           |                                                                        | 70°C            |           | 5                    | 50   |            |
|                  |                                                |                           |                                                                        | 25°C            | 50        | 860                  |      |            |
| $A_{VD}$         | Large-signal diff amplification                | ferential voltage         | $V_O = 1V$ to 6V, $R_L = 1M\Omega$                                     | 0°C             | 50        | 1025                 |      | V/mV       |
|                  | amplification                                  |                           |                                                                        | 70°C            | 50        | 660                  |      |            |
|                  |                                                |                           |                                                                        | 25°C            | 65        | 94                   |      |            |
| CMRR             | Common-mode                                    | rejection ratio           | V <sub>IC</sub> = V <sub>ICR</sub> min                                 | 0°C             | 60        | 93                   |      | dB         |
|                  |                                                |                           |                                                                        | 70°C            | 60        | 93                   |      |            |
|                  |                                                |                           |                                                                        | 25°C            | 70        | 97                   |      |            |
| k <sub>SVR</sub> | Supply-voltage $(\Delta V_{DD}/\Delta V_{IO})$ | rejection ratio           | $V_{DD} = 5V$ to 10V, $V_{O} = 1.4V$                                   | 0°C             | 60        | 97                   |      | dB         |
|                  | (\(\tau_0\)\(\tau_0\)                          |                           |                                                                        | 70°C            | 60        | 98                   |      |            |
|                  |                                                |                           |                                                                        | 25°C            |           | 29                   | 46   |            |
| $I_{DD}$         | Supply current (                               | two amplifiers)           | $V_O = 5V$ , $V_{IC} = 5V$ , no load                                   | 0°C             |           | 36                   | 66   | μA         |
|                  |                                                |                           |                                                                        | 70°C            |           | 22                   | 40   |            |

<sup>(1)</sup> Typical values of input bias current and input offset current less than 5pA determined mathematically.

<sup>(2)</sup> Values specified by characterization.

<sup>(3)</sup> This range also applies to each input individually.



# 5.7 Operating Characteristics, $V_{DD}$ = 10V, C Suffix

|                 | PARAMETER                      | TEST CO                                       | TEST CONDITIONS                                                      |      | TLC27L2C, TLC27L2AC,<br>TLC27L2BC, TLC27L7C |      |     | UNIT               |
|-----------------|--------------------------------|-----------------------------------------------|----------------------------------------------------------------------|------|---------------------------------------------|------|-----|--------------------|
|                 |                                |                                               |                                                                      |      | MIN                                         | TYP  | MAX |                    |
|                 |                                |                                               |                                                                      | 25°C |                                             | 0.05 |     |                    |
|                 |                                |                                               | V <sub>I(PP)</sub> = 1V                                              | 0°C  |                                             | 0.05 |     |                    |
| SR              | Clow rate at unity gain        | $R_L = 1M\Omega$ ,                            |                                                                      | 70°C |                                             | 0.04 |     | \//uo              |
| SK              | Slew rate at unity gain        | C <sub>L</sub> = 20pF,<br>see Figure 6-1      |                                                                      | 25°C |                                             | 0.04 |     | V/µs               |
|                 |                                | 3                                             | $V_{I(PP)} = 5.5V$                                                   | 0°C  |                                             | 0.05 |     |                    |
|                 |                                |                                               |                                                                      | 70°C |                                             | 0.04 |     |                    |
| V <sub>n</sub>  | Equivalent input noise voltage | $f = 1kHz, R_S = 20\Omega$<br>see Figure 6-2  | $f = 1 \text{kHz}, R_S = 20\Omega,$<br>see Figure 6-2                |      |                                             | 68   |     | nV/√ <del>Hz</del> |
|                 |                                |                                               | $V_O = V_{OH}$ , $R_L = 1M\Omega$ , $C_L = 20pF$ ,                   |      |                                             | 1    |     | kHz                |
| B <sub>OM</sub> | Maximum output-swing bandwidth | $V_O = V_{OH}$ , $R_L = 1M$<br>see Figure 6-1 |                                                                      |      |                                             | 1.3  |     |                    |
|                 | barrawratir                    | SSS Figure 6                                  |                                                                      | 70°C |                                             | 0.9  |     |                    |
|                 |                                |                                               | _                                                                    | 25°C |                                             | 110  |     |                    |
| B <sub>1</sub>  | Unity-gain bandwidth           | $V_I = 10$ mV, $C_L = 20$<br>see Figure 6-3   | pF,                                                                  | 0°C  |                                             | 110  |     | kHz                |
|                 |                                | SCC Figure C C                                |                                                                      | 70°C |                                             | 90   |     |                    |
|                 |                                |                                               |                                                                      | 25°C |                                             | 38°  |     |                    |
| φ <sub>m</sub>  | Phase margin                   |                                               | $V_1 = 10 \text{mV}, C_L = 20 \text{pF}, f = B_1,$<br>see Figure 6-3 |      |                                             | 40°  |     | •                  |
|                 |                                | igalo o o                                     |                                                                      |      |                                             | 34°  |     |                    |



# 5.8 Electrical Characteristics, $V_{DD}$ = 5V, I Suffix

|                  | PARAMETER                                              | R                    | TEST CONDITIONS                                                              | T <sub>A</sub>    | TLC27L2I, TLC27L2AI,<br>TLC27L2BI, TLC27L7I |     |      | UNIT  |
|------------------|--------------------------------------------------------|----------------------|------------------------------------------------------------------------------|-------------------|---------------------------------------------|-----|------|-------|
|                  |                                                        |                      |                                                                              |                   | MIN                                         | TYP | MAX  |       |
|                  |                                                        |                      |                                                                              | 25°C              |                                             | 1.1 | 10   |       |
|                  |                                                        | TLC27L2I             | $V_{O}$ = 1.4V, $R_{S}$ = 50 $\Omega$ , $V_{IC}$ = 0V, $R_{L}$ = 1M $\Omega$ | –40°C to<br>+85°C |                                             |     | 13   |       |
|                  |                                                        |                      |                                                                              | 25°C              |                                             | 0.9 | 5    | mV    |
|                  |                                                        | TLC27L2AI            | $V_O = 1.4V$ , $R_S = 50\Omega$ , $V_{IC} = 0V$ , $R_L = 1M\Omega$           | -40°C to +85°C    |                                             |     | 7    |       |
| $V_{10}$         | Input offset voltage                                   |                      |                                                                              | 25°C              |                                             | 240 | 2000 |       |
|                  |                                                        | TLC27L2BI            | $V_{O}$ = 1.4V, $R_{S}$ = 50 $\Omega$ , $V_{IC}$ = 0V, $R_{L}$ = 1M $\Omega$ | –40°C to<br>+85°C |                                             |     | 3500 |       |
|                  |                                                        |                      |                                                                              | 25°C              |                                             | 210 | 1000 | μV    |
|                  |                                                        | TLC27L7I             | $V_{O} = 1.4V, R_{S} = 50\Omega, V_{IC} = 0V,$<br>$R_{L} = 1M\Omega$         | –40°C to<br>+85°C |                                             |     | 2000 |       |
| α <sub>VIO</sub> | Average temperature offset voltage                     | coefficient of input |                                                                              | 25°C to 85°C      |                                             | 1.1 |      | μV/°C |
|                  |                                                        | (2)                  | V 0.5V V 0.5V                                                                | 25°C              |                                             | 0.5 | 60   |       |
| I <sub>IO</sub>  | Input offset current <sup>(1)</sup>                    | (2)                  | $V_0 = 2.5V, V_{IC} = 2.5V$                                                  | 85°C              |                                             | 24  | 1000 | рA    |
|                  | In 4 h in a                                            | \                    | V 0.5V V 0.5V                                                                | 25°C              |                                             | 0.6 | 60   |       |
| I <sub>IB</sub>  | Input bias current <sup>(1)</sup> (2)                  |                      | $V_0 = 2.5V, V_{IC} = 2.5V$                                                  | 85°C              |                                             | 200 | 2000 | рA    |
| V                | Common-mode input voltage range <sup>(3)</sup>         |                      | 25°C                                                                         | -0.2<br>to 4      | -0.2 to<br>4.2                              |     | V    |       |
| V <sub>ICR</sub> | Common-mode input                                      | voltage range()      |                                                                              | –40°C to<br>+85°C | -0.2<br>to 3.5                              |     |      | V     |
|                  |                                                        |                      |                                                                              | 25°C              | 3.2                                         | 4.1 |      |       |
| $V_{OH}$         | High-level output volta                                | де                   | $V_{ID}$ = 100mV, $R_L$ = 1M $\Omega$                                        | -40°C             | 3                                           | 4.1 |      | V     |
|                  |                                                        |                      |                                                                              | 85°C              | 3                                           | 4.2 |      |       |
|                  |                                                        |                      |                                                                              | 25°C              |                                             | 1   | 50   |       |
| $V_{OL}$         | Low-level output volta                                 | ge                   | $V_{ID} = -100 \text{mV}, I_{OL} = 0 \text{mA}$                              | -40°C             |                                             | 1   | 50   | mV    |
|                  |                                                        |                      |                                                                              | 85°C              |                                             | 1   | 50   |       |
|                  |                                                        |                      |                                                                              | 25°C              | 50                                          | 480 |      |       |
| $A_{VD}$         | Large-signal differenti<br>amplification               | al voltage           | $V_O = 0.25V$ to 2V, $R_L = 1M\Omega$                                        | -40°C             | 50                                          | 900 |      | V/mV  |
|                  | ampinication                                           |                      |                                                                              | 85°C              | 50                                          | 330 |      |       |
|                  |                                                        |                      |                                                                              | 25°C              | 65                                          | 87  |      |       |
| CMRR             | Common-mode reject                                     | ion ratio            | $V_{IC} = V_{ICR}min$                                                        | -40°C             | 60                                          | 85  |      | dB    |
|                  |                                                        |                      |                                                                              | 85°C              | 60                                          | 85  |      |       |
|                  |                                                        |                      |                                                                              | 25°C              | 70                                          | 97  |      |       |
| k <sub>SVR</sub> | Supply-voltage rejecti $(\Delta V_{DD}/\Delta V_{IO})$ | on ratio             | $V_{DD} = 5V$ to 10V, $V_{O} = 1.4V$                                         | -40°C             | 60                                          | 97  |      | dB    |
|                  |                                                        |                      |                                                                              | 85°C              | 60                                          | 98  |      | 1     |
|                  |                                                        |                      |                                                                              | 25°C              |                                             | 20  | 34   |       |
| $I_{DD}$         | Supply current (two a                                  | mplifiers)           | V <sub>O</sub> = 2.5V, V <sub>IC</sub> = 2.5V, no load                       | -40°C             |                                             | 31  | 54   | μΑ    |
|                  |                                                        |                      |                                                                              | 85°C              |                                             | 15  | 26   |       |

Typical values of input bias current and input offset current less than 5pA determined mathematically. (1)

<sup>(2)</sup> 

Values specified by characterization.
This range also applies to each input individually. (3)



# 5.9 Operating Characteristics, $V_{DD}$ = 5V, I Suffix

|                 | PARAMETER                      | TEST CONDITIONS                                                      |                                                                   | T <sub>A</sub> | TLC27L2I, TLC27L2AI,<br>TLC27L2BI, TLC27L7I |      |  | UNIT               |  |
|-----------------|--------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------|----------------|---------------------------------------------|------|--|--------------------|--|
|                 |                                |                                                                      |                                                                   | MIN            | TYP                                         | MAX  |  |                    |  |
|                 |                                |                                                                      |                                                                   | 25°C           |                                             | 0.03 |  |                    |  |
|                 | Slew rate at unity gain        |                                                                      | $V_{I(PP)} = 1V$                                                  | -40°C          |                                             | 0.04 |  |                    |  |
| SR              |                                | $R_L = 1M\Omega$ ,                                                   |                                                                   | 85°C           |                                             | 0.03 |  | \//uo              |  |
| SK              |                                | C <sub>L</sub> = 20pF,<br>see Figure 6-1                             |                                                                   | 25°C           |                                             | 0.03 |  | V/µs               |  |
|                 |                                | 333.7.9                                                              | $V_{I(PP)} = 2.5V$                                                | -40°C          |                                             | 0.04 |  |                    |  |
|                 |                                |                                                                      |                                                                   | 85°C           |                                             | 0.02 |  |                    |  |
| V <sub>n</sub>  | Equivalent input noise voltage | $f = 1kHz, R_S = 20\Omega$<br>see Figure 6-2                         | $f = 1 \text{kHz}, R_S = 20\Omega,$<br>see Figure 6-2             |                |                                             | 68   |  | nV/√ <del>Hz</del> |  |
|                 |                                |                                                                      |                                                                   | 25°C           | ,                                           | 5    |  | kHz                |  |
| B <sub>OM</sub> | Maximum output-swing bandwidth |                                                                      | $V_O = V_{OH}$ , $R_L = 1M\Omega$ , $C_L = 20pF$ , see Figure 6-1 |                |                                             | 7    |  |                    |  |
|                 |                                | See Figure 6 T                                                       |                                                                   |                |                                             | 4    |  |                    |  |
|                 |                                |                                                                      | _                                                                 | 25°C           |                                             | 85   |  |                    |  |
| B <sub>1</sub>  | Unity-gain bandwidth           | $V_I = 10$ mV, $C_L = 20$<br>see Figure 6-3                          | pF,                                                               | -40°C          |                                             | 110  |  | kHz                |  |
|                 |                                | See Figure 6 6                                                       |                                                                   | 85°C           |                                             | 55   |  |                    |  |
|                 |                                |                                                                      |                                                                   | 25°C           |                                             | 34°  |  |                    |  |
| φ <sub>m</sub>  | Phase margin                   | $V_I = 10 \text{mV}, C_L = 20 \text{pF}, f = B_1,$<br>see Figure 6-3 |                                                                   | -40°C          |                                             | 38°  |  | •                  |  |
|                 |                                | igalo o o                                                            | see i igule 0-3                                                   |                |                                             | 29°  |  |                    |  |



# 5.10 Electrical Characteristics, $V_{DD}$ = 10V, I Suffix

|                  | PARAMETE                              | R                    | TEST CONDITIONS                                                    | TA                |                | 2I, TLC27<br>.2BI, TLC2 |      | UNIT  |  |
|------------------|---------------------------------------|----------------------|--------------------------------------------------------------------|-------------------|----------------|-------------------------|------|-------|--|
|                  |                                       |                      |                                                                    |                   | MIN            | TYP                     | MAX  |       |  |
|                  |                                       |                      | V 44V B 500 V 0V                                                   | 25°C              |                | 1.1                     | 10   |       |  |
|                  |                                       | TLC27L2I             | $V_O = 1.4V$ , $R_S = 50\Omega$ , $V_{IC} = 0V$ , $R_L = 1M\Omega$ | -40°C to<br>+85°C |                |                         | 13   |       |  |
|                  |                                       |                      | V 44V B 500 V 0V                                                   | 25°C              |                | 0.9                     | 5    | mV    |  |
| .,               | Input offset voltage                  | TLC27L2AI            | $V_O = 1.4V$ , $R_S = 50\Omega$ , $V_{IC} = 0V$ , $R_L = 1M\Omega$ | -40°C to +85°C    |                |                         | 7    |       |  |
| V <sub>IO</sub>  | Input offset voltage                  |                      |                                                                    | 25°C              |                | 235                     | 2000 |       |  |
|                  |                                       | TLC27L2BI            | $V_O = 1.4V$ , $R_S = 50\Omega$ , $V_{IC} = 0V$ , $R_L = 1M\Omega$ | -40°C to<br>+85°C |                |                         | 3500 | \     |  |
|                  |                                       |                      | V 44V B 500 V 0V                                                   | 25°C              |                | 210                     | 1000 | μV    |  |
|                  |                                       | TLC27L7I             | $V_O = 1.4V$ , $R_s = 50\Omega$ , $V_{IC} = 0V$ , $R_L = 1M\Omega$ | -40°C to<br>+85°C |                |                         | 2900 |       |  |
| $\alpha_{VIO}$   | Average temperature offset voltage    | coefficient of input |                                                                    | 25°C to<br>85°C   |                | 1                       |      | μV/°C |  |
|                  | I                                     | (2)                  | \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                             | 25°C              |                | 0.5                     | 60   | A     |  |
| I <sub>IO</sub>  | Input offset current <sup>(1)</sup>   | (2)                  | $V_O = 5V$ , $V_{IC} = 5V$                                         | 85°C              |                | 26                      | 1000 | pA    |  |
|                  | L                                     | <b>\</b>             | \/ <b>5</b> \/\\ <b>5</b> \/                                       | 25°C              |                | 0.7                     | 60   | ^     |  |
| I <sub>IB</sub>  | Input bias current <sup>(1)</sup> (2) |                      | $V_O = 5V$ , $V_{IC} = 5V$                                         | 85°C              |                | 220                     | 2000 | pA    |  |
| V                | Common mode input                     | voltage renge(3)     |                                                                    | 25°C              | -0.2 to 9      | -0.2 to<br>9.2          |      | V     |  |
| V <sub>ICR</sub> | Common-mode input                     | voltage range(**)    |                                                                    | -40°C to<br>+85°C | -0.2 to<br>8.5 |                         |      | V     |  |
|                  |                                       |                      |                                                                    | 25°C              | 8              | 8.9                     |      |       |  |
| V <sub>OH</sub>  | High-level output volta               | age                  | $V_{ID}$ = 100mV, $R_L$ = 1M $\Omega$                              | -40°C             | 7.8            | 8.9                     |      | V     |  |
|                  |                                       |                      |                                                                    | 85°C              | 7.8            | 8.9                     |      |       |  |
|                  |                                       |                      |                                                                    | 25°C              |                | 5                       | 50   |       |  |
| $V_{OL}$         | Low-level output volta                | ge                   | $V_{ID} = -100$ mV, $I_{OL} = 0$ mA                                | -40°C             |                | 5                       | 50   | mV    |  |
|                  |                                       |                      |                                                                    | 85°C              |                | 5                       | 50   |       |  |
|                  |                                       |                      |                                                                    | 25°C              | 50             | 860                     |      |       |  |
| A <sub>VD</sub>  | Large-signal differenti amplification | al voltage           | $V_O = 1V$ to 6V, $R_L = 1M\Omega$                                 | -40°C             | 50             | 1550                    |      | V/mV  |  |
|                  | ampiniodilon                          |                      |                                                                    | 85°C              | 50             | 585                     |      |       |  |
|                  |                                       |                      |                                                                    | 25°C              | 65             | 94                      |      |       |  |
| CMRR             | Common-mode reject                    | ion ratio            | $V_{IC} = V_{ICR}min$                                              | -40°C             | 60             | 93                      |      | dB    |  |
|                  |                                       |                      |                                                                    | 85°C              | 60             | 93                      |      |       |  |
|                  |                                       |                      |                                                                    | 25°C              | 70             | 97                      |      |       |  |
| k <sub>SVR</sub> | Supply-voltage rejection (ΔVDD/ΔVIO)  | on ratio             | $V_{DD} = 5V$ to 10V, $V_{O} = 1.4V$                               | -40°C             | 60             | 97                      |      | dB    |  |
|                  | (2,22,2,10)                           |                      |                                                                    | 85°C              | 60             | 98                      |      |       |  |
|                  |                                       |                      |                                                                    | 25°C              |                | 29                      | 46   |       |  |
| $I_{DD}$         | Supply current (two ar                | mplifiers)           | $V_O = 5V$ , $V_{IC} = 5V$ , no load                               | -40°C             |                | 49                      | 86   | μΑ    |  |
|                  |                                       |                      |                                                                    | 85°C              |                | 20                      | 36   |       |  |

<sup>(1)</sup> Typical values of input bias current and input offset current less than 5pA determined mathematically.

<sup>(2)</sup> Values specified by characterization.

<sup>(3)</sup> This range also applies to each input individually.



# 5.11 Operating Characteristics, $V_{DD}$ = 10V, I Suffix

|                 | PARAMETER                      | TEST CO                                         | ONDITIONS                  | TA    |     | 21, TLC271<br>2BI, TLC2 |     | UNIT               |  |
|-----------------|--------------------------------|-------------------------------------------------|----------------------------|-------|-----|-------------------------|-----|--------------------|--|
|                 |                                |                                                 |                            |       | MIN | TYP                     | MAX |                    |  |
|                 |                                |                                                 |                            | 25°C  |     | 0.05                    |     |                    |  |
|                 |                                |                                                 | V <sub>I(PP)</sub> = 1V    | -40°C |     | 0.06                    |     |                    |  |
| SR              | Clay rate at unity gain        | $R_L = 1M\Omega$ ,<br>$C_L = 20pF$ ,            |                            | 85°C  |     | 0.03                    |     | V/µs               |  |
| JSIX            | Slew rate at unity gain        | see Figure 6-1                                  |                            | 25°C  |     | 0.04                    |     | V/μS               |  |
|                 |                                | _                                               | $V_{I(PP)} = 5.5V$         | -40°C |     | 0.05                    |     |                    |  |
|                 |                                |                                                 |                            | 85°C  |     | 0.03                    |     |                    |  |
| V <sub>n</sub>  | Equivalent input noise voltage | f = 1kHz, R <sub>S</sub> = 20<br>see Figure 6-2 | )Ω,                        | 25°C  |     | 68                      |     | nV/√ <del>Hz</del> |  |
|                 |                                |                                                 |                            | 25°C  |     | 1                       |     |                    |  |
| B <sub>OM</sub> | Maximum output-swing bandwidth | $V_O = V_{OH}$ , $R_L = 1$<br>see Figure 6-1    | $M\Omega$ , $C_L = 20pF$ , | -40°C |     | 1.4                     |     | kHz                |  |
|                 |                                | ooo i igaro o i                                 |                            | 85°C  |     | 0.8                     |     |                    |  |
|                 |                                |                                                 |                            | 25°C  |     | 110                     |     |                    |  |
| B <sub>1</sub>  | Unity-gain bandwidth           | $V_I = 10$ mV, $C_L = $ see Figure 6-3          | 20pF,                      | -40°C |     | 110                     |     | kHz                |  |
|                 |                                | ooo i igaro o o                                 |                            | 85°C  |     | 80                      |     |                    |  |
|                 |                                |                                                 |                            |       |     | 38°                     |     |                    |  |
| φ <sub>m</sub>  | Phase margin                   | $V_I = 10$ mV, $C_L = $ see Figure 6-3          | 20pF, $f = B_1$ ,          | -40°C |     | 42°                     |     | ۰                  |  |
|                 |                                | . garo o o                                      |                            | 85°C  |     | 32°                     |     |                    |  |



# 5.12 Electrical Characteristics, $V_{DD}$ = 5V, M Suffix

|                  |                                                                |                                                                      |                    | TI       | LC27L2M        |     |       |  |
|------------------|----------------------------------------------------------------|----------------------------------------------------------------------|--------------------|----------|----------------|-----|-------|--|
|                  | PARAMETER                                                      | TEST CONDITIONS                                                      | T <sub>A</sub>     | MIN      | TYP            | MAX | UNIT  |  |
|                  |                                                                | V = 4.4V D = 500 V = 0V                                              | 25°C               |          | 1.1            | 10  |       |  |
| V <sub>IO</sub>  | Input offset voltage                                           | $V_{O} = 1.4V, R_{S} = 50\Omega, V_{IC} = 0V,$<br>$R_{L} = 1M\Omega$ | −55°C to<br>+125°C |          |                | 12  | mV    |  |
| αV <sub>IO</sub> | Average temperature coefficient of input offset voltage        |                                                                      | 25°C to<br>125°C   |          | 1.4            |     | μV/°C |  |
|                  | Input offset current <sup>(1)</sup> (2)                        | V <sub>O</sub> = 2.5V, V <sub>IC</sub> = 2.5V                        | 25°C               |          | 0.5            | 60  | pА    |  |
| I <sub>IO</sub>  | imput offset current (**/ (=*/                                 | V <sub>O</sub> - 2.5V, V <sub>IC</sub> - 2.5V                        | 125°C              |          | 1.4            | 15  | nA    |  |
|                  | Input bias current <sup>(1)</sup> (2)                          | V <sub>O</sub> = 2.5V, V <sub>IC</sub> = 2.5V                        | 25°C               |          | 0.6            | 60  | pА    |  |
| I <sub>IB</sub>  | input bias current(*/ \=/                                      | V <sub>O</sub> - 2.5V, V <sub>IC</sub> - 2.5V                        | 125°C              |          | 9              | 35  | nA    |  |
| M                |                                                                |                                                                      | 25°C               | 0 to 4   | -0.2 to<br>4.2 |     | ٧     |  |
| V <sub>ICR</sub> | Common-mode input voltage range <sup>(3)</sup>                 |                                                                      | -55°C to<br>+125°C | 0 to 3.5 |                |     | ٧     |  |
|                  |                                                                |                                                                      | 25°C               | 3.2      | 4.1            |     |       |  |
| $V_{OH}$         | High-level output voltage                                      | $V_{ID}$ = 100mV, $R_L$ = 1M $\Omega$                                | -55°C              | 3        | 4.1            |     | V     |  |
|                  |                                                                |                                                                      | 125°C              | 3        | 4.2            |     |       |  |
|                  |                                                                |                                                                      | 25°C               |          | 1              | 50  |       |  |
| $V_{OL}$         | Low-level output voltage                                       | $V_{ID} = -100 \text{mV}, I_{OL} = 0 \text{mA}$                      | −55°C              |          | 1              | 50  | mV    |  |
|                  |                                                                |                                                                      | 125°C              |          | 1              | 50  |       |  |
|                  |                                                                |                                                                      | 25°C               | 50       | 500            |     |       |  |
| $A_{VD}$         | Large-signal differential voltage amplification                | $V_{O} = 0.25V \text{ to } 2V, R_{L} = 1M\Omega$                     | −55°C              | 25       | 1000           |     | V/mV  |  |
|                  | amplification                                                  |                                                                      | 125°C              | 25       | 200            |     |       |  |
|                  |                                                                |                                                                      | 25°C               | 65       | 87             |     |       |  |
| CMRR             | Common-mode rejection ratio                                    | V <sub>IC</sub> = V <sub>ICR</sub> min                               | −55°C              | 60       | 85             |     | dB    |  |
|                  |                                                                |                                                                      | 125°C              | 60       | 85             |     |       |  |
|                  |                                                                |                                                                      | 25°C               | 70       | 97             |     |       |  |
| k <sub>SVR</sub> | Supply-voltage rejection ratio $(\Delta V_{DD}/\Delta V_{IO})$ | $V_{DD} = 5V \text{ to } 10V, V_{O} = 1.4V$                          | -55°C              | 60       | 97             |     | dB    |  |
|                  | (~ v )()/ ~ v  ()/                                             |                                                                      | 125°C              | 60       | 98             |     |       |  |
|                  |                                                                |                                                                      | 25°C               |          | 20             | 34  |       |  |
| I <sub>DD</sub>  | Supply current (two amplifiers)                                | V <sub>O</sub> = 2.5V, V <sub>IC</sub> = 2.5V, no load               | -55°C              |          | 35             | 60  | μΑ    |  |
|                  |                                                                |                                                                      | 125°C              |          | 14             | 24  | ļ     |  |

<sup>(1)</sup> Typical values of input bias current and input offset current less than 5pA determined mathematically.

<sup>(2)</sup> Values specified by characterization.

<sup>(3)</sup> This range also applies to each input individually.



# 5.13 Operating Characteristics, $V_{DD}$ = 5V, M Suffix

|                 | DADAMETED                      | TEST 001                                             | IDITIONS                                              | -     | TL  | .C27L2N | ı   |                    |
|-----------------|--------------------------------|------------------------------------------------------|-------------------------------------------------------|-------|-----|---------|-----|--------------------|
|                 | PARAMETER                      | TEST CON                                             | IDITIONS                                              | TA    | MIN | TYP     | MAX | UNIT               |
|                 |                                |                                                      |                                                       | 25°C  |     | 0.03    |     |                    |
|                 |                                |                                                      | V <sub>I(PP)</sub> = 1V                               | −55°C |     | 0.04    |     |                    |
| SR              | Slave rate at unity gain       | $R_L = 1M\Omega$ ,                                   |                                                       | 125°C |     | 0.02    |     | Mus                |
| SK              | Slew rate at unity gain        | C <sub>L</sub> = 20pF,<br>see Figure 6-1             |                                                       | 25°C  |     | 0.03    |     | V/µs               |
|                 |                                |                                                      | $V_{I(PP)} = 2.5V$                                    | −55°C |     | 0.04    |     |                    |
|                 |                                |                                                      |                                                       | 125°C |     | 0.02    |     |                    |
| Vn              | Equivalent input noise voltage | f = 1kHz, R <sub>S</sub> = 200<br>see Figure 6-2     | Ω,                                                    | 25°C  |     | 68      |     | nV/√ <del>Hz</del> |
|                 |                                |                                                      |                                                       |       |     | 5       |     |                    |
| B <sub>OM</sub> | Maximum output-swing bandwidth | $V_O = V_{OH}, R_L = 1N$<br>see Figure 6-1           | −55°C                                                 |       | 8   |         | kHz |                    |
|                 |                                | See Figure 6 T                                       | 125°C                                                 |       | 3   |         |     |                    |
|                 |                                |                                                      |                                                       | 25°C  |     | 85      |     |                    |
| B <sub>1</sub>  | Unity-gain bandwidth           | $V_I = 10 \text{mV}, C_L = 2 \text{see Figure 6-3}$  | $V_{l} = 10 \text{mV}, C_{L} = 20 \text{pF},$         |       |     | 110     |     | kHz                |
|                 |                                | See Figure 6 6                                       |                                                       | 125°C |     | 45      |     |                    |
|                 |                                | I                                                    |                                                       | 25°C  |     | 34°     |     |                    |
| φ <sub>m</sub>  | Phase margin                   | $V_I = 10 \text{mV}, C_L = 20 \text{see Figure 6-3}$ | V <sub>I</sub> = 10mV, C <sub>L</sub> = 20pF, f = B1, |       |     | 39°     |     | ۰                  |
|                 |                                | Jess Figure 0                                        |                                                       | 125°C |     | 25°     |     |                    |



# 5.14 Electrical Characteristics, $V_{DD}$ = 10V, M Suffix

|                                         | DADAMETED                                                      | TEGT COMPLETIONS                                                   | -                   |             | TLC27L2M    |     |       |  |
|-----------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------|---------------------|-------------|-------------|-----|-------|--|
|                                         | PARAMETER                                                      | TEST CONDITIONS                                                    | T <sub>A</sub>      | MIN         | TYP         | MAX | UNIT  |  |
|                                         |                                                                | V = 1.4V B = 500 V = 0V                                            | 25°C                |             | 1.1         | 10  |       |  |
| V <sub>IO</sub>                         | Input offset voltage                                           | $V_O = 1.4V$ , $R_S = 50\Omega$ , $V_{IC} = 0V$ , $R_L = 1M\Omega$ | −55 °C to<br>+125°C |             |             | 12  | mV    |  |
| a <sub>VIO</sub>                        | Average temperature coefficient of input offset voltage        |                                                                    | 25°C to<br>125°C    |             | 1.4         |     | μV/°C |  |
|                                         | Input offset current <sup>(1)</sup> (2)                        | V <sub>O</sub> = 5V, V <sub>IC</sub> = 5V                          | 25°C                |             | 0.5         | 60  | pА    |  |
| l <sub>IO</sub>                         | input onset current(+) (-)                                     | V <sub>O</sub> - 5V, V <sub>IC</sub> - 5V                          | 125°C               |             | 1.8         | 15  | nA    |  |
| I                                       | Input bias current <sup>(1)</sup> (2)                          | V <sub>O</sub> = 5V, V <sub>IC</sub> = 5V                          | 25°C                |             | 0.7         | 60  | pА    |  |
| IB                                      | input bias current.                                            | V <sub>O</sub> = 3V, V <sub>IC</sub> = 3V                          | 125°C               |             | 10          | 35  | nA    |  |
| \/                                      | Common-mode input voltage range <sup>(3)</sup>                 |                                                                    | 25°C                | 0 to 9      | -0.2 to 9.2 |     | V     |  |
| V <sub>ICR</sub>                        | Common-mode input voltage range                                |                                                                    | −55 °C to<br>+125°C | 0 to<br>8.5 |             |     | V     |  |
| V <sub>OH</sub> High-level output volta |                                                                |                                                                    | 25°C                | 8           | 8.9         |     |       |  |
|                                         | High-level output voltage                                      | $V_{ID}$ = 100mV, $R_L$ = 1M $\Omega$                              | -55°C               | 7.8         | 8.8         |     | V     |  |
|                                         |                                                                |                                                                    | 125°C               | 7.8         | 9           |     |       |  |
|                                         |                                                                |                                                                    | 25°C                |             | 5           | 50  |       |  |
| $V_{OL}$                                | Low-level output voltage                                       | $V_{ID} = -100$ mV, $I_{OL} = 0$ mA                                | −55°C               |             | 5           | 50  | mV    |  |
|                                         |                                                                |                                                                    | 125°C               |             | 5           | 50  |       |  |
|                                         | Laura simus differential vallens                               |                                                                    | 25°C                | 50          | 860         |     |       |  |
| $A_{VD}$                                | Large-signal differential voltage amplification                | $V_O$ = 1V to 6V, $R_L$ = 1M $\Omega$                              | −55°C               | 25          | 1750        |     | V/mV  |  |
|                                         | ·                                                              |                                                                    | 125°C               | 25          | 380         |     |       |  |
|                                         |                                                                |                                                                    | 25°C                | 65          | 94          |     |       |  |
| CMRR                                    | Common-mode rejection ratio                                    | V <sub>IC</sub> = V <sub>ICR</sub> min                             | −55°C               | 60          | 93          |     | dB    |  |
|                                         |                                                                |                                                                    | 125°C               | 60          | 91          |     |       |  |
|                                         |                                                                |                                                                    | 25°C                | 70          | 97          |     |       |  |
| SVR                                     | Supply-voltage rejection ratio $(\Delta V_{DD}/\Delta V_{IO})$ | $V_{DD} = 5V \text{ to } 10V, V_{O} = 1.4V$                        | -55°C               | 60          | 97          |     | dB    |  |
|                                         |                                                                |                                                                    | 125°C               | 60          | 98          |     |       |  |
|                                         |                                                                |                                                                    | 25°C                |             | 29          | 46  |       |  |
| $I_{DD}$                                | Supply current (two amplifiers)                                | $V_O = 5V$ , $V_{IC} = 5V$ , no load                               | -55°C               |             | 56          | 96  | μΑ    |  |
|                                         |                                                                |                                                                    | 125°C               |             | 18          | 30  |       |  |

<sup>(1)</sup> Typical values of input bias current and input offset current less than 5pA determined mathematically.

<sup>(2)</sup> Values specified by characterization.

<sup>(3)</sup> This range also applies to each input individually.



# 5.15 Operating Characteristics, $V_{DD}$ = 10V, M Suffix

|                 | DADAMETED                      | TEST OF                                         | NIDITIONS                  | -              | TL  | C27L2M |     | LINIT              |
|-----------------|--------------------------------|-------------------------------------------------|----------------------------|----------------|-----|--------|-----|--------------------|
|                 | PARAMETER                      | TEST CC                                         | ONDITIONS                  | T <sub>A</sub> | MIN | TYP    | MAX | UNIT               |
|                 |                                |                                                 |                            | 25°C           |     | 0.05   |     |                    |
|                 |                                |                                                 | $V_{I(PP)} = 1V$           | −55°C          |     | 0.06   |     |                    |
| SR              | Slew rate at unity gain        | $R_L = 1M\Omega$ ,                              |                            | 125°C          |     | 0.03   |     | N//                |
| SK              |                                | C <sub>L</sub> = 20pF,<br>see Figure 6-1        |                            | 25°C           |     | 0.04   |     | V/µs               |
|                 |                                |                                                 | $V_{I(PP)} = 5.5V$         | −55°C          |     | 0.06   |     |                    |
|                 |                                |                                                 |                            | 125°C          |     | 0.03   |     |                    |
| V <sub>n</sub>  | Equivalent input noise voltage | f = 1kHz, R <sub>S</sub> = 20<br>see Figure 6-2 | Ω,                         | 25°C           |     | 68     |     | nV/√ <del>Hz</del> |
|                 |                                |                                                 |                            | 25°C           |     | 1      |     |                    |
| B <sub>OM</sub> | Maximum output-swing bandwidth | $V_O = V_{OH}$ , $R_L = 11$<br>see Figure 6-1   | $M\Omega$ , $C_L = 20pF$ , | −55°C          |     | 1.5    |     | kHz                |
|                 |                                | See Figure 6 T                                  |                            | 125°C          |     | 0.7    |     |                    |
|                 |                                |                                                 |                            | 25°C           | -   | 110    |     |                    |
| B <sub>1</sub>  | Unity-gain bandwidth           | $V_I = 10$ mV, $C_L = 2$<br>see Figure 6-3      | ?0pF,                      | −55°C          |     | 110    |     | kHz                |
|                 |                                | Joseph Marie Co                                 |                            | 125°C          |     | 70     |     |                    |
|                 |                                |                                                 |                            | 25°C           |     | 38°    |     |                    |
| φ <sub>m</sub>  | Phase margin                   | $V_I = 10$ mV, $C_L = 2$<br>see Figure 6-3      | $!0pF, f = B_1,$           | −55°C          |     | 43°    |     | ۰                  |
|                 |                                |                                                 |                            | 125°C          |     | 29°    |     |                    |



# **5.16 Typical Characteristics**

data at high and low temperatures applicable only within rated operating free-air temperature ranges of the various devices

Table 5-1. Table of Graphs

|                    |                                                 | Tuble of Graphs               | FIGURE                      |
|--------------------|-------------------------------------------------|-------------------------------|-----------------------------|
| V <sub>IO</sub>    | Input offset voltage                            | Distribution                  | Figure 5-1,<br>Figure 5-2   |
| $\alpha_{VIO}$     | Temperature coefficient of input offset voltage | Distribution                  | Figure 5-3,<br>Figure 5-4   |
| .,                 |                                                 | vs High-level output current  | Figure 5-5,<br>Figure 5-6   |
| $V_{OH}$           | High-level output voltage                       | vs Supply voltage             | Figure 5-7                  |
|                    |                                                 | vs Free-air temperature       | Figure 5-8                  |
|                    |                                                 | vs Differential input voltage | Figure 5-9,<br>Figure 5-11  |
| $V_{OL}$           | Low-level output voltage                        | vs Free-air temperature       | Figure 5-10,<br>Figure 5-12 |
|                    |                                                 | vs Low-level output current   | Figure 5-13,<br>Figure 5-14 |
|                    |                                                 | vs Supply voltage             | Figure 5-15                 |
| Δ.,,,,             | Large-signal differential voltage amplification | vs Free-air temperature       | Figure 5-16                 |
| $A_{VD}$           | Large signal differential voltage amplification | vs Frequency                  | Figure 5-25,<br>Figure 5-26 |
| I <sub>IB</sub>    | Input bias current                              | vs Free-air temperature       | Figure 5-17                 |
| I <sub>IO</sub>    | Input offset current                            | vs Free-air temperature       | Figure 5-17                 |
| V <sub>IC</sub>    | Common-mode input voltage                       | vs Supply voltage             | Figure 5-18                 |
| 1                  | Cumply current                                  | vs Supply voltage             | Figure 5-19                 |
| I <sub>DD</sub>    | Supply current                                  | vs Free-air temperature       | Figure 5-20                 |
| SR                 | Slew rate                                       | vs Supply voltage             | Figure 5-21                 |
| SIX                | Siew rate                                       | vs Free-air temperature       | Figure 5-22                 |
|                    | Normalized slew rate                            | vs Free-air temperature       | Figure 5-23                 |
| V <sub>O(PP)</sub> | Maximum peak-to-peak output voltage             | vs Frequency                  | Figure 5-24                 |
|                    |                                                 | vs Supply voltage             | Figure 5-27                 |
| φ <sub>m</sub>     | Phase margin                                    | vs Free-air temperature       | Figure 5-28                 |
|                    |                                                 | vs Capacitive Load            | Figure 5-29                 |
| V <sub>n</sub>     | Equivalent input noise voltage                  | vs Frequency                  | Figure 5-30                 |
|                    | Phase shift                                     | vs Frequency                  | Figure 5-25,<br>Figure 5-26 |



data at high and low temperatures applicable only within rated operating free-air temperature ranges of the various devices





data at high and low temperatures applicable only within rated operating free-air temperature ranges of the various devices





data at high and low temperatures applicable only within rated operating free-air temperature ranges of the various devices



Figure 5-13. Low-level Output Voltage vs Low-level Output Current



Figure 5-14. Low-level Output Voltage vs Low-level Output
Current



Figure 5-15. Large-signal Differential Voltage Amplification vs Supply Voltage



Figure 5-16. Large-signal Differential Voltage Amplification vs Free-air Temperature



less than 5pA determined mathematically.

Figure 5-17. Input Bias Current and Input Offset Current vs

Free-air Temperature



Figure 5-18. Common-mode Input Voltage Positive Limit vs Supply Voltage



data at high and low temperatures applicable only within rated operating free-air temperature ranges of the various devices





data at high and low temperatures applicable only within rated operating free-air temperature ranges of the various devices





### **6 Parameter Measurement Information**

# 6.1 Single-Supply Versus Split-Supply Test Circuits

The TLC27Lx are optimized for single-supply operation. Circuit configurations used for the various tests often present some inconvenience because in many cases, the input signal is offset from ground. Avoid this inconvenience by testing the device with split supplies and the output load tied to the negative rail. The following figures show a comparison of single-supply versus split-supply test circuits. The use of either circuit gives the same result.



Figure 6-1. Unity-Gain Amplifier



Figure 6-2. Noise-Test Circuit



Figure 6-3. Gain-of-100 Inverting Amplifier



### 6.2 Input Bias Current

Because of the high input impedance of the TLC27Lx operational amplifiers, attempts to measure the input bias current can result in erroneous readings. The bias current at normal ambient temperature is typically less than 1pA, a value that is easily exceeded by leakages on the test socket. Two suggestions are offered to avoid erroneous measurements:

- 1. Isolate the device from other potential leakage sources. Use a grounded shield around and between the device inputs (see Figure 6-4). Leakages that can otherwise flow to the inputs are shunted away.
- 2. Compensate for the leakage of the test socket by actually performing an input bias current test (using a picoammeter) with no device in the test socket. The actual input bias current can then be calculated by subtracting the open-socket leakage readings from the readings obtained with a device in the test socket.

Many automatic testers as well as some bench-top operational amplifier testers use the servo-loop technique with a resistor in series with the device input to measure the input bias current (the voltage drop across the series resistor is measured and the bias current is calculated). This method requires that a device be inserted into the test socket to obtain a correct reading; therefore, an open-socket reading is not feasible using this method.



Figure 6-4. Isolation Metal around Device Inputs (P Package)

## 6.3 Low-Level Output Voltage

To obtain low-level supply-voltage operation, some compromise is necessary in the input stage. This compromise results in the device low-level output voltage being dependent on both the common-mode input voltage level as well as the differential input voltage level. When attempting to correlate low-level output readings with those quoted in the electrical specifications, observe these two conditions. If conditions other than these are to be used, see the *Typical Characteristics* in Section 5.16.

## 6.4 Input Offset Voltage Temperature Coefficient

Erroneous readings often result from attempts to measure the temperature coefficient of input offset voltage. This parameter is actually a calculation using input offset voltage measurements obtained at two different temperatures. When one (or both) of the temperatures is less than freezing, moisture is able to collect on both the device and the test socket. This moisture results in leakage and contact resistance that potentially causes erroneous input offset voltage readings. The isolation techniques previously mentioned have no effect on the leakage because the moisture also covers the isolation metal, thereby rendering the techniques useless. Perform these measurements at temperatures greater than freezing to minimize error.



### 6.5 Full-Power Response

Full-power response, the frequency above which the operational amplifier slew rate limits the output voltage swing, is often specified two ways: full-linear response and full-peak response. The full-linear response is typically measured by monitoring the distortion level of the output while increasing the frequency of a sinusoidal input signal. When the output shows significant distortion, the input frequency is noted as the full-linear bandwidth. The full-peak response is defined as the maximum output frequency, without regard to distortion, at which the full peak-to-peak output swing is maintained. When the output frequency is greater than the full-peak response bandwidth, or maximum output-swing bandwidth, the full peak-to-peak output swing cannot be maintained.

Because there is no industry-wide accepted value for significant distortion, the full-peak response is specified in this data sheet, and is measured using the circuit in Figure 6-1. The initial setup involves the use of a sinusoidal input to determine the maximum peak-to-peak output of the device (the amplitude of the sinusoidal wave is increased until clipping occurs). The sinusoidal wave is then replaced with a square wave of the same amplitude. The frequency is then increased until the maximum peak-to-peak output can no longer be maintained (Figure 6-5). A square wave allows a more accurate determination of the point at which the maximum peak-to-peak output is reached.



Figure 6-5. Full-Power-Response Output Signal

### 6.6 Test Time

Inadequate test time is a frequent problem, especially when testing CMOS devices in a high-volume, short-test-time environment. Internal capacitances are inherently higher in CMOS than in bipolar and BiFET devices and require longer test times than bipolar and BiFET devices. The problem becomes more pronounced with reduced supply levels and lower temperatures.



# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

## 7.1.1 Single-Supply Operation

While the TLC27Lx perform well using dual power supplies (also called balanced or split supplies), the design is optimized for single-supply operation. This optimization includes an input common-mode voltage range that encompasses ground as well as an output voltage range that pulls down to ground. The supply voltage range extends down to 3V (C-suffix types), thus allowing operation with supply levels commonly available for TTL and HCMOS. For maximum dynamic range, 16V single-supply operation is recommended.



Figure 7-1. Inverting Amplifier with Voltage Reference

Many single-supply applications require that a voltage be applied to one input to establish a reference level that is above ground. A resistive voltage divider is typically sufficient to establish this reference level (see Figure 7-1). The low-input bias-current consumption of the TLC27Lx permits the use of very large resistive values to implement the voltage divider, thus minimizing power consumption.

The TLC27Lx work well in conjunction with digital logic; however, when powering both linear devices and digital logic from the same power supply, take the following recommended precautions:

- 1. Power linear devices from separate bypassed supply lines (see Figure 7-2); otherwise, linear device supply rails potentially fluctuate as a result of voltage drops caused by high switching currents in the digital logic.
- 2. Use proper bypass techniques to reduce the probability of noise-induced errors. Single capacitive decoupling is often adequate; however, RC decoupling is probably necessary in high-frequency applications.





Figure 7-2. Common Versus Separate Supply Rails

### 7.1.2 Input Characteristics

The TLC27Lx are specified with a minimum and a maximum input voltage that, if exceeded at either input, possibly causes the device to malfunction. Exceeding this specified range is a common problem, especially in single-supply operation. The lower range limit includes the negative rail, while the upper range limit is specified at  $V_{DD}$  – 1V at  $T_A$  = 25°C and at  $V_{DD}$  – 1.5V at all other temperatures.

The use of the polysilicon-gate process and the careful input circuit design gives the legacy TLC27Lx very good input offset voltage drift characteristics relative to conventional metal-gate processes. Offset voltage drift in CMOS devices is highly influenced by threshold voltage shifts caused by polarization of the phosphorus dopant implanted in the oxide. Placing the phosphorus dopant in a conductor (such as a polysilicon gate) alleviates the polarization problem, thus reducing threshold voltage shifts by more than an order of magnitude. The offset voltage drift with time is calculated to be typically  $0.1\mu V/month$ , including the first month of operation.

Migration from the legacy 150mm LinCMOS process to a 300mm diameter wafer process has brought associated improvements to input offset voltage precision. The new silicon also features improved slew rate, supply-voltage rejection ratio, and voltage noise. However, this change does introduce a new crossover region, where shifts in input offset (typically  $300\mu V-400\mu V$ ) occur as the input common-mode voltage approaches the  $V_{DD}$  rail. Figure 7-3 and Figure 7-4 plot the mean and standard deviation of this characteristic at various temperatures for a 10V supply.





Because of the extremely high input impedance and resulting low bias-current requirements, the TLC27Lx are an excellent choice for low-level signal processing. However, leakage currents on printed-circuit boards and sockets sometimes easily exceed bias-current requirements and cause a degradation in device performance. As best practice, include guard rings around inputs (similar to those of Figure 6-4 in the *Parameter Measurement Information* section). Drive these guards from a low-impedance source at the same voltage level as the common-mode input (see Figure 7-5).

Tie the inputs of any unused amplifiers to ground to avoid possible oscillation.

#### 7.1.3 Noise Performance

The noise specifications in operational amplifier circuits are greatly dependent on the current in the first-stage differential amplifier. The low input bias-current requirements of the TLC27Lx result in a very low noise current, which is insignificant in most applications. This feature makes the devices especially favorable over bipolar devices when using values of circuit impedance greater than  $50k\Omega$  because bipolar devices exhibit greater noise currents.



Figure 7-5. Guard-Ring Schemes

#### 7.1.4 Feedback

Operational amplifier circuits almost always employ feedback, and because feedback is the first prerequisite for oscillation, caution is appropriate. Most oscillation problems result from driving capacitive loads and ignoring stray input capacitance. A small-value capacitor connected in parallel with the feedback resistor is an effective remedy (see Figure 7-6). The value of this capacitor is optimized empirically.



Figure 7-6. Compensation for Input Capacitance

## 7.1.5 Electrostatic Discharge Protection

The TLC27Lx incorporate an internal electrostatic-discharge (ESD) protection circuit that prevents functional failures at voltages up to 2000V as tested under MIL-STD-883C, Method 3015.2. However, exercise care when handling these devices as exposure to ESD potentially results in the degradation of the device parametric performance. The protection circuit also causes the input bias currents to be temperature dependent and have the characteristics of a reverse-biased diode.



#### 7.1.6 Latch-Up

CMOS devices are susceptible to latch-up due to inherent parasitic thyristors. With this in mind, the TLC27Lx inputs and output are designed to withstand -100mA surge currents without sustaining latch-up. However, use best practices to reduce the chance of latch-up whenever possible. Do not forward bias internal-protection diodes. Do not exceed the supply voltage by more than 300mV for applied input and output voltages. Exercise care when using capacitive coupling on pulse generators. Shunt supply transients by using decoupling capacitors (0.1µF typical) located across the supply rails as close to the device as possible.

The current path established if latch-up occurs is typically between the positive supply rail and ground, and is triggered by surges on the supply lines, voltages on either the output or inputs that exceed the supply voltage, or both. After latch-up occurs, the current flow is limited only by the impedance of the power supply and the forward resistance of the parasitic thyristor and typically results in the destruction of the device. The chance of latch-up occurring increases with increasing temperature and supply voltages.

## 7.1.7 Output Characteristics

The output stage of the TLC27Lx is designed to sink and source relatively high amounts of current (see also Typical Characteristics). If the output is subjected to a short-circuit condition, the high-current capability is able to cause device damage under certain conditions. Output current capability increases with supply voltage.

All operating characteristics of the TLC27Lx were measured using a 20pF load. The devices drive higher capacitive loads. However, as output load capacitance increases, the resulting response pole occurs at lower frequencies, thereby causing ringing, peaking, or even oscillation (see Figure 7-7). In many cases, adding some compensation in the form of a series resistor in the feedback loop alleviates the problem.







(b)  $C_L = 260 \text{ pF}$ ,  $R_L = NO LOAD$ 



(c)  $C_L = 310 \text{ pF}$ ,  $R_L = NO \text{ LOAD}$ 



(d) TEST CIRCUIT

Figure 7-7. Effect of Capacitive Loads and Test Circuit



Although the TLC27Lx possess excellent high-level output voltage and current capability, methods are available for boosting this capability, if needed. The simplest method involves the use of a pullup resistor ( $R_P$ ) connected from the output to the positive supply rail (see Figure 7-8). There are two disadvantages to using this circuit. First, the NMOS pulldown transistor must sink a comparatively large amount of current. In this circuit, the pulldown transistor behaves like a linear resistor with an on-resistance between approximately  $60\Omega$  and  $180\Omega$ , depending on how hard the operational amplifier input is driven. With very low values of  $R_P$ , a voltage offset from 0V at the output occurs. Secondly, pullup resistor  $R_P$  acts as a drain load to the pulldown resistor, and the gain of the operational amplifier is reduced at output voltage levels where the corresponding pullup resistor is not supplying the output current.



Figure 7-8. Resistive Pullup to Increase VOH

#### 7.1.8 Typical Applications



Figure 7-9. Multivibrator





Figure 7-10. Set/Reset Flip-Flop,  $V_{DD}$  = 5V to 12V



Figure 7-11. Amplifier with Digital Gain Selection, V<sub>DD</sub> = 5V to 16V



Figure 7-12. Full-Wave Rectifier, Normalized to  $f_c$  = 1kHz and  $R_L$  = 10k $\Omega$ 





Figure 7-13. Two-Pole Low-Pass Butterworth Filter,  $V_{DD}$  = 5V to 16V



Figure 7-14. Difference Amplifier



# 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

## 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

 $\mathsf{LinCMOS}^{\scriptscriptstyle\mathsf{TM}}$  and  $\mathsf{TI}\ \mathsf{E2E}^{\scriptscriptstyle\mathsf{TM}}$  are trademarks of Texas Instruments.

All trademarks are the property of their respective owners.

## 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision D (October 2005) to Revision E (July 2025)                                        | age |
|---|--------------------------------------------------------------------------------------------------------|-----|
| • | Deleted obsolete TLC27L2M FK (LCCC) and JG (CDIP) packages and associated content from document        | 1   |
| • | Deleted obsolete TLC27L7M device and associated content from document                                  | 1   |
| • | Updated the numbering format for tables, figures, and cross-references throughout the document         | 1   |
| • | Added Applications, Pin Configuration and Functions, Application and Implementation, Device and        |     |
|   | Documentation Support, and Mechanical, Packaging, and Orderable Information sections                   | 1   |
| • | Deleted Equivalent Schematic section                                                                   | 2   |
| • | Added Pin Configuration and Functions section with pin descriptions                                    | 2   |
| • | Changed typical offset voltage from 170µV to 210µV and maximum offset voltage from 500µV to 1000µV for | or  |
|   | TLC27L7C at T <sub>A</sub> = 25°C                                                                      | 4   |
| • | Changed typical offset voltage from 204μV to 240μV for TLC27L2BC at T <sub>A</sub> = 25°C              | 4   |
| • | Added table note that input bias current and input offset current are specified by characterization    | 4   |
| • | Changed typical input offset current from 0.1pA to 0.5pA                                               |     |
| • | Changed typical minimum input common-mode voltage for T <sub>A</sub> = 25°C from −0.3V to −0.2V        | 4   |
| • | Changed typical low-level output voltage from 0mV to 1mV                                               | 4   |
| • | Changed typical CMRR at T <sub>A</sub> = 25°C from 94dB to 87dB                                        | 4   |
| • | Changed typical CMRR at T <sub>A</sub> = 0°C and T <sub>A</sub> = 70°C from 95dB to 85dB               | 4   |
| • | Changed typical offset voltage from 190μV to 210μV and maximum offset voltage from 800μV to 1000μV fo  |     |
|   | TLC27L7C at T <sub>A</sub> = 25°C                                                                      | 6   |
| • | Added table note that input bias current and input offset current are specified by characterization    | 6   |



#### www.ti.com

| • | Changed typical input offset current from 0.1pA to 0.5pA                                            | 6                |
|---|-----------------------------------------------------------------------------------------------------|------------------|
| • | Changed typical minimum input common-mode voltage for $T_A = 25$ °C from $-0.3$ V to $-0.2$ V       | 6                |
| • | Changed typical low-level output voltage from 0mV to 5mV                                            | 6                |
| • | Changed typical CMRR at T <sub>A</sub> = 25°C from 97dB to 94dB                                     |                  |
| • | Changed typical CMRR at T <sub>A</sub> = 0°C and T <sub>A</sub> = 70°C from 97dB to 93dB            | 6                |
| • | Changed typical unity-gain bandwidth at T <sub>A</sub> = 0°C from 125kHz to 110kHz                  |                  |
| • | Changed typical offset voltage from 170μV to 210μV and maximum offset voltage from 500μV to 1000μ   | V for            |
|   | TLC27L7I at T <sub>A</sub> = 25°C                                                                   | 8                |
| • | Added table note that input bias current and input offset current are specified by characterization | <mark>8</mark>   |
| • | Changed typical input offset current from 0.1pA to 0.5pA                                            | <b>8</b>         |
| • | Changed typical minimum input common-mode voltage for $T_A = 25$ °C from $-0.3$ V to $-0.2$ V       | <b>8</b>         |
| • | Changed typical low-level output voltage from 0mV to 1mV                                            | 8                |
| • | Changed typical CMRR at T <sub>A</sub> = 25°C from 94dB to 87dB                                     | 8                |
| • | Changed typical CMRR at T <sub>A</sub> = -40°C and T <sub>A</sub> = 85°C from 95dB to 85dB          | 8                |
| • | Changed typical unity-gain bandwidth at T <sub>A</sub> = −40°C from 130kHz to 110kHz                | 9                |
| • | Changed typical offset voltage from 190µV to 210µV and maximum offset voltage from 800µV to 1000µ   | V for            |
|   | TLC27L7I at T <sub>A</sub> = 25°C                                                                   | 10               |
| • | Added table note that input bias current and input offset current are specified by characterization | 10               |
| • | Changed typical input offset current from 0.1pA to 0.5pA                                            | 10               |
| • | Changed typical minimum input common-mode voltage for $T_A = 25$ °C from $-0.3$ V to $-0.2$ V       | 10               |
| • | Changed typical low-level output voltage from 0mV to 5mV                                            | 10               |
| • | Changed typical CMRR at T <sub>A</sub> = 25°C from 97dB to 94dB                                     | 10               |
| • | Changed typical CMRR at T <sub>A</sub> = 85°C from 97dB to 93dB                                     | 10               |
| • | Changed typical CMRR at T <sub>A</sub> = -40°C from 98dB to 93dB                                    | 10               |
| • | Changed typical unity-gain bandwidth at T <sub>A</sub> = −40°C from 155kHz to 110kHz                | 11               |
| • | Added table note that input bias current and input offset current are specified by characterization | 1 <mark>2</mark> |
| • | Changed typical input offset current from 0.1pA to 0.5pA                                            | 12               |
| • | Changed typical minimum input common-mode voltage for $T_A = 25$ °C from $-0.3$ V to $-0.2$ V       | 1 <mark>2</mark> |
| • | Changed typical low-level output voltage from 0mV to 1mV                                            |                  |
| • | Changed typical CMRR at T <sub>A</sub> = 25°C from 94dB to 87dB                                     |                  |
| • | Changed typical CMRR at T <sub>A</sub> = −55°C from 95dB to 85dB                                    | 12               |
| • | Changed typical unity-gain bandwidth at T <sub>A</sub> = −55°C from 140kHz to 110kHz                | 13               |
| • | Added table note that input bias current and input offset current are specified by characterization | 14               |
| • | Changed typical input offset current from 0.1pA to 0.5pA                                            | 14               |
| • | Changed typical minimum input common-mode voltage for $T_A = 25$ °C from $-0.3$ V to $-0.2$ V       |                  |
| • | Changed typical low-level output voltage from 0mV to 5mV                                            |                  |
| • | Changed typical CMRR at T <sub>A</sub> = 25°C from 97dB to 94dB                                     |                  |
| • | Changed typical CMRR at T <sub>A</sub> = −55°C from 97dB to 93dB                                    |                  |
| • | Changed typical unity-gain bandwidth at T <sub>A</sub> = −55°C from 165kHz to 110kHz                | 15               |
| • | Deleted Figures 30 and 31                                                                           |                  |
| • | Updated Figure 5-30                                                                                 |                  |
| • | Updated description of full-linear and full-peak responses in Full-Power Response                   |                  |
| • | Added guidance concerning changes to input crossover region to <i>Input Characteristics</i>         |                  |
| • | Updated Figure 7-9 in Typical Applications to correct amplifier feedback connections                |                  |
|   |                                                                                                     |                  |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

7-Oct-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|-----|-------------------------------|----------------------------|--------------|------------------|
| TLC27L2ACD            | Obsolete   | Production    | SOIC (D)   8   | -                     | -   | Call TI                       | Call TI                    | 0 to 70      | 27L2AC           |
| TLC27L2ACDR           | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 27L2AC           |
| TLC27L2ACDR.A         | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 27L2AC           |
| TLC27L2ACP            | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC27L2AC        |
| TLC27L2ACP.A          | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC27L2AC        |
| TLC27L2ACPS           | Active     | Production    | SO (PS)   8    | 80   TUBE             | Yes | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L2A           |
| TLC27L2ACPS.A         | Active     | Production    | SO (PS)   8    | 80   TUBE             | Yes | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L2A           |
| TLC27L2ACPSG4         | Active     | Production    | SO (PS)   8    | 80   TUBE             | Yes | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L2A           |
| TLC27L2AID            | Obsolete   | Production    | SOIC (D)   8   | -                     | -   | Call TI                       | Call TI                    | -40 to 85    | 27L2AI           |
| TLC27L2AIDR           | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 27L2AI           |
| TLC27L2AIDR.A         | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 27L2AI           |
| TLC27L2AIDRG4         | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | -   | Call TI                       | Call TI                    | -40 to 85    |                  |
| TLC27L2AIP            | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLC27L2AI        |
| TLC27L2AIP.A          | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLC27L2AI        |
| TLC27L2BCDR           | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 27L2BC           |
| TLC27L2BCDR.A         | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 27L2BC           |
| TLC27L2BCDRG4         | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | -   | Call TI                       | Call TI                    | 0 to 70      |                  |
| TLC27L2BCP            | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC27L2BC        |
| TLC27L2BCP.A          | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC27L2BC        |
| TLC27L2BID            | Obsolete   | Production    | SOIC (D)   8   | -                     | -   | Call TI                       | Call TI                    | -40 to 85    | 27L2BI           |
| TLC27L2BIDR           | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 27L2BI           |
| TLC27L2BIDR.A         | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 27L2BI           |
| TLC27L2BIP            | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLC27L2BI        |
| TLC27L2BIP.A          | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLC27L2BI        |
| TLC27L2CD             | Obsolete   | Production    | SOIC (D)   8   | -                     | -   | Call TI                       | Call TI                    | 0 to 70      | 27L2C            |
| TLC27L2CDR            | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 27L2C            |
| TLC27L2CDR.A          | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 27L2C            |
| TLC27L2CP             | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC27L2CP        |
| TLC27L2CP.A           | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC27L2CP        |





www.ti.com

7-Oct-2025

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TLC27L2CPE4           | Active     | Production    | PDIP (P)   8   | 50   TUBE             | -               | Call TI                       | Call TI                    | 0 to 70      |                  |
| TLC27L2CPS            | Active     | Production    | SO (PS)   8    | 80   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L2            |
| TLC27L2CPS.A          | Active     | Production    | SO (PS)   8    | 80   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L2            |
| TLC27L2CPSR           | Active     | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L2            |
| TLC27L2CPSR.A         | Active     | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L2            |
| TLC27L2CPSR.B         | Active     | Production    | SO (PS)   8    | 2000   LARGE T&R      | -               | Call TI                       | Call TI                    | -40 to 85    |                  |
| TLC27L2CPWR           | Active     | Production    | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L2            |
| TLC27L2CPWR.A         | Active     | Production    | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L2            |
| TLC27L2ID             | Obsolete   | Production    | SOIC (D)   8   | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | 27L2l            |
| TLC27L2IDR            | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 27L2l            |
| TLC27L2IDR.A          | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 27L2I            |
| TLC27L2IP             | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLC27L2IP        |
| TLC27L2IP.A           | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLC27L2IP        |
| TLC27L2IPW            | Obsolete   | Production    | TSSOP (PW)   8 | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | Y27L2            |
| TLC27L2IPWR           | Active     | Production    | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | Y27L2I           |
| TLC27L2IPWR.A         | Active     | Production    | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | Y27L2I           |
| TLC27L2MD             | Obsolete   | Production    | SOIC (D)   8   | -                     | -               | Call TI                       | Call TI                    | -55 to 125   | 27L2M            |
| TLC27L2MDG4           | Obsolete   | Production    | SOIC (D)   8   | -                     | -               | Call TI                       | Call TI                    | -            | 27L2M            |
| TLC27L2MDRG4          | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 27L2M            |
| TLC27L2MDRG4.A        | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 27L2M            |
| TLC27L7CD             | Obsolete   | Production    | SOIC (D)   8   | -                     | -               | Call TI                       | Call TI                    | 0 to 70      | 27L7C            |
| TLC27L7CDR            | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 27L7C            |
| TLC27L7CDR.A          | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 27L7C            |
| TLC27L7CP             | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC27L7CP        |
| TLC27L7CP.A           | Active     | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC27L7CP        |
| TLC27L7CPS            | Active     | Production    | SO (PS)   8    | 80   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L7            |
| TLC27L7CPS.A          | Active     | Production    | SO (PS)   8    | 80   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L7            |
| TLC27L7CPSR           | Active     | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L7            |
| TLC27L7CPSR.A         | Active     | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | P27L7            |
| TLC27L7ID             | Obsolete   | Production    | SOIC (D)   8   | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | 27L7I            |
| TLC27L7IDR            | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 27L7I            |

-40 to 85

N/A for Pkg Type

7-Oct-2025

TLC27L7IP



TLC27L7IP.A

www.ti.com

| Orderable part number | Status | Material type (2) | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|-------------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TLC27L7IDR.A          | Active | Production        | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 27L7I            |
| TLC27L7IDRG4          | Active | Production        | SOIC (D)   8   | 2500   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 85    |                  |
| TLC27L7IP             | Active | Production        | PDIP (P)   8   | 50   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLC27L7IP        |

Yes

NIPDAU

50 | TUBE

Active

Production

PDIP (P) | 8

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. Tl bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. Tl and Tl suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLC27L2. TLC27L2M:

Catalog: TLC27L2

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### PACKAGE OPTION ADDENDUM

www.ti.com 7-Oct-2025

Military : TLC27L2M

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



www.ti.com 3-Dec-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC27L2ACDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L2ACDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L2AIDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L2BCDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L2BCDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L2BIDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L2BIDR  | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L2CDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L2CPSR  | so              | PS                 | 8    | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TLC27L2CPWR  | TSSOP           | PW                 | 8    | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLC27L2IDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L2IPWR  | TSSOP           | PW                 | 8    | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLC27L2MDRG4 | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L7CDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L7CDR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L7CPSR  | so              | PS                 | 8    | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Dec-2025

| Device     | _    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC27L7IDR | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC27L7IDR | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 3-Dec-2025



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC27L2ACDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC27L2ACDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC27L2AIDR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC27L2BCDR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC27L2BCDR  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC27L2BIDR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC27L2BIDR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC27L2CDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC27L2CPSR  | so           | PS              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| TLC27L2CPWR  | TSSOP        | PW              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| TLC27L2IDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC27L2IPWR  | TSSOP        | PW              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| TLC27L2MDRG4 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC27L7CDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC27L7CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TLC27L7CPSR  | so           | PS              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| TLC27L7IDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC27L7IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |



www.ti.com 3-Dec-2025

### **TUBE**



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TLC27L2ACP    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2ACP.A  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2ACPS   | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| TLC27L2ACPS.A | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| TLC27L2ACPSG4 | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| TLC27L2AIP    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2AIP.A  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2BCP    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2BCP.A  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2BIP    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2BIP.A  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2CP     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2CP.A   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2CPS    | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| TLC27L2CPS.A  | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| TLC27L2IP     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L2IP.A   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L7CP     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L7CP.A   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L7CPS    | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| TLC27L7CPS.A  | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| TLC27L7IP     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC27L7IP.A   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# PS (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025