

# ADC10DV200 Dual 10-bit, 200 MSPS Low-Power A/D Converter with Parallel LVDS/CMOS Outputs

Check for Samples: ADC10DV200

## **FEATURES**

- Single 1.8V Power Supply Operation.
- · Power Scaling with Clock Frequency.
- Internal Sample-and-Hold.
- Internal or External Reference.
- Power Down Mode.
- Offset Binary or 2's Complement Output Data Format.
- LVDS or CMOS Output Signals.
- 60-pin WQFN Package, (9x9x0.8mm, 0.5mm Pin-Pitch)
- · Clock Duty Cycle Stabilizer.
- IF Sampling Bandwidth > 900MHz.

#### **KEY SPECIFICATIONS**

- Resolution 10 Bits
- Conversion Rate 200 MSPS
- ENOB 9.6 bits (typ) @Fin=70 MHz
- SNR 59.9 dBFS (typ) @Fin=70 MHz
- SINAD 59.9 dBFS (typ) @Fin=70 MHz
- SFDR 82 dBFS (typ) @Fin=70 MHz
- LVDS Power 450mW (typ) @Fs=200 MSPS
- CMOS Power 280mW (typ) @Fs=170 MSPS
- Operating Temp. Range -40°C to +85°C.

## **APPLICATIONS**

- Communications
- Medical Imaging
- Portable Instrumentation
- Digital Video

#### DESCRIPTION

The ADC10DV200 is a monolithic analog-to-digital converter capable of converting two analog input signals into 10-bit digital words at rates up to 200 Mega Samples Per Second (MSPS). The digital output mode is selectable and can be either differential LVDS or CMOS signals. This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize die size and power consumption while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 900MHz. Fabricated in core CMOS process, the ADC10DV200 may be operated from a single 1.8V power supply. The ADC10DV200 achieves approximately 9.6 effective bits at Nyquist and consumes just 280mW at 170MSPS in CMOS mode and 450mW at 200MSPS in LVDS mode. The power consumption can be scaled down further by reducing sampling rates.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **Block Diagram**



# **Connection Diagram**





# **Pin Descriptions and Equivalent Circuits**

| Pin No. | Pin Descriptions and Equivalent Circuits |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                   |  |  |  |
|---------|------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|         | Symbol                                   | Equivalent Circuit               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Description                                                                                                                                                       |  |  |  |
| 13<br>3 | V <sub>IN</sub> A+<br>V <sub>IN</sub> B+ | V <sub>A</sub>                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                   |  |  |  |
| 14<br>2 | V <sub>IN</sub> A-<br>V <sub>IN</sub> B- | AGND                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | pins. The differential full-scale input ith each input pin signal centered on a $V_{\text{CM}}. \label{eq:VCM}$                                                   |  |  |  |
| 10<br>6 | V <sub>RP</sub> A<br>V <sub>RP</sub> B   | V <sub>A</sub>                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                   |  |  |  |
| 11<br>5 | V <sub>RM</sub> A<br>V <sub>RM</sub> B   |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                   |  |  |  |
| 9<br>7  | V <sub>RN</sub> A<br>V <sub>RN</sub> B   | VA VA AGND AGND                  | These pins should each be bypassed to AGND with a low ES (equivalent series inductance) 0.1 $\mu\text{F}$ capacitor placed very close to the pin to minimize stray inductance. An 0201 size 0. $\mu\text{F}$ capacitor should be placed between $V_{RP}$ and $V_{RN}$ as close to the pins as possible. $V_{RP}$ and $V_{RN}$ should not be loaded. $V_{RM}$ may be loaded to 1m for use as a temperature stable 0.9V reference. It is recommended to use $V_{RM}$ to provide the common mode voltage, $V_{CM}$ for the differential analog inputs. |                                                                                                                                                                   |  |  |  |
|         |                                          | VA                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | pin and external reference input. The voltage on the pin and the reference                                                                                        |  |  |  |
|         |                                          |                                  | $1.4V \le V_{REF} \le VA$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | The internal 0.75V reference is used.                                                                                                                             |  |  |  |
| 17      | V <sub>REF</sub>                         | AGND                             | 0.2V ≤ V <sub>REF</sub> ≤ 1.4V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | The external reference voltage is used. Note: When using an external reference, be sure to bypass with a 0.1µF capacitor to AGND as close to the pin as possible. |  |  |  |
|         |                                          | AGND                             | AGND ≤ V <sub>REF</sub> ≤ 0.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | The internal 0.5V reference is used.                                                                                                                              |  |  |  |
| 19      | R <sub>EXT</sub>                         | V <sub>A</sub> l <sub>bias</sub> | Programming resistor for 3.3kΩ to AGND for 200M frequency scaling current                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | analog bias current. Nominally a<br>SPS, or tie to V <sub>A</sub> to use the internal                                                                             |  |  |  |

Copyright © 2009–2013, Texas Instruments Incorporated



# Pin Descriptions and Equivalent Circuits (continued)

| Pin No.                                                                                          | Symbol                                                                                                              | Equivalent Circuit  | Description                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20                                                                                               | DF/DCS                                                                                                              | VA<br>AGND          | Data Format/Duty Cycle Correction selection pin. (see Table 1)                                                                                                                                                                                                                                          |
| DIGITAL I/O                                                                                      |                                                                                                                     |                     |                                                                                                                                                                                                                                                                                                         |
| 57<br>56                                                                                         | CLK +<br>CLK -                                                                                                      | V <sub>A</sub> AGND | Clock input pins signal. The analog inputs are sampled on the rising edge of this signal. The clock can be configured for single-ended mode by shorting the CLK- pin to AGND. When in differential mode, the common mode voltage for the clock is internally set to 1.2V.                               |
| 36<br>53                                                                                         | PD_A<br>PD_B                                                                                                        | V <sub>A</sub>      | Two-state input controlling Power Down. $PD = V_A, \ Power \ Down \ is \ enabled \ and \ power \ dissipation \ is \ reduced. \\ PD = AGND, \ Normal \ operation.$                                                                                                                                       |
| 23                                                                                               | OUTSEL                                                                                                              | AGND                | Two-state input controlling Output Mode.  OUTSEL = V <sub>D</sub> , LVDS Output Mode.  OUTSEL = AGND, CMOS Output Mode.                                                                                                                                                                                 |
| LVDS Output N                                                                                    | lode                                                                                                                |                     |                                                                                                                                                                                                                                                                                                         |
| 24, 25<br>26, 27<br>28, 29<br>32, 33<br>34, 35<br>39, 40<br>41, 42<br>43, 44<br>47, 48<br>49, 50 | D0+,D0-<br>D1+, D1-<br>D2+, D2-<br>D3+, D3-<br>D4+, D4-<br>D5+, D5-<br>D6+, D6-<br>D7+, D7-<br>D8+, D8-<br>D9+, D9- | V <sub>DR</sub> +   | LVDS Output pairs for bits 0 through 9. A-channel and B-channel digital LVDS outputs are interleaved. A channel is ready at rising edge of DRDY and B channel is ready at the falling edge of DRDY.                                                                                                     |
| 37<br>38                                                                                         | DRDY+<br>DRDY-                                                                                                      | +                   | Data Ready Strobe. This signal is a LVDS DDR clock used to capture the output data. A-channel data is valid on the rising edge of this signal and B-channel data is valid on the falling edge.                                                                                                          |
| 51<br>52                                                                                         | OR+<br>OR-                                                                                                          | DRGND               | ADC over-range Signal. This signals timing is formatted similarly to the data output signals. A channel is valid on DRDY rising and B channel is valid on DRDY falling. This signal will go high when the respective channel exceeds the allowable range of the ADC. Nominally this signal will be low. |



# Pin Descriptions and Equivalent Circuits (continued)

| Pin No.                         | Symbol         | Equivalent Circuit             | Description                                                                                                                                                                                     |
|---------------------------------|----------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CMOS Output N                   | ,              |                                | 2 3351,41131                                                                                                                                                                                    |
| 24-29,<br>32-35                 | DA0-DA9        |                                | Digital data output pins that make up the 10-bit conversion result for Channel A. DA0 (pin 24) is the LSB, while DA9 (pin 35) is the MSB of the output word. Output levels are CMOS compatible. |
| 39-44,<br>47-50                 | DB0-DB9        | V <sub>DR</sub> V <sub>A</sub> | Digital data output pins that make up the 10-bit conversion result for Channel B. DB0 (pin 39) is the LSB, while DB9 (pin 50) is the MSB of the output word. Output levels are CMOS compatible. |
| 37                              | DRDYA          |                                | Data Ready Strobe for channel A. This signal is used to clock the A-Channel output data. DRDYA is a SDR clock with same frequency as CLK rate and data is valid on the rising edges.            |
| 38                              | DRDYB          |                                | Data Ready Strobe for channel B. This signal is used to clock the B-Channel output data. DRDYB is a SDR clock with same frequency as CLK rate and data is valid on the rising edges.            |
| 51                              | ORA            | DRGND DRGND                    | Overrange indicator for channel A. A high on this pin indicates that the input exceeded the allowable range for the converter.                                                                  |
| 52                              | ORB            |                                | Overrange indicator for channel B. A high on this pin indicates that the input exceeded the allowable range for the converter.                                                                  |
| ANALOG POWE                     | ≣R             |                                |                                                                                                                                                                                                 |
| 8, 16, 18, 59,<br>60            | $V_{A}$        |                                | Positive analog supply pins. These pins should be connected to a quiet source and be bypassed to AGND with 0.1 $\mu$ F capacitors located close to the power pins.                              |
| 1, 4, 12, 15,<br>22, 55, 58, EP | AGND           |                                | The ground return for the analog supply.  Exposed pad must be soldered to AGND to ensure rated performance.                                                                                     |
| DIGITAL POWE                    | R              |                                |                                                                                                                                                                                                 |
| 21, 54                          | V <sub>D</sub> |                                | Positive digital supply pins. These pins should be connected to a quiet source and be bypassed to AGND with 0.1 $\mu$ F capacitors located close to the power pins.                             |
| 31, 45                          | $V_{DR}$       |                                | Positive driver supply pin for the output drivers. This pin should be connected to a quiet voltage source and be bypassed to DRGND with a 0.1 µF capacitor located close to the power pin.      |
| 30, 46                          | DRGND          |                                | The ground return for the digital output driver supply. This pin should be connected to the system digital ground.                                                                              |

# Table 1. Voltage on DF/DCS Pin and Corresponding Chip Response

| Voltage on DF/DCS |                | Voltage on DF/DCS |     | Voltage on DF/DCS                              |                | Results | Suggestions |
|-------------------|----------------|-------------------|-----|------------------------------------------------|----------------|---------|-------------|
| Min               | Max            | DF                | DCS |                                                |                |         |             |
| 0 mV              | 200mV          | 1                 | 1   | 2's complement data, duty cycle correction on  | Tie to AGND    |         |             |
| 250 mV            | 600 mV         | 0                 | 0   | Offset binary data, duty cycle correction off  | Leave floating |         |             |
| 750 mV            | 1250 mV        | 1                 | 0   | 2's complement data, duty cycle correction off |                |         |             |
| 1400mV            | V <sub>A</sub> | 0                 | 1   | Offset binary data, duty cycle correction on   | Tie to VA      |         |             |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.





# Absolute Maximum Ratings (1) (2)(3)

| Supply Voltage (V <sub>A</sub> , V <sub>D</sub> V <sub>DR</sub> ) |                                                            | -0.3V to 2.2V                           |  |
|-------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------|--|
| Voltage on Any Pin<br>(Not to exceed 2.2V)                        | (Not to exceed 2.2V)                                       |                                         |  |
| Input Current at Any Pin other that                               | ±25 mA                                                     |                                         |  |
| Package Input Current (4)                                         | ±50 mA                                                     |                                         |  |
| Max Junction Temp (T <sub>J</sub> )                               | +150°C                                                     |                                         |  |
| Thermal Resistance (θ <sub>JA</sub> )                             |                                                            | 30°C/W                                  |  |
| ESD Rating (5)                                                    | Human Body Model                                           | 2500V                                   |  |
|                                                                   | Machine Model                                              | 250V                                    |  |
|                                                                   | 750V                                                       |                                         |  |
| Storage Temperature                                               | −65°C to +150°C                                            |                                         |  |
| Soldering process must comply w                                   | rith TI's Reflow Temperature Profile specifications. Refer | to www.ti.com/packaging. <sup>(6)</sup> |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is specified to be functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (2) All voltages are measured with respect to GND = AGND = DRGND = 0V, unless otherwise specified.
- (3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (4) When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < AGND, or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to ±5 mA. The ±50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10.
- (5) Human Body Model is 100 pF discharged through a 1.5 kΩ resistor. Machine Model is 220 pF discharged through 0Ω resistor. Charged device model simulates a pin slowly acquiring charge (such as from a device sliding down the feeder in an automated assembler) then rapidly being discharged.
- (6) Reflow temperature profiles are different for lead-free and non-lead-free packages.

# Operating Ratings (1) (2)

| Operating Temperature                                             |                | -40°C ≤ T <sub>A</sub> ≤ +85°C |  |  |  |  |
|-------------------------------------------------------------------|----------------|--------------------------------|--|--|--|--|
| Supply Voltage (V <sub>A</sub> , V <sub>D</sub> , V <sub>DF</sub> | 2)             | +1.7V to +1.9V                 |  |  |  |  |
| Clock Duty Cycle                                                  | (DCS Enabled)  | 30/70 %                        |  |  |  |  |
|                                                                   | (DCS disabled) | 48/52 %                        |  |  |  |  |
| V <sub>CM</sub>                                                   |                | 0.8V to 1.0V                   |  |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is specified to be functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.
- (2) All voltages are measured with respect to GND = AGND = DRGND = 0V, unless otherwise specified.



#### **Converter Electrical Characteristics**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = V_D = V_{DR} = +1.8V$ ,  $f_{CLK} = 200$  MHz, CLK duty cycle = 50%, DCS = ON, Internal 0.75V Reference, LVDS Output. Typical values are for  $T_A = 25$ °C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A = +25$ °C  $^{(1)}$   $^{(2)}$ 

| Symbol                  | Parameter                                      | Cond                                | itions     | Typical | Limits     | Units<br>(Limits)  |
|-------------------------|------------------------------------------------|-------------------------------------|------------|---------|------------|--------------------|
| STATIC C                | CONVERTER CHARACTERISTICS                      |                                     |            |         |            |                    |
|                         | Resolution with No Missing Codes               |                                     |            |         | 10         | Bits (min)         |
| INL                     | Integral Non Linearity                         |                                     |            | ±300    | ±920       | mLSB (max)         |
| DNL                     | Differential Non Linearity                     |                                     |            | ±170    | ±430       | mLSB (max)         |
| PGE                     | Positive Gain Error                            |                                     |            | 0.57    | 3.11       | %FS (max)          |
| NGE                     | Negative Gain Error                            |                                     |            | 0.60    | 2.72       | %FS (max)          |
| TC PGE                  | Positive Gain Error Tempco                     | -40°C ≤ T <sub>A</sub> ≤ +85°C      |            | 13      |            | ppm/°C             |
| TC NGE                  | Negative Gain Error Tempco                     | -40°C ≤ T <sub>A</sub> ≤ +85°C      |            | 15      |            | ppm/°C             |
| .,                      | Offset Error                                   |                                     |            | 0.4     | +0.75      | 0/50 ()            |
| $V_{OFF}$               |                                                | 0.1                                 |            | 0.1     | -0.75      | %FS (max)          |
| TC V <sub>OFF</sub>     | Offset Error Tempco                            | -40°C ≤ T <sub>A</sub> ≤ +85°C      |            | 4       |            | ppm/°C             |
|                         | Under Range Output Code                        |                                     |            | 0       | 0          |                    |
|                         | Over Range Output Code                         |                                     |            | 1023    | 1023       |                    |
| REFEREN                 | NCE AND ANALOG INPUT CHARACTER                 | RISTICS                             |            | •       |            |                    |
| V <sub>RM</sub>         | Common Mode Output Voltage                     |                                     |            | 0.9     | 1<br>0.85  | V (min)<br>V (max) |
| V <sub>CM</sub>         | Analog Input Common Mode Voltage               |                                     |            | 0.9     |            | V                  |
| 0                       | V <sub>IN</sub> Input Capacitance (each pin to | $V_{IN} = 0.75 \text{ Vdc} \pm 0.5$ | (CLK LOW)  | 1       |            | pF                 |
| C <sub>IN</sub>         | AĞND) (4)                                      | V"*                                 | (CLK HIGH) | 2.5     |            | pF                 |
| V <sub>RP</sub>         | Internal Reference Top                         |                                     |            | 1.33    |            | V                  |
| V <sub>RN</sub>         | Internal Reference Bottom                      |                                     |            | 0.55    |            | V                  |
|                         | Internal Reference Accuracy                    | (V <sub>RP</sub> -V <sub>RN</sub> ) |            | 0.78    |            | V                  |
| EXT<br>V <sub>REF</sub> | External Reference Voltage                     |                                     |            |         | 0.5<br>1.0 | V (Min)<br>V (max) |

(1) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 3 under the Absolute Maximum Ratings. However, errors in the A/D conversion can occur if the input goes above V<sub>A</sub> or below AGND.



- (2) With a full scale differential input of 1.5  $\mbox{V}_{\mbox{\scriptsize P-P}}$  , the 10-bit LSB is 1.465 mV.
- (3) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.
- (4) The input capacitance is the sum of the package/pin capacitance and the sample and hold circuit capacitance.



## **Dynamic Converter Electrical Characteristics**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = V_D = V_{DR} = +1.8V$ ,  $f_{CLK} = 200$  MHz, CLK duty cycle = 50%, DCS = ON, Internal 0.75V Reference, LVDS Output. Typical values are for  $T_A = 25$ °C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A = +25$ °C  $^{(1)}$   $^{(2)}$ 

| Symbol           | Parameter                                | Conditions                                             | Typical | Limits | Units<br>(Limits)<br>(4) |  |
|------------------|------------------------------------------|--------------------------------------------------------|---------|--------|--------------------------|--|
| DYNAMIC          | CONVERTER CHARACTERISTICS, AIN=          | :-1dBFS                                                |         |        |                          |  |
| FPBW             | Full Power Bandwidth (5)                 | -1 dBFS Input, -3 dB Corner                            | 900     |        | MHz                      |  |
| CND              | Signal to Naiga Batia (6)                | f <sub>IN</sub> = 10 MHz                               | 59.9    |        | dBFS                     |  |
| SNR              | Signal-to-Noise Ratio (6)                | f <sub>IN</sub> = 70 MHz                               | 59.9    | 59     | dBFS (min)               |  |
| CEDD             | Causiana Franco Dunamia Banana (7)       | f <sub>IN</sub> = 10 MHz                               | 82      |        | dBFS                     |  |
| SFDR             | Spurious Free Dynamic Range (7)          | f <sub>IN</sub> = 70 MHz                               | 82      | 70     | dBFS (min)               |  |
| ENOB Effective I | Effective Number of Dita                 | f <sub>IN</sub> = 10 MHz                               | 9.65    |        | Bits                     |  |
|                  | Effective Number of Bits                 | f <sub>IN</sub> = 70 MHz                               | 9.65    | 9.48   | Bits (min)               |  |
|                  | Canad Hamania Distantian                 | f <sub>IN</sub> = 10 MHz                               | -94     |        | dBFS                     |  |
| H2               | Second Harmonic Distortion               | f <sub>IN</sub> = 70 MHz                               | -94     | -70    | dBFS (min)               |  |
| 110              | Third Hammaia Distantian                 | f <sub>IN</sub> = 10 MHz                               | -85     |        | dBFS                     |  |
| H3               | Third Harmonic Distortion                | f <sub>IN</sub> = 70 MHz                               | -84     | -70    | dBFS (min)               |  |
| CINIAD           | Circulta Naisa and Distortion Datic (8)  | f <sub>IN</sub> = 10 MHz                               | 59.8    |        | dBFS                     |  |
| SINAD            | Signal-to-Noise and Distortion Ratio (8) | f <sub>IN</sub> = 70 MHz                               | 59.8    | 58.9   | dBFS (min)               |  |
| IMP              | Laterna deletica Distantia (5)           | f <sub>IN</sub> 1 = 69 MHz A <sub>IN</sub> 1 = -7 dBFS | 00      |        | -IDEO                    |  |
| IMD In           | Intermodulation Distortion (5)           | f <sub>IN</sub> 2 = 70 MHz A <sub>IN</sub> 2 = -7 dBFS | 93      |        | dBFS                     |  |
|                  | Cross Talk (5)                           | f <sub>IN</sub> 1 = 69 MHz A <sub>IN</sub> 1 = -1 dBFS | 07      |        | 4DEC                     |  |
|                  | Cross Talk (%)                           | f <sub>IN</sub> 2 = 70MHz A <sub>IN</sub> 2 = -1 dBFS  | 97      |        | dBFS                     |  |

(1) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 4 under the Absolute Maximum Ratings. However, errors in the A/D conversion can occur if the input goes above V<sub>A</sub> or below AGND.



- (2) With a full scale differential input of 1.5  $\mbox{V}_{\mbox{P-P}}$  , the 10-bit LSB is 1.465 mV.
- (3) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.
- (4) Units of dBFS indicates the value that would be attained with a full-scale input signal.
- (5) This parameter is specified by design and/or characterization and is not tested in production.
- (6) SNR minimum and typical values are for LVDS mode. Typical values for CMOS mode are typically 0.2dBFS lower.
- (7) SFDR minimum and typical values are for LVDS mode. Typical values for CMOS mode are typically 2dBFS lower.
- (8) SINAD minimum and typical values are for LVDS mode. Typical values for CMOS mode are typically 0.1dBFS lower.



# **Power Supply Electrical Characteristics**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = V_D = V_{DR} = +1.8V$ ,  $f_{CLK} = 200$  MHz, CLK duty cycle = 50%, DCS = ON, Internal 0.75V Reference, LVDS Output. Typical values are for  $T_A = 25$ °C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A = 25$ °C (1) (2)

| Symbol          | Parameter                    | Conditions                          | Typical | Limits     | Units<br>(Limits) |
|-----------------|------------------------------|-------------------------------------|---------|------------|-------------------|
| LVDS OUTPUT     | MODE                         |                                     |         |            |                   |
| 1               | Analog Cumply Current        | Full Operation, Internal Bias       | 160     |            | mA                |
| IA              | Analog Supply Current        | Full Operation, External 3.3kΩ Bias | 148     | 184        | mA (max)          |
| I <sub>D</sub>  | Digital Supply Current       | Full Operation                      | 36      | 43         | mA (max)          |
| I <sub>DR</sub> | Output Driver Supply Current |                                     | 64      | 80         | mA (max)          |
|                 | Daniel Oceaniel for          | Internal Bias                       | 473     |            | mW                |
|                 | Power Consumption            | External 3.3kΩ Bias                 | 450     | 524        | mW (max)          |
|                 | Power Down Power Consumption | PDA=PDB=V <sub>A</sub>              | 57      |            | mW                |
| CMOS OUTPUT     | MODE (4)                     |                                     | •       |            |                   |
|                 | A l O                        | Full Operation, Internal Bias       | 138     |            | 1                 |
| I <sub>A</sub>  | Analog Supply Current        | Full Operation, External 3.3kΩ Bias | 124     | m <i>A</i> |                   |
| I <sub>D</sub>  | Digital Supply Current       | Full Operation                      | 31      |            | mA                |
|                 | Davies Caracination          | Internal Bias                       | 310     |            | \//               |
|                 | Power Consumption            | External 3.3kΩ Bias                 | 280     |            | mW                |
|                 | Power Down Power Consumption | PDA=PDB=V <sub>A</sub>              | 60      |            | mW                |

(1) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 4 under the Absolute Maximum Ratings. However, errors in the A/D conversion can occur if the input goes above V<sub>A</sub> or below AGND.



- (2) With a full scale differential input of  $1.5V_{P-P}$ , the 10-bit LSB is 1.465mV.
- (3) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.
- (4)  $\dot{C}MOS$  Specifications are for  $F_{CLK} = 170$  MHz.

Copyright © 2009–2013, Texas Instruments Incorporated Submit Documentation Feedback



# Input/Output Logic Electrical Characteristics

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = V_D = V_{DR} = +1.8V$ ,  $f_{CLK} = 200$  MHz, CLK duty cycle = 50%, DCS = ON, Internal 0.75V Reference. Typical values are for  $T_A = 25$ °C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A = 25$ °C (1) (2)

| Symbol             | Parameter                                | Conditions                        | Typical | Limits | Units<br>(Limits) |
|--------------------|------------------------------------------|-----------------------------------|---------|--------|-------------------|
| DIGITAL INPUT      | CHARACTERISTICS (PD_A,PD_B,OU            | TSEL)                             | ,       | 11     |                   |
| V <sub>IN(1)</sub> | Logical "1" Input Voltage (4)            | V <sub>A</sub> = 1.9V             |         | 0.89   | V (min)           |
| V <sub>IN(0)</sub> | Logical "0" Input Voltage (4)            | V <sub>A</sub> = 1.7V             |         | 0.67   | V (max)           |
| IN(1)              | Logical "1" Input Current                | V <sub>IN</sub> = 1.8V            | 10.6    |        | μΑ                |
| IN(0)              | Logical "0" Input Current                | V <sub>IN</sub> = 0V              | -7.6    |        | μΑ                |
| C <sub>IN</sub>    | Digital Input Capacitance                |                                   | 2       |        | pF                |
| LVDS OUTPUT        | CHARACTERISTICS (D0-D9,DRDY,OR           | )                                 |         |        |                   |
| V <sub>OD</sub>    | LVDS differential output voltage         | See (4)                           | 330     |        | $mV_{P-P}$        |
| ±V <sub>OD</sub>   | Output Differential Voltage<br>Unbalance |                                   | 0       | 50     | mV                |
| v <sub>os</sub>    | LVDS common-mode output voltage          | See (4)                           | 1.25    |        | V                 |
| EV <sub>OS</sub>   | Offset Voltage Unbalance                 |                                   |         | 50     | mV                |
| $R_L$              | Intended Load Resistance                 |                                   | 100     |        | Ω                 |
| смоѕ оитрит        | CHARACTERISTICS (DA0-DA9,DB0-D           | DB9,DRDY,OR) <sup>(5)</sup>       | *       | •      |                   |
| √ <sub>OH</sub>    | Logical "1" Output Voltage               | V <sub>DR</sub> = 1.8V (Unloaded) | 1.8     |        | V                 |
| / <sub>OL</sub>    | Logical "0" Output Voltage               | V <sub>DR</sub> = 1.8V (Unloaded) | 0       |        | V                 |
| H <sub>OSC</sub>   | Output Short Circuit Source Current      | V <sub>OUT</sub> = 0V             | -20     |        | mA                |
| losc               | Output Short Circuit Sink Current        | $V_{OUT} = V_{DR}$                | 20      |        | mA                |
| Соит               | Digital Output Capacitance               |                                   | 2       |        | pF                |

(1) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 4 under the Absolute Maximum Ratings. However, errors in the A/D conversion can occur if the input goes above V<sub>A</sub> or below AGND.



- (2) With a full scale differential input of 1.5  $\mbox{V}_{\mbox{P-P}}$  , the 10-bit LSB is 1.465 mV.
- (3) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.
- (4) This parameter is specified by design and/or characterization and is not tested in production.
- (5) CMOS Specifications are for  $F_{CLK} = 170 \text{ MHz}$ .



# Timing and AC Characteristics

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = V_D = V_{DR} = +1.8V$ ,  $f_{CLK} = 200$  MHz, CLK duty cycle = 50%, DCS = ON, Internal 0.75V Reference. Typical values are for  $T_A = 25^{\circ}$ C. Timing Teacher (1) are taken at 50% of the signal amplitude. Boldface limits apply for  $T_{MIN} \le T_A \le T_{MAX}$ . All other limits apply for  $T_A = 25^{\circ}C^{(1)}$ 

| Symbol            | Parameter                             | Conditions                      | Typical  | Limits         | Units<br>(Limits)    |
|-------------------|---------------------------------------|---------------------------------|----------|----------------|----------------------|
| LVDS OU           | TPUT MODE                             |                                 | 1        | 1              | 1                    |
|                   | Maximum Clock Frequency               |                                 |          | 200            | MHz (max)            |
|                   | Minimum Clock Frequency               | DCS On<br>DCS Off               |          | 65<br>45       | MHz (min)            |
| t <sub>CH</sub>   | Clock High Time                       | DCS On<br>DCS Off               |          | 1.5<br>2.4     | ns (min)             |
| t <sub>CL</sub>   | Clock Low Time                        | DCS On<br>DCS Off               |          | 1.5<br>2.4     | ns (min)             |
| t <sub>CONV</sub> | Conversion Latency                    |                                 |          | 5/5.5<br>(A/B) | Clock Cycles         |
| t <sub>ODA</sub>  | Output Delay of CLK to A-Channel Data | Relative to rising edge of CLK  | 2.7      | 1.46           | ns (min)             |
| t <sub>ODB</sub>  | Output Delay of CLK to B-Channel Data | Relative to falling edge of CLK | 2.7      | 1.46           | ns (min)             |
| t <sub>SU</sub>   | Data Output Setup Time                | Relative to DRDY                | 1.2      | 0.7            | ns (min)             |
| t <sub>H</sub>    | Data Output Hold Time                 | Relative to DRDY                | 1.2      | 0.7            | ns (min)             |
| t <sub>AD</sub>   | Aperture Delay                        |                                 | 0.7      |                | ns                   |
| t <sub>AJ</sub>   | Aperture Jitter                       |                                 | 0.3      |                | ps rms               |
| t <sub>SKEW</sub> | Data-Data Skew                        |                                 | 20       | 470            | ps                   |
| CMOS OL           | JTPUT MODE (4) (5)                    |                                 | <u>.</u> |                |                      |
|                   | Maximum Clock Frequency               |                                 |          | 170            | MHz                  |
|                   | Minimum Clock Frequency               | DCS On<br>DCS Off               |          | 65<br>25       | MHz                  |
| t <sub>CH</sub>   | Clock High Time                       | DCS On<br>DCS Off               |          | 1.76<br>2.82   | ns                   |
| t <sub>CL</sub>   |                                       | DCS On<br>DCS Off               |          | 1.76<br>2.82   | ns                   |
| t <sub>CONV</sub> | Conversion Latency                    |                                 |          | 5.5            | Clock Cycles         |
| t <sub>OD</sub>   | Output Delay of CLK to DATA           | Relative to falling edge of CLK | 4.5      | 3.15<br>5.81   | ns (min)<br>ns (max) |
| t <sub>SU</sub>   | Data Output Setup Time <sup>(5)</sup> | Relative to DRDY                | 2.5      | 1.79           | ns (min)             |
| t <sub>H</sub>    | Data Output Hold Time <sup>(5)</sup>  | Relative to DRDY                | 3.4      | 2.69           | ns (min)             |
| t <sub>AD</sub>   | Aperture Delay                        |                                 | 0.7      |                | ns                   |
| t <sub>AJ</sub>   | Aperture Jitter                       |                                 | 0.3      |                | ps rms               |

(1) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 4 under the Absolute Maximum Ratings. However, errors in the A/D conversion can occur if the input goes above V<sub>A</sub> or below AGND.



- With a full scale differential input of  $1.5V_{P-P}$  , the 10-bit LSB is 1.465 mV.
- Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured.
- $\dot{\text{C}}$ MOS Specifications are for  $F_{\text{CLK}}$  = 170 MHz. This parameter is specified by design and/or characterization and is not tested in production.

Copyright © 2009-2013, Texas Instruments Incorporated

(2)

(3)



## Specification Definitions

**APERTURE DELAY** is the time after the falling edge of the clock to when the input signal is acquired or held for conversion.

APERTURE JITTER (APERTURE UNCERTAINTY) is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output. The amount of SNR reduction can be calculated as

SNR Reduction = 
$$20 \times \log_{10} \left[ \frac{1}{2} \times \pi \times f_A \times f_i \right]$$
 (1)

CLOCK DUTY CYCLE is the ratio of the time during one cycle that a repetitive digital waveform is high to the total time of one period. The specification here refers to the ADC clock input signal.

**COMMON MODE VOLTAGE (V<sub>CM</sub>)** is the common DC voltage applied to both input terminals of the ADC.

CONVERSION LATENCY is the number of clock cycles between initiation of conversion and when that data is presented to the output driver stage. Data for any given sample is available at the output pins the Pipeline Delay plus the Output Delay after the sample is taken. New data is available at every clock cycle, but the data lags the conversion by the pipeline delay.

**CROSSTALK** is coupling of energy from one channel into the other channel.

DIFFERENTIAL NON-LINEARITY (DNL) is the measure of the maximum deviation from the ideal step size of 1 LSB.

EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS) is another method of specifying Signal-to-Noise and Distortion Ratio or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

FULL POWER BANDWIDTH is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

GAIN ERROR is the deviation from the ideal slope of the transfer function. It can be calculated as:

Gain Error = Positive Full Scale Error - Negative Full Scale Error

It can also be expressed as Positive Gain Error and Negative Gain Error, which are calculated as:

PGE = Positive Full Scale Error - Offset Error NGE = Offset Error - Negative Full Scale Error

INTEGRAL NON LINEARITY (INL) is a measure of the deviation of each individual code from a best fit straight line. The deviation of any given code from this straight line is measured from the center of that code value.

INTERMODULATION DISTORTION (IMD) is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the intermodulation products to the total power in the original frequencies. IMD is usually expressed in dBFS.

LSB (LEAST SIGNIFICANT BIT) is the bit that has the smallest value or weight of all bits. This value is V<sub>FS</sub>/2<sup>n</sup>, where "V<sub>ES</sub>" is the full scale input voltage and "n" is the ADC resolution in bits.

MISSING CODES are those output codes that will never appear at the ADC outputs. The ADC is ensured not to have any missing codes.

MSB (MOST SIGNIFICANT BIT) is the bit that has the largest value or weight. Its value is one half of full scale.

NEGATIVE FULL SCALE ERROR is the difference between the actual first code transition and its ideal value of ½ LSB above negative full scale.

**OFFSET ERROR** is the difference between the two input voltages  $[(V_{IN}+) - (V_{IN}-)]$  required to cause a transition from code 511 to 512.

**OUTPUT DELAY** is the time delay after the falling edge of the clock before the data update is presented at the output pins.

PIPELINE DELAY (LATENCY) See CONVERSION LATENCY.

POSITIVE FULL SCALE ERROR is the difference between the actual last code transition and its ideal value of 1½ LSB below positive full scale.

Submit Documentation Feedback Product Folder Links: ADC10DV200



**POWER SUPPLY REJECTION RATIO (PSRR)** is a measure of how well the ADC rejects a change in the power supply voltage. PSRR is the ratio of the Full-Scale output of the ADC with the supply at the minimum DC supply limit to the Full-Scale output of the ADC with the supply at the maximum DC supply limit, expressed in dB.

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or DC.

**SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD)** Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dB, of the rms total of the first six harmonic levels at the output to the level of the fundamental at the output. THD is calculated as

THD = 20 x log 
$$\sqrt{\frac{f_2^2 + \dots + f_7^2}{f_1^2}}$$
 (4)

where  $f_1$  is the RMS power of the fundamental (output) frequency and  $f_2$  through  $f_7$  are the RMS power of the first six harmonic frequencies in the output spectrum.

**SECOND HARMONIC DISTORTION (2ND HARM)** is the difference expressed in dB, between the RMS power in the input frequency at the output and the power in its 2nd harmonic level at the output.

**THIRD HARMONIC DISTORTION (3RD HARM)** is the difference, expressed in dB, between the RMS power in the input frequency at the output and the power in its 3rd harmonic level at the output.

## **Timing Diagrams**



Figure 1. LVDS Output Timing





Figure 2. CMOS Output Timing

# **Transfer Characteristic**



Figure 3. Transfer Characteristic



# Typical Performance Characteristics DNL, INL

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = V_D = V_{DR} = +1.8V$ ,  $f_{CLK} = 200$  MHz, 50% Duty Cycle, DCS Enabled, LVDS Output,  $V_{CM} = V_{RM}$ ,  $T_A = 25^{\circ}C$ .







# **Typical Performance Characteristics**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = V_D = V_{DR} = +1.8V$ ,  $f_{CLK} = 200$  MHz, 50% Duty Cycle, DCS disabled, LVDS Output,  $V_{CM} = V_{RM}$ ,  $f_{IN} = 70$  MHz,  $T_A = 25^{\circ}$ C.















# **Typical Performance Characteristics (continued)**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = V_D = V_{DR} = +1.8V$ ,  $f_{CLK} = 200$  MHz, 50% Duty Cycle, DCS disabled, LVDS Output,  $V_{CM} = V_{RM}$ ,  $f_{IN} = 70$  MHz,  $T_A = 25$ °C.















# **Typical Performance Characteristics (continued)**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = V_D = V_{DR} = +1.8V$ ,  $f_{CLK} = 200$  MHz, 50% Duty Cycle, DCS disabled, LVDS Output,  $V_{CM} = V_{RM}$ ,  $f_{IN} = 70$  MHz,  $T_A = 25$ °C.







Figure 20.





Submit Documentation Feedback

Copyright © 2009–2013, Texas Instruments Incorporated



#### **FUNCTIONAL DESCRIPTION**

Operating on a single +1.8V supply, the ADC10DV200 digitizes two differential analog input signals to 10 bits, using a differential pipelined architecture with error correction circuitry and an on-chip sample-and-hold circuit to ensure maximum performance. The user has the choice of using an internal 0.75V stable reference, or using an external 0.75V reference. Any external reference is buffered on-chip to ease the task of driving that pin. Duty cycle stabilization and output data format are selectable using the quad state function DF/DCS pin (pin 20). The output data can be set for offset binary or two's complement.

Product Folder Links: ADC10DV200



#### APPLICATIONS INFORMATION

#### **OPERATING CONDITIONS**

We recommend that the following conditions be observed for operation of the ADC10DV200:

$$1.7V \le V_A \le 1.9V$$
$$1.7V \le V_{DR} \le V_A$$

45 MHz  $\leq$  f<sub>CLK</sub>  $\leq$  200 MHz, with DCS off

65 MHz ≤  $f_{CLK}$  ≤ 200 MHz, with DCS on

0.75V internal reference

 $V_{RFF} = 0.75V$  (for an external reference)

 $V_{CM} = 0.9V \text{ (from } V_{RM})$ 

#### ANALOG INPUTS

#### **Signal Inputs**

#### Differential Analog Input Pins

The ADC10DV200 has a pair of analog signal input pins for each of two channels.  $V_{IN}$ + and  $V_{IN}$ - form a differential input pair. The input signal, V<sub>IN</sub>, is defined as

$$V_{IN} = (V_{IN} +) - (V_{IN} -) \tag{5}$$

Figure 23shows the expected input signal range. Note that the common mode input voltage,  $V_{CM}$ , should be 0.9V. Using  $V_{RM}$  (pins 5,11) for  $V_{CM}$  will ensure the proper input common mode level for the analog input signal. The positive peaks of the individual input signals should each never exceed 2.2V. Each analog input pin of the differential pair should have a maximum peak-to-peak voltage of 1.5V, be 180° out of phase with each other and be centered around V<sub>CM</sub>. The peak-to-peak voltage swing at each analog input pin should not exceed the 1V or the output data will be clipped.



Figure 23. Expected Input Signal Range

For single frequency sine waves the full scale error in LSB can be described as approximately

$$E_{FS} = 1024 (1 - \sin(90^{\circ} + \text{dev}))$$
 (6)

Where dev is the angular difference in degrees between the two signals having a 180° relative phase relationship to each other (see Figure 24). For single frequency inputs, angular errors result in a reduction of the effective full scale input. For complex waveforms, however, angular errors will result in distortion.





Figure 24. Angular Errors Between the Two Input Signals Will Reduce the Output Level or Cause Distortion

It is recommended to drive the analog inputs with a source impedance less than  $100\Omega$ . Matching the source impedance for the differential inputs will improve even ordered harmonic performance (particularly second harmonic).

Table 2 indicates the input to output relationship of the ADC10DV200.

| Table 2. | Input | to Outp | out Relat | ionship |
|----------|-------|---------|-----------|---------|
|----------|-------|---------|-----------|---------|

| V <sub>IN</sub> ⁺                     | V <sub>IN</sub> -                     | Binary Output | 2's Complement Output |                     |
|---------------------------------------|---------------------------------------|---------------|-----------------------|---------------------|
| V <sub>CM</sub> - V <sub>REF</sub> /2 | V <sub>CM</sub> + V <sub>REF</sub> /2 | 00 0000 0000  | 10 0000 0000          | Negative Full-Scale |
| V <sub>CM</sub> - V <sub>REF</sub> /4 | V <sub>CM</sub> + V <sub>REF</sub> /4 | 01 0000 0000  | 11 0000 0000          |                     |
| V <sub>CM</sub>                       | V <sub>CM</sub>                       | 10 0000 0000  | 00 0000 0000          | Mid-Scale           |
| V <sub>CM</sub> + V <sub>REF</sub> /4 | V <sub>CM</sub> - V <sub>REF</sub> /4 | 11 0000 0000  | 01 0000 0000          |                     |
| V <sub>CM</sub> + V <sub>REF</sub> /2 | V <sub>CM</sub> - V <sub>REF</sub> /2 | 11 1111 1111  | 01 1111 1111          | Positive Full-Scale |

#### Driving the Analog Inputs

The  $V_{IN}$ + and the  $V_{IN}$ - inputs of the ADC10DV200 have an internal sample-and-hold circuit which consists of an analog switch followed by a switched-capacitor amplifier.

Figure 25 and Figure 26 show examples of single-ended to differential conversion circuits. The circuit in Figure 25 works well for input frequencies up to approximately 70MHz, while the circuit in Figure 26 works well above 70MHz.



Figure 25. Low Input Frequency Transformer Drive Circuit



Figure 26. High Input Frequency Transformer Drive Circuit

One short-coming of using a transformer to achieve the single-ended to differential conversion is that most RF transformers have poor low frequency performance. A differential amplifier can be used to drive the analog inputs for low frequency applications. The amplifier must be fast enough to settle from the charging glitches on the analog input resulting from the sample-and-hold operation before the clock goes high and the sample is passed to the ADC core.

Copyright © 2009–2013, Texas Instruments Incorporated



#### Input Common Mode Voltage

The input common mode voltage,  $V_{CM}$ , should be in the range of 0.8V to 1.0V and be a value such that the peak excursions of the analog signal do not go more negative than ground or more positive than the VA supply. It is recommended to use  $V_{RM}$  (pins 5,11) as the input common mode voltage.

If the ADC10DV200 is operated with  $V_A$ =1.8V, a resistor of approximately 1K $\Omega$  should be used from the  $V_{RM}$  pin to AGND. This will help maintain stability over the entire temperature range when using a high supply voltage.

#### **Reference Pins**

The ADC10DV200 is designed to operate with an internal or external voltage reference. The voltage on the  $V_{REF}$  pin selects the source and level of the reference voltage. An internal 0.75 Volt reference is used when a voltage between 1.4 V to VA is applied to the  $V_{REF}$  pin. An internal 0.5 Volt reference is used when a voltage between 0.2V and AGND is applied to the  $V_{REF}$  pin. If a voltage between 0.2V and 1.4V is applied to the  $V_{REF}$  pin, then that voltage is used for the reference. SNR will improve without a significant degradation in SFDR for  $V_{REF}$ =1.0V. SNR will decrease if  $V_{REF}$ =0.5V, yet linearity will be maintained. If using an external reference the  $V_{REF}$  pin should be bypassed to ground with a 0.1  $\mu$ F capacitor close to the reference input pin.

It is important that all grounds associated with the reference voltage and the analog input signal make connection to the ground plane at a single, quiet point to minimize the effects of noise currents in the ground path.

The Reference Bypass Pins ( $V_{RP}$ ,  $V_{RM}$ , and  $V_{RN}$ ) for channels A and B are made available for bypass purposes. These pins should each be bypassed to AGND with a low ESL (equivalent series inductance) 0.1  $\mu$ F capacitor placed very close to the pin to minimize stray inductance. A 0.1  $\mu$ F capacitor should be placed between  $V_{RP}$  and  $V_{RN}$  as close to the pins as possible. This configuration is shown in Figure 27. It is necessary to avoid reference oscillation, which could result in reduced SFDR and/or SNR.  $V_{RM}$  may be loaded to 1mA for use as a temperature stable 0.9V reference. The remaining pins should not be loaded.

Smaller capacitor values than those specified will allow faster recovery from the power down mode, but may result in degraded noise performance. Loading any of these pins, other than  $V_{RM}$  may result in performance degradation.

The nominal voltages for the reference bypass pins are as follows:

 $V_{RM} = 0.9 \ V$ 

 $V_{RP} = 1.33 \text{ V}$ 

 $V_{RN} = 0.55 \text{ V}$ 

# **DF/DCS Pin**

Duty cycle stabilization and output data format are selectable using this quad state function pin. When enabled, duty cycle stabilization can compensate for clock inputs with duty cycles ranging from 30% to 70% and generate a stable internal clock, improving the performance of the part. See Table 1 for DF/DCS voltage vs output format description. DCS mode of operation is limited to 65 MHz  $\leq$  f<sub>CLK</sub>  $\leq$  200 MHz.

#### **DIGITAL INPUTS**

Digital CMOS compatible inputs consist of CLK, PD A, PD B, and OUTSEL.

#### **Clock Input**

The CLK controls the timing of the sampling process. To achieve the optimum noise performance, the clock input should be driven with a stable, low jitter clock signal in the range indicated in the Electrical Table. The clock input signal should also have a short transition region. This can be achieved by passing a low-jitter sinusoidal clock source through a high speed buffer gate. The trace carrying the clock signal should be as short as possible and should not cross any other signal line, analog or digital, not even at 90°.

If the clock is interrupted, or its frequency is too low, the charge on the internal capacitors can dissipate to the point where the accuracy of the output data will degrade. This is what limits the minimum sample rate.



The clock line should be terminated at its source in the characteristic impedance of that line. Take care to maintain a constant clock line impedance throughout the length of the line. Refer to Application Note AN-905 (SNLA035) for information on setting characteristic impedance. It is highly desirable that the the source driving the ADC clock pins only drive that pin.

The duty cycle of the clock signal can affect the performance of the A/D Converter. Because achieving a precise duty cycle is difficult, the ADC10DV200 has a Duty Cycle Stabilizer.

#### **DIGITAL OUTPUTS**

Digital outputs consist of the LVDS signals D0-D9, OR, and DRDY.

The ADC10DV200 has 12 LVDS compatible data output pins: 10 data output pins corresponding to the converted input value, a data ready (DRDY) signal that should be used to capture the output data and an overrange indicator (OR) which is set high when the sample amplitude exceeds the 10-Bit conversion range. Valid data is present at these outputs while the PD pin is low. A-Channel data should be captured and latched with the rising edge of the DRDY signal and B-Channel data should be captured and latched with the falling edge of DRDY.

To minimize noise due to output switching, the load currents at the digital outputs should be minimized. This can be achieved by keeping the PCB traces less than 2 inches long; longer traces are more susceptible to noise. The characteristic impedance of the LVDS traces should be  $100\Omega$ , and the effective capacitance < 10pF. Try to place the  $100\Omega$  termination resistor as close to the receiving circuit as possible. (See Figure 27)



Figure 27. Application Circuit



#### **POWER SUPPLY CONSIDERATIONS**

The power supply pins should be bypassed with a 0.1 µF capacitor and with a 100 pF ceramic chip capacitor close to each power pin. Leadless chip capacitors are preferred because they have low series inductance.

As is the case with all high-speed converters, the ADC10DV200 is sensitive to power supply noise. Accordingly, the noise on the analog supply pin should be kept below 100 mV<sub>P-P</sub>.

No pin should ever have a voltage on it that is in excess of the supply voltages, not even on a transient basis. Be especially careful of this during power turn on and turn off.





# **REVISION HISTORY**

| Cł | nanges from Original (April 2013) to Revision A    | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 24   |

11-Nov-2025 www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking    |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|-----------------|
|                       | ` ,    | .,            |                 |                       |      | (4)                           | (5)                        |              | ` '             |
| ADC10DV200CISQ/NO.A   | Active | Production    | WQFN (NKA)   60 | 2000   LARGE T&R      | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 85    | 10DV200<br>CISQ |
| ADC10DV200CISQ/NOPB   | Active | Production    | WQFN (NKA)   60 | 2000   LARGE T&R      | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 85    | 10DV200<br>CISQ |
| ADC10DV200CISQE/NO.A  | Active | Production    | WQFN (NKA)   60 | 250   SMALL T&R       | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 85    | 10DV200<br>CISQ |
| ADC10DV200CISQE/NOPB  | Active | Production    | WQFN (NKA)   60 | 250   SMALL T&R       | Yes  | SN                            | Level-3-260C-168 HR        | -40 to 85    | 10DV200<br>CISQ |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Aug-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device                   | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADC10DV200CISQ/NOPB      | WQFN            | NKA                | 60 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |
| ADC10DV200CISQE/<br>NOPB | WQFN            | NKA                | 60 | 250  | 178.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |

www.ti.com 26-Aug-2025



# \*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADC10DV200CISQ/NOPB      | WQFN         | NKA             | 60   | 2000 | 356.0       | 356.0      | 36.0        |
| ADC10DV200CISQE/<br>NOPB | WQFN         | NKA             | 60   | 250  | 208.0       | 191.0      | 35.0        |





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025