

Data sheet acquired from Harris Semiconductor SCHS177B

November 1997 - Revised May 2003

# High-Speed CMOS Logic Digital Phase-Locked Loop

#### Features

- Digital Design Avoids Analog Compensation Errors
- Easily Cascadable for Higher Order Loops
- Useful Frequency Range
  - K-Clock......DC to 55MHz (Typ)
  - I/D-Clock . . . . . . . . . DC to 35MHz (Typ)
- Dynamically Variable Bandwidth
- · Very Narrow Bandwidth Attainable
- Power-On Reset
- Output Capability
  - Standard......XORPD<sub>OUT</sub>, ECPD<sub>OUT</sub>
  - Bus Driver......I/D<sub>OUT</sub>
- Fanout (Over Temperature Range)
  - Standard Outputs . . . . . . . . . . . . . . . . . . 10 LSTTL Loads
  - Bus Driver Outputs ...... 15 LSTTL Loads
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- 'HC297 Types
  - Operation Voltage . . . . . . . . . . . . . . . . 2 to 6V
  - High Noise Immunity  $N_{IL}$  = 30%,  $N_{IH}$  = 30% of  $V_{CC}$  at 5V
- CD74HCT297 Types
  - Operation Voltage . . . . . . . . . . . . . . . . . . 4.5 to 5.5V
  - Direct LSTTL Input Logic Compatibility
     V<sub>IL</sub> = 0.8V (Max), V<sub>IH</sub> = 2V (Min)
  - CMOS Input Compatibility I $_I \leq 1 \mu A$  at  $V_{OL},\,V_{OH}$

### **Pinout**

CD54HC297 (CERDIP) CD74HC297, CD74HCT29 (PDIP) TOP VIEW



### Description

The 'HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).

These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.

Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.

Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops.

The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop.

The 'HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by  $V_{\rm CC}$  and temperature variations but depends solely on accuracies of the K-clock and loop propagation delays.

## **Ordering Information**

| PART NUMBER  | TEMP. RANGE (°C) | PACKAGE      |  |  |
|--------------|------------------|--------------|--|--|
| CD54HC297F3A | -55 to 125       | 16 Ld CERDIP |  |  |
| CD74HC297E   | -55 to 125       | 16 Ld PDIP   |  |  |
| CD74HCT297E  | -55 to 125       | 16 Ld PDIP   |  |  |

The phase detector generates an error signal waveform that, at zero phase error, is a 50% duty factor square wave. At the limits of linear operation, the phase detector output will be either HIGH or LOW all of the time depending on the direction of the phase error ( $\phi$ IN -  $\phi$ OUT). Within these limits the phase detector output varies linearly with the input phase error according to the gain  $K_d$ , which is expressed in terms of phase detector output per cycle or phase error. The phase detector output can be defined to vary between  $\pm 1$  according to the relation:

phase detector output = 
$$\frac{\text{%HIGH - %LOW}}{100}$$

The output of the phase detector will be  $K_d\phi_e$ , where the phase error  $\phi_e=\phi IN$  -  $\phi OUT$ .

EXCLUSIVE-OR phase detectors (XORPD) and edge-controlled phase detectors (ECPD) are commonly used digital types. The ECPD is more complex than the XORPD logic function but can be described generally as a circuit that changes states on one of the transitions of its inputs. The gain ( $K_d$ ) for an XORPD is 4 because its output remains HIGH (XORPD<sub>OUT</sub> = 1) for a phase error of one quarter cycle.

Similarly,  $K_d$  for the ECPD is 2 since its output remains HIGH for a phase error of one half cycle. The type of phase detector will determine the zero-phase-error point, i.e., the phase separation of the phase detector inputs for a  $\phi$ e defined to be zero. For the basic DPLL system of Figure 3,  $\phi$ e = 0 when the phase detector output is a square wave.

The XORPD inputs are one quarter cycle out-of-phase for zero phase error. For the ECPD,  $\phi e=0$  when the inputs are one half cycle out of phase.

The phase detector output controls the up/down input to the K-counter. The counter is clocked by input frequency  $M_{C}$  which is a multiple M of the loop center frequency  $f_{C}.$  When the K-counter recycles up, it generates a carry pulse. Recycling while counting down generates a borrow pulse. If the carry and the borrow outputs are conceptually combined into one output that is positive for a carry and negative for a borrow, and if the K-counter is considered as a frequency divider with the ratio  $M_{C}/K$ , the output of the K-counter will equal the input frequency multiplied by the division ratio. Thus the output from the K-counter is  $(K_{\rm d}\varphi_{\rm e}M_{\rm C})/K$ .

The carry and borrow pulses go to the increment/decrement (I/D) circuit which, in the absence of any carry or borrow pulses has an output that is one half of the input clock (I/D<sub>CP</sub>). The input clock is just a multiple, 2N, of the loop center frequency. In response to a carry of borrow pulse, the I/D circuit will either add or delete a pulse at I/D<sub>OUT</sub>. Thus the output of the I/D circuit will be Nf<sub>C</sub> + ( $K_d\phi_eMf_c$ )/2K.

The output of the N-counter (or the output of the phase-locked-loop) is thus:  $f_0 = f_C + (K_d \phi_e M f_C)/2KN$ .

If this result is compared to the equation for a first-order analog phase-locked-loop, the digital equivalent of the gain of the VCO is just  $Mf_c/2KN$  or  $f_c/K$  for M = 2N.

Thus, the simple first-order phase-locked-loop with an adjustable K-counter is the equivalent of an analog phase-lockedloop with a programmable VCO gain.

### Functional Diagram



## FUNCTION TABLE EXCLUSIVE-OR PHASE DETECTOR

| φА <sub>1</sub> | φВ | XORPD OUT |
|-----------------|----|-----------|
| L               | L  | L         |
| L               | Н  | Н         |
| Н               | L  | Н         |
| Н               | Н  | L         |

## FUNCTION TABLE EDGE-CONTROLLED PHASE DETECTOR

| φ <b>Α</b> 2 | φВ       | ECPD OUT  |
|--------------|----------|-----------|
| H or L       | <b>\</b> | Н         |
| <b>\</b>     | H or L   | L         |
| H or L       | <b>↑</b> | No Change |
| <b>↑</b>     | H or L   | No Change |

H = Steady-State High Level, L = Steady-State Low Level,  $\uparrow$  = LOW to HIGH  $\phi$  Transition,  $\downarrow$  = HIGH to LOW  $\phi$  Transition

## K-COUNTER FUNCTION TABLE (DIGITAL CONTROL)

| D | С | В | Α | MODULO<br>(K)   |
|---|---|---|---|-----------------|
| L | L | L | L | Inhibited       |
| L | L | L | Н | 2 <sup>3</sup>  |
| L | L | Н | L | 2 <sup>4</sup>  |
| L | L | Н | Н | 2 <sup>5</sup>  |
| L | Н | L | L | 2 <sup>6</sup>  |
| L | Н | L | Н | 2 <sup>7</sup>  |
| L | Н | Н | L | 2 <sup>8</sup>  |
| L | Н | Н | Н | 2 <sup>9</sup>  |
| Н | L | L | L | 2 <sup>10</sup> |
| Н | L | L | Н | 2 <sup>11</sup> |
| Н | L | Н | L | 2 <sup>12</sup> |
| Н | L | Н | Н | 2 <sup>13</sup> |
| Н | Н | L | L | 2 <sup>14</sup> |
| Н | Н | L | Н | 2 <sup>15</sup> |
| Н | Н | Н | L | 2 <sup>16</sup> |
| Н | Н | Н | Н | 2 <sup>17</sup> |

#### **Absolute Maximum Ratings**

### DC Supply Voltage, $V_{CC}$ . . . . . -0.5V to 7V DC Input Diode Current, I<sub>IK</sub> For $V_I < -0.5V$ or $V_I > V_{CC} + 0.5V$ ..... $\pm 20$ mA DC Output Diode Current, IOK For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ......±20mA DC Drain Current, per Output, IO For $-0.5V < V_O < V_{CC} + 0.5V$ ......±25mA DC Output Source or Sink Current per Output Pin, IO

#### **Thermal Information**

| Thermal Resistance (Typical, Note 1)     | $\theta_{JA}$ (°C/W) |
|------------------------------------------|----------------------|
| E (PDIP) Package                         | 67                   |
| Maximum Junction Temperature             | 150 <sup>0</sup> C   |
| Maximum Storage Temperature Range        | 65°C to 150°C        |
| Maximum Lead Temperature (Soldering 10s) | 300°C                |

#### **Operating Conditions**

| Temperature Range, T <sub>A</sub> 55°C to 125°C                                   |
|-----------------------------------------------------------------------------------|
| Supply Voltage Range, V <sub>CC</sub>                                             |
| HC Types2V to 6V                                                                  |
| HCT Types                                                                         |
| DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> |
| Input Rise and Fall Time                                                          |
| 2V                                                                                |
| 4.5V 500ns (Max)                                                                  |
| 6V                                                                                |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1. The package thermal impedance is calculated in accordance with JESD 51-7.

## **DC Electrical Specifications**

|                              |                 |                                       | ST<br>ITIONS        |                     |      | 25°C |      | -40°C T | O 85°C | -55°C T | O 125 <sup>0</sup> C |       |     |   |     |   |
|------------------------------|-----------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|----------------------|-------|-----|---|-----|---|
| PARAMETER                    | SYMBOL          | V <sub>I</sub> (V)                    | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN  | TYP  | MAX  | MIN     | MAX    | MIN     | MAX                  | UNITS |     |   |     |   |
| HC TYPES                     |                 |                                       |                     |                     |      |      |      |         |        |         |                      |       |     |   |     |   |
| High Level Input             | V <sub>IH</sub> | -                                     | -                   | 2                   | 1.5  | -    | -    | 1.5     | -      | 1.5     | -                    | ٧     |     |   |     |   |
| Voltage                      |                 |                                       |                     | 4.5                 | 3.15 | -    | -    | 3.15    | -      | 3.15    | -                    | V     |     |   |     |   |
|                              |                 |                                       |                     | 6                   | 4.2  | -    | -    | 4.2     | -      | 4.2     | -                    | ٧     |     |   |     |   |
| Low Level Input              | V <sub>IL</sub> | -                                     | -                   | 2                   | -    | -    | 0.5  | -       | 0.5    | -       | 0.5                  | ٧     |     |   |     |   |
| Voltage                      |                 |                                       |                     | 4.5                 | -    | -    | 1.35 | -       | 1.35   | -       | 1.35                 | ٧     |     |   |     |   |
|                              |                 |                                       |                     | 6                   | -    | -    | 1.8  | -       | 1.8    | -       | 1.8                  | ٧     |     |   |     |   |
| High Level Output            | V <sub>OH</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02               | 2                   | 1.9  | -    | -    | 1.9     | -      | 1.9     | -                    | ٧     |     |   |     |   |
| Voltage<br>CMOS Loads        |                 |                                       | -0.02               | 4.5                 | 4.4  | -    | -    | 4.4     | -      | 4.4     | -                    | V     |     |   |     |   |
|                              |                 |                                       |                     | l                   |      |      |      | -0.02   | 6      | 5.9     | -                    | -     | 5.9 | - | 5.9 | - |
| High Level Output<br>Voltage |                 |                                       | -6<br>(Note 2)      | 4.5                 | 3.98 | -    | -    | 3.84    | -      | 3.7     | -                    | V     |     |   |     |   |
| TTL Loads                    |                 |                                       | -7.8<br>(Note 2)    | 6                   | 5.48 | -    | -    | 5.34    | -      | 5.2     | -                    | V     |     |   |     |   |
| Low Level Output             | V <sub>OL</sub> | V <sub>IH</sub> or                    | 0.02                | 2                   | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | ٧     |     |   |     |   |
| Voltage<br>CMOS Loads        |                 | $V_{IL}$                              | 0.02                | 4.5                 | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | ٧     |     |   |     |   |
|                              |                 |                                       |                     | 0.02                | 6    | -    | -    | 0.1     | -      | 0.1     | -                    | 0.1   | ٧   |   |     |   |
| Low Level Output<br>Voltage  |                 |                                       | 4<br>(Note 2)       | 4.5                 | -    | -    | 0.26 | -       | 0.33   | -       | 0.4                  | V     |     |   |     |   |
| TTL Loads                    |                 |                                       | 5.2<br>(Note 2)     | 6                   | -    | -    | 0.26 | -       | 0.33   | -       | 0.4                  | V     |     |   |     |   |

## DC Electrical Specifications (Continued)

|                                                                      |                              |                                       | ST<br>ITIONS        |                     |      | 25°C |      | -40°C T | O 85°C | -55°C T | O 125°C |       |
|----------------------------------------------------------------------|------------------------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|---------|-------|
| PARAMETER                                                            | SYMBOL                       | V <sub>I</sub> (V)                    | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN  | TYP  | MAX  | MIN     | MAX    | MIN     | MAX     | UNITS |
| Input Leakage<br>Current                                             | lı                           | V <sub>CC</sub> or<br>GND             | -                   | 6                   | -    | -    | ±0.1 | -       | ±1     | -       | ±1      | μА    |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND             | 0                   | 6                   | -    | -    | 8    | -       | 80     | -       | 160     | μА    |
| HCT TYPES                                                            |                              |                                       |                     |                     |      |      |      |         |        |         |         |       |
| High Level Input<br>Voltage                                          | V <sub>IH</sub>              | -                                     | -                   | 4.5 to<br>5.5       | 2    | -    | -    | 2       | -      | 2       | -       | V     |
| Low Level Input<br>Voltage                                           | V <sub>IL</sub>              | -                                     | -                   | 4.5 to<br>5.5       | -    | -    | 0.8  | -       | 0.8    | -       | 0.8     | V     |
| High Level Output<br>Voltage<br>CMOS Loads                           | V <sub>OH</sub>              | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02               | 4.5                 | 4.4  | -    | -    | 4.4     | -      | 4.4     | -       | V     |
| High Level Output<br>Voltage<br>TTL Loads                            |                              |                                       | -4                  | 4.5                 | 3.98 | -    | -    | 3.84    | -      | 3.7     | -       | V     |
| Low Level Output<br>Voltage<br>CMOS Loads                            | V <sub>OL</sub>              | V <sub>IH</sub> or                    | 0.02                | 4.5                 | -    | -    | 0.1  | -       | 0.1    | -       | 0.1     | V     |
| Low Level Output<br>Voltage<br>TTL Loads                             |                              |                                       | 4                   | 4.5                 | -    | -    | 0.26 | -       | 0.33   | -       | 0.4     | V     |
| Input Leakage<br>Current                                             | Iį                           | V <sub>CC</sub> to<br>GND             | 0                   | 5.5                 | -    | -    | ±0.1 | -       | ±1     | -       | ±1      | μА    |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND             | 0                   | 5.5                 | -    | -    | 8    | -       | 80     | -       | 160     | μА    |
| Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>-2.1               | -                   | 4.5 to<br>5.5       | -    | 100  | 360  | -       | 450    | -       | 490     | μА    |

#### NOTE:

## **HCT Input Loading Table**

| INPUT                                         | UNIT LOADS |
|-----------------------------------------------|------------|
| EN <sub>CTR</sub> , D/Ū                       | 0.3        |
| A, B, C, D, K <sub>CP</sub> , φA <sub>2</sub> | 0.6        |
| I/D <sub>CP</sub> , φA <sub>1</sub> , φB      | 1.5        |

NOTE: Unit Load is  $\Delta I_{CC}$  limit specified in DC Electrical Specifications table, e.g., 360 $\mu\text{A}$  max at 25  $^{o}\text{C}.$ 

<sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ ,  $V_{CC} = 5.5V$ ) specification is 1.8mA.

## **Prerequisite For Switching Function**

|                                                       |                  |                     | 25  | °C  | -40°C T | O 85°C | -55°C T | O 125°C |       |
|-------------------------------------------------------|------------------|---------------------|-----|-----|---------|--------|---------|---------|-------|
| PARAMETER                                             | SYMBOL           | V <sub>CC</sub> (V) | MIN | MAX | MIN     | MAX    | MIN     | MAX     | UNITS |
| HC TYPES                                              |                  |                     |     |     |         |        |         |         |       |
| Maximum Clock Frequency                               | f <sub>MAX</sub> | 2                   | 6   | -   | 5       | -      | 4       | -       | MHz   |
| K <sub>CP</sub>                                       |                  | 4.5                 | 30  | -   | 24      | -      | 20      | -       | MHz   |
|                                                       |                  | 6                   | 35  | -   | 28      | -      | 24      | -       | MHz   |
| Maximum Clock Frequency                               | f <sub>MAX</sub> | 2                   | 4   | -   | 3       | ı      | 2       | -       | MHz   |
| I/D <sub>CP</sub>                                     |                  | 4.5                 | 20  | -   | 16      | ı      | 13      | -       | MHz   |
|                                                       |                  | 6                   | 24  | -   | 19      | -      | 15      | -       | MHz   |
| Clock Pulse Width                                     | t <sub>w</sub>   | 2                   | 80  | -   | 100     | -      | 120     | -       | ns    |
| K <sub>CP</sub>                                       |                  | 4.5                 | 16  | -   | 20      | -      | 24      | -       | ns    |
|                                                       |                  | 6                   | 14  | -   | 17      | -      | 20      | -       | ns    |
| Clock Pulse Width                                     | t <sub>W</sub>   | 2                   | 125 | -   | 155     | -      | 190     | -       | ns    |
| I/D <sub>CP</sub>                                     |                  | 4.5                 | 25  | -   | 31      | -      | 38      | -       | ns    |
|                                                       |                  | 6                   | 21  | -   | 26      | -      | 32      | -       | ns    |
| Set-up Time                                           | tsu              | 2                   | 100 | -   | 125     | -      | 150     | -       | ns    |
| $D/\overline{U}$ , $EN_{CTR}$ to $K_{CP}$             |                  | 4.5                 | 20  | -   | 25      | -      | 30      | -       | ns    |
|                                                       |                  | 6                   | 17  | -   | 21      | -      | 26      | -       | ns    |
| Hold Time                                             | t <sub>H</sub>   | 2                   | 0   | -   | 0       | -      | 0       | -       | ns    |
| $D/\overline{U}$ , $EN_{CTR}$ to $K_{CP}$             |                  | 4.5                 | 0   | -   | 0       | -      | 0       | -       | ns    |
|                                                       |                  | 6                   | 0   | -   | 0       | -      | 0       | -       | ns    |
| HCT TYPES                                             |                  |                     |     |     |         |        |         |         |       |
| Maximum Clock Frequency<br>K <sub>CP</sub>            | f <sub>MAX</sub> | 4.5                 | 30  | -   | 24      | -      | 20      | -       | MHz   |
| Maximum Clock Frequency I/D <sub>CP</sub>             | f <sub>MAX</sub> | 4.5                 | 20  | -   | 16      | -      | 13      | -       | MHz   |
| Clock Pulse Width<br>K <sub>CP</sub>                  | t <sub>w</sub>   | 4.5                 | 16  | -   | 20      | -      | 24      | -       | ns    |
| Clock Pulse Width I/D <sub>CP</sub>                   | t <sub>w</sub>   | 4.5                 | 25  | -   | 31      | -      | 38      | -       | ns    |
| Set-up Time $D/\overline{U}$ , $EN_{CTR}$ to $K_{CP}$ | t <sub>SU</sub>  | 4.5                 | 20  | -   | 25      | -      | 30      | -       | ns    |
| Hold Time $D/\overline{U}$ , $EN_{CTR}$ to $K_{CP}$   | t <sub>H</sub>   | 4.5                 | 0   | -   | 0       | -      | 0       | -       | ns    |

## Switching Specifications Input $t_r$ , $t_f = 6 \text{ns}$

|                                         |                                     | TEST                  |                     | 25  | °C  | -40°C TO 85°C | -55°C TO 125°C |       |
|-----------------------------------------|-------------------------------------|-----------------------|---------------------|-----|-----|---------------|----------------|-------|
| PARAMETER                               | SYMBOL                              | CONDITIONS            | V <sub>CC</sub> (V) | TYP | MAX | MAX           | MAX            | UNITS |
| HC TYPES                                |                                     |                       |                     |     |     |               |                |       |
| Propagation Delay,                      | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                   | 1   | 175 | 220           | 265            | ns    |
| I/D <sub>CP</sub> to I/D <sub>OUT</sub> |                                     |                       | 4.5                 | -   | 35  | 44            | 53             | ns    |
|                                         |                                     |                       | 6                   | -   | 30  | 34            | 43             | ns    |

## Switching Specifications Input $t_r$ , $t_f$ = 6ns (Continued)

|                                                                    |                                     | TEST                  |                     | 25  | °C  | -40°C TO 85°C | -55°C TO 125°C |       |
|--------------------------------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|-----|---------------|----------------|-------|
| PARAMETER                                                          | SYMBOL                              | CONDITIONS            | V <sub>CC</sub> (V) | TYP | MAX | MAX           | MAX            | UNITS |
| Propagation Delay,                                                 | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                   | -   | 150 | 190           | 225            | ns    |
| $\phi A_1$ , $\phi B$ to $XORPD_{OUT}$                             |                                     |                       | 4.5                 | =   | 30  | 38            | 45             | ns    |
|                                                                    |                                     |                       | 6                   | =   | 26  | 33            | 38             | ns    |
| Propagation Delay,                                                 | t <sub>PHL</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                   | -   | 200 | 250           | 300            | ns    |
| $\phi B, \phi A_2$ to ECPD <sub>OUT</sub>                          |                                     |                       | 4.5                 | =   | 40  | 50            | 60             | ns    |
|                                                                    |                                     |                       | 6                   | =   | 34  | 43            | 51             | ns    |
| Output Transition Time t <sub>7</sub>                              | t <sub>TLH</sub>                    | C <sub>L</sub> = 50pF | 2                   | =   | 75  | 95            | 110            | ns    |
| XORPD <sub>OUT</sub><br>ECPD <sub>OUT</sub>                        |                                     |                       | 4.5                 | =   | 15  | 19            | 22             | ns    |
|                                                                    |                                     |                       | 6                   | =   | 13  | 16            | 19             | ns    |
| Output Transition Time                                             | t <sub>TLH</sub>                    | C <sub>L</sub> = 50pF | 2                   | =   | 60  | 75            | 90             | ns    |
| I/D <sub>OUT</sub>                                                 |                                     |                       | 4.5                 | =   | 12  | 15            | 18             | ns    |
|                                                                    |                                     |                       | 6                   | =   | 10  | 13            | 15             | ns    |
| Input Capacitance                                                  | CI                                  | -                     | -                   | =   | 10  | 10            | 10             | pF    |
| HCT TYPES                                                          | •                                   |                       |                     |     |     |               |                |       |
| Propagation Delay, I/D <sub>CP</sub> to I/D <sub>OUT</sub>         | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -   | 35  | 44            | 53             | ns    |
| Propagation Delay,<br>φA <sub>1</sub> , φB to XORPD <sub>OUT</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -   | 30  | 38            | 45             | ns    |
| Propagation Delay,<br>φB, φA <sub>2</sub> to ECPD <sub>OUT</sub>   | t <sub>PHL</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -   | 40  | 50            | 60             | ns    |
| Output Transition Time<br>XORPD <sub>OUT</sub>                     | t <sub>TLH</sub>                    | C <sub>L</sub> = 50pF | 4.5                 | -   | 15  | 19            | 22             | ns    |
| Output Transition Time<br>ECPD <sub>OUT</sub>                      | t <sub>TLH</sub>                    | C <sub>L</sub> = 50pF | 4.5                 | -   | 12  | 15            | 18             | ns    |
| Input Capacitance                                                  | Cl                                  | -                     | -                   | -   | 10  | 10            | 10             | pF    |





FIGURE 1. DPLL USING BOTH PHASE DETECTORS IN A RIPPLE-CANCELLATION SCHEME



FIGURE 2. DPLL USING EXCLUSIVE-OR PHASE DETECTION



FIGURE 3. TIMING DIAGRAM: I/DOUT IN-LOCK CONDITION



FIGURE 4. TIMING DIAGRAM: EDGE CONTROLLED PHASE COMPARATOR WAVEFORMS



FIGURE 5. TIMING DIAGRAM: EXCLUSIVE OR PHASE DETECTOR WAVEFORMS



FIGURE 6. WAVEFORMS SHOWING THE CLOCK (I/D $_{
m CP}$ ) TO OUTPUT (I/D $_{
m OUTP}$ ) PROPAGATION DELAYS, CLOCK PULSE WIDTH, OUTPUT TRANSITION TIMES AND MAXIMUM CLOCK PULSE FREQUENCY



FIGURE 7. WAVEFORMS SHOWING THE PHASE INPUT ( $\emptyset B$ ,  $\emptyset A_1$ ) TO OUTPUT (XORPD $_{OUT}$ ) PROPAGATION DELAYS AND OUTPUT TRANSITION TIMES



FIGURE 8. WAVEFORMS SHOWING THE PHASE INPUT ( $\emptyset B$ ,  $\emptyset A_2$ ) TO OUTPUT (ECPD $_{OUT}$ ) PROPAGATION DELAYS AND OUTPUT TRANSITION TIMES



NOTE: The shaded areas indicate when the input is permitted to change for predictable output performance.

FIGURE 9. WAVEFORMS SHOWING THE CLOCK (KCP) PULSE WIDTH AND MAXIMUM CLOCK PULSE FREQUENCY, AND THE INPUT (D/ $\overline{\rm U}$ , ENCTR) TO CLOCK (KCP) SETUP AND HOLD TIMES

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/      | Op temp (°C) | Part marking                   |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|------------------|--------------|--------------------------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow      |              | (6)                            |
|                       |        |               |                |                       |      | (4)           | (5)              |              |                                |
| 5962-8999001EA        | Active | Production    | CDIP (J)   16  | 25   TUBE             | No   | SNPB          | N/A for Pkg Type | -55 to 125   | 5962-8999001EA<br>CD54HC297F3A |
| CD54HC297F3A          | Active | Production    | CDIP (J)   16  | 25   TUBE             | No   | SNPB          | N/A for Pkg Type | -55 to 125   | 5962-8999001EA<br>CD54HC297F3A |
| CD54HC297F3A.A        | Active | Production    | CDIP (J)   16  | 25   TUBE             | No   | SNPB          | N/A for Pkg Type | -55 to 125   | 5962-8999001EA<br>CD54HC297F3A |
| CD74HC297E            | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type | -55 to 125   | CD74HC297E                     |
| CD74HC297E.A          | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type | -55 to 125   | CD74HC297E                     |
| CD74HCT297E           | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type | -55 to 125   | CD74HCT297E                    |
| CD74HCT297E.A         | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type | -55 to 125   | CD74HCT297E                    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54HC297, CD74HC297:

Catalog : CD74HC297

• Military : CD54HC297

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



www.ti.com 23-May-2025

### **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74HC297E    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HC297E    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HC297E.A  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HC297E.A  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT297E   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT297E   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT297E.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74HCT297E.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

#### 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025