







CSD25211W1015

SLPS296B - FEBRUARY 2012 - REVISED SEPTEMBER 2022

# CSD25211W1015, P-Channel NexFET<sup>™</sup> Power MOSFET

# 1 Features

Texas

Ultra-low on resistance

**INSTRUMENTS** 

- Ultra-low Q<sub>g</sub> and Q<sub>gd</sub>
- Small footprint 1.0 mm × 1.5 mm
- Low profile 0.62 mm height
- Pb Free
- Gate-source voltage clamp
- Gate ESD protection 3 kV
- RoHS compliant
- Halogen free

## 2 Applications

- Battery Management
- Load Switch
- Battery Protection

# **3 Description**

The device is designed to deliver the lowest on resistance and gate charge in the smallest outline possible with excellent thermal characteristics in an ultra-low profile.

# 

Figure 3-1. Top View



|                      | Product Summary               |                                        |    |    |  |  |  |  |
|----------------------|-------------------------------|----------------------------------------|----|----|--|--|--|--|
| T <sub>A</sub> = 25° | C unless otherwise stated     | Cunless otherwise stated TYPICAL VALUE |    |    |  |  |  |  |
| V <sub>DS</sub>      | Drain-to-Source Voltage       | -20                                    | V  |    |  |  |  |  |
| Qg                   | Gate Charge Total (-4.5V)     | 3.4                                    |    | nC |  |  |  |  |
| Q <sub>gd</sub>      | Gate Charge Gate to Drain     | 0.2                                    |    | nC |  |  |  |  |
| P                    | Drain-to-Source On Resistance | V <sub>GS</sub> = -2.5 V               | 36 | mΩ |  |  |  |  |
| R <sub>DS(on)</sub>  | Drain-to-Source On Resistance | V <sub>GS</sub> = -4.5 V               | 27 | mΩ |  |  |  |  |
| V <sub>GS(th)</sub>  | Voltage Threshold             | -0.8                                   |    | V  |  |  |  |  |

#### **Ordering Information**

| Device        | Package                        | Media       | Qty  | Ship             |
|---------------|--------------------------------|-------------|------|------------------|
| CSD25211W1015 | 1 × 1.5 Wafer<br>Level Package | 7-inch reel | 3000 | Tape and<br>Reel |

#### **Absolute Maximum Ratings**

| T - 0            | E°C unless athenuise stated                         | VALUE      | UNIT |
|------------------|-----------------------------------------------------|------------|------|
| $I_A = 2$        | 5°C unless otherwise stated                         | VALUE      |      |
| V <sub>DS</sub>  | Drain-to-Source Voltage                             | -20        | V    |
| $V_{GS}$         | Gate-to-Source Voltage                              | -6         | V    |
| I <sub>D</sub>   | Continuous Drain Current, $T_A = 25^{\circ}C^{(1)}$ | -3.2       | А    |
| I <sub>DM</sub>  | Pulsed Drain Current, $T_A = 25^{\circ}C^{(2)}$     | -9.5       | А    |
| 1.               | Continuous Gate Current, $T_A = 25^{\circ}C$        | -0.5       | А    |
| IG               | Pulsed Gate Current                                 | -7         | А    |
| PD               | Power Dissipation <sup>(1)</sup>                    | 1          | W    |
| T <sub>STG</sub> | Storage Temperature Range                           | –55 to 150 | °C   |
| TJ               | Operating Junction Temperature Range                | -33 10 150 | U    |

(1) Typical  $R_{\theta JA}$  = 119°C/W on 1 inch<sup>2</sup> of 2 oz. Cu on 0.06-inch thick FR4 PCB.

(2) Pulse width  $\leq$  10 µs, duty cycle  $\leq$  2%



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features1                          | 8.2 Land Pattern Recommendation                        |
|--------------------------------------|--------------------------------------------------------|
| 2 Applications1                      | 9 Electrostatic Discharge Caution                      |
| 3 Description1                       |                                                        |
| 4 Revision History                   |                                                        |
| 5 Electrical Characteristics         | 10.2 Receiving Notification of Documentation Updates10 |
| 6 Thermal Characteristics            | 10.3 Support Resources10                               |
| 7 Typical MOSFET Characteristics     | 10.4 Trademarks10                                      |
| 8 Mechanical Data                    | 10.5 Electrostatic Discharge Caution10                 |
| 8.1 CSD25211W1015 Package Dimensions | 10.6 Glossary10                                        |
|                                      |                                                        |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision A (January 2014) to Revision B (September 2022)                             | Page    |
|----|--------------------------------------------------------------------------------------------------|---------|
| •  | In the Absolute Maximum Ratings table Continuous Drain Current was changed to Continuous Gate Cu | urrent. |

In the Absolute Maximum Ratings table Pulsed Drain Current was changed to Pulsed Gate Current......1



# **5** Electrical Characteristics

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 

|                     | PARAMETER                        | TEST CONDITIONS                                                            | MIN  | TYP  | MAX  | UNIT |
|---------------------|----------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| Static C            | haracteristics                   | <u>.</u>                                                                   |      |      |      |      |
| BV <sub>DSS</sub>   | Drain-to-Source Voltage          | V <sub>GS</sub> = 0 V, I <sub>D</sub> = –250 μA                            | -20  |      |      | V    |
| BV <sub>GSS</sub>   | Gate-to-Source Voltage           | V <sub>DS</sub> = 0 V, I <sub>G</sub> = –250 μA                            | -6.1 |      | -7.2 | V    |
| I <sub>DSS</sub>    | Drain-to-Source Leakage Current  | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = -16 V                             |      |      | -1   | μA   |
| I <sub>GSS</sub>    | Gate-to-Source Leakage Current   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = -6 V                              |      |      | -100 | nA   |
| V <sub>GS(th)</sub> | Gate-to-Source Threshold Voltage | $V_{DS} = V_{GS}$ , $I_D = -250 \ \mu A$                                   | -0.5 | -0.8 | -1.1 | V    |
| P                   | Drain-to-Source On Resistance    | $V_{GS}$ = -2.5 V, I <sub>D</sub> = -1.5 A                                 |      | 36   | 44   | mΩ   |
| R <sub>DS(on)</sub> | Drain-10-Source On Resistance    | $V_{GS}$ = -4.5 V, I <sub>D</sub> = -1.5 A                                 |      | 27   | 33   | mΩ   |
| g <sub>fs</sub>     | Transconductance                 | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -1.5 A                           |      | 12   |      | S    |
| Dynamio             | c Characteristics                |                                                                            |      |      |      |      |
| C <sub>ISS</sub>    | Input Capacitance                |                                                                            |      | 475  | 570  | pF   |
| C <sub>OSS</sub>    | Output Capacitance               | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = -10 V, <i>f</i> = 1 MHz           |      | 234  | 281  | pF   |
| C <sub>RSS</sub>    | Reverse Transfer Capacitance     |                                                                            |      | 10.5 | 13.1 | pF   |
| Qg                  | Gate Charge Total (-4.5 V)       |                                                                            |      | 3.4  | 4.1  | nC   |
| Q <sub>gd</sub>     | Gate Charge Gate to Drain        | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -1.5 A                           |      | 0.2  |      | nC   |
| Q <sub>gs</sub>     | Gate Charge Gate to Source       | $v_{DS} = -10 \text{ v}, \text{ I}_{D} = -1.5 \text{ A}$                   |      | 1.1  |      | nC   |
| Q <sub>g(th)</sub>  | Gate Charge at V <sub>th</sub>   |                                                                            |      | 0.6  |      | nC   |
| Q <sub>OSS</sub>    | Output Charge                    | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = 0 V                             |      | 3.8  |      | nC   |
| t <sub>d(on)</sub>  | Turn On Delay Time               |                                                                            |      | 13.6 |      | ns   |
| t <sub>r</sub>      | Rise Time                        | V <sub>DS</sub> = –10 V, V <sub>GS</sub> = –4.5 V, I <sub>D</sub> = –1.5 A |      | 8.8  |      | ns   |
| t <sub>d(off)</sub> | Turn Off Delay Time              | $R_{G} = 4 \Omega$                                                         |      | 36.9 |      | ns   |
| t <sub>f</sub>      | Fall Time                        |                                                                            |      | 14.2 |      | ns   |
| Diode C             | haracteristics                   |                                                                            |      |      |      |      |
| V <sub>SD</sub>     | Diode Forward Voltage            | I <sub>S</sub> = -1.5 A, V <sub>GS</sub> = 0 V                             |      | -0.8 | -1   | V    |
| Q <sub>rr</sub>     | Reverse Recovery Charge          | 1/2 = 10 1/2 = 150 di/dt = 200 0/22                                        |      | 6.9  |      | nC   |
| t <sub>rr</sub>     | Reverse Recovery Time            | V <sub>dd</sub> = -10 V, I <sub>F</sub> = -1.5 A, di/dt = 200 A/µs         |      | 11.6 |      | ns   |
|                     |                                  |                                                                            |      |      |      |      |



# **6** Thermal Characteristics

(T<sub>A</sub> = 25°C unless otherwise stated)

|     | PARAMETER                                                          | MIN | TYP | MAX | UNIT |
|-----|--------------------------------------------------------------------|-----|-----|-----|------|
|     | Thermal Resistance Junction to Ambient (Minimum Cu area)           |     |     | 230 | °C/W |
| θJA | Thermal Resistance Junction to Ambient (1 in <sup>2</sup> Cu area) |     |     | 149 | °C/W |





# **7 Typical MOSFET Characteristics**

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 





CSD25211W1015 SLPS296B – FEBRUARY 2012 – REVISED SEPTEMBER 2022











# 8 Mechanical Data



8.1 CSD25211W1015 Package Dimensions





**Bottom View** 



# Front View

All dimensions are in mm (unless otherwise specified)

| Pinout     |             |  |  |  |  |  |  |
|------------|-------------|--|--|--|--|--|--|
| POSITION   | DESIGNATION |  |  |  |  |  |  |
| C1, C2     | Drain       |  |  |  |  |  |  |
| A1         | Gate        |  |  |  |  |  |  |
| A2, B1, B2 | Source      |  |  |  |  |  |  |



#### 8.2 Land Pattern Recommendation



All dimensions are in mm (unless otherwise specified)

#### 9 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



# **10 Device and Documentation Support**

## 10.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **10.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

NexFET<sup>™</sup> is a trademark of TI.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **10.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 10.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| CSD25211W1015    | ACTIVE        | DSBGA        | YZC                | 6    | 3000           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM   | -55 to 150   | 25211                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD25211W1015 | DSBGA           | YZC                | 6 | 3000 | 180.0                    | 8.4                      | 1.09       | 1.56       | 0.65       | 2.0        | 8.0       | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

16-Sep-2022



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CSD25211W1015 | DSBGA        | YZC             | 6    | 3000 | 182.0       | 182.0      | 20.0        |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated