- Function and Pinout Compatible With FCT and F Logic
- 25-Ω Output Series Resistors to Reduce Transmission-Line Reflection Noise
- Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Fully Compatible With TTL Input and Output Logic Levels
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- 12-mA Output Sink Current
   15-mA Output Source Current
- 3-State Outputs

#### (TOP VIEW) 20 🛮 V<sub>CC</sub> T/R [ 19 N OE A<sub>0</sub> **[**]2 18 ∏ B<sub>0</sub> A<sub>1</sub> []3 17 🛮 B<sub>1</sub> A<sub>2</sub> 🛮 4 A<sub>3</sub> 🛮 5 16 **∏** B<sub>2</sub> A<sub>4</sub> [ 15 🛮 B<sub>3</sub> A<sub>5</sub> 14 ∏ B<sub>4</sub> A<sub>6</sub> 🛮 8 13 B<sub>5</sub> 12 🛮 B<sub>6</sub> A<sub>7</sub> **[]** 9 GND **1**10 11 B<sub>7</sub>

P, Q, OR SO PACKAGE

#### description

The CY74FCT2245T contains eight noninverting, bidirectional buffers with 3-state outputs intended for bus-oriented applications. On-chip termination resistors at the outputs reduce system noise caused by reflections. For this reason, the CY74FCT2245T can replace the CY74FCT245T in an existing design. The CY74FCT2245T current-sinking capability is 12 mA at the A and B ports.

The transmit/receive (T/R) input determines the direction of data flow through the bidirectional transceiver. Transmit (active high) enables data from A ports to B ports; receive (active low) enables data from B ports to A ports. The output-enable  $(\overline{OE})$  input, when high, disables both the A and B ports by putting them in the high-impedance state.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

### ORDERING INFORMATION

| TA            | PACI                                        | KAGE <sup>†</sup> | SPEED<br>(ns)    | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|---------------------------------------------|-------------------|------------------|--------------------------|---------------------|
|               | QSOP – Q Tape and reel 4.1 CY74FCT2245CTQCT |                   | CY74FCT2245CTQCT | FCT2245                  |                     |
|               | SOIC - SO                                   | Tube              | 4.1              | CY74FCT2245CTSOC         | FCT2245             |
|               | 3010 - 30                                   | Tape and reel     | 4.1              | CY74FCT2245CTSOCT        | FC12245             |
|               | DIP – P                                     | Tube              | 4.6              | CY74FCT2245ATPC          | 74FCT2245ATPC       |
| –40°C to 85°C | QSOP – Q                                    | Tape and reel     | 4.6              | CY74FCT2245ATQCT         | FCT2245A            |
| -40 C to 65 C | SOIC - SO                                   | Tube              | 4.6              | CY74FCT2245ATSOC         | FCT2245A            |
|               | 3010 - 30                                   | Tape and reel     | 4.6              | CY74FCT2245ATSOCT        | FC12243A            |
|               | QSOP - Q                                    | Tape and reel     | 7.0              | CY74FCT2245TQCT          | FCT2245             |
|               | SOIC - SO                                   | Tube              | 7.0              | CY74FCT2245TSOC          | FCT2245             |
|               | 3010 - 30                                   | Tape and reel     | 7.0              | CY74FCT2245TSOCT         | FU12240             |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **FUNCTION TABLE**

| INP | UTS | OUTPUT              |
|-----|-----|---------------------|
| OE  | T/R | OUTPUT              |
| L   | L   | Bus B data to bus A |
| L   | Н   | Bus A data to bus B |
| Н   | Χ   | Z                   |

H = High logic level, L = Low logic level, X = Don't care, Z = High-impedance state

## logic diagram (positive logic)



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

|                                               | -0.5 V to 7 V                 |
|-----------------------------------------------|-------------------------------|
| DC input voltage range                        |                               |
| DC output voltage range                       |                               |
| DC output current (maximum sink current/pin)  |                               |
|                                               | P package 69°C/W              |
|                                               | Q package 68°C/W              |
|                                               | SO package 58°C/W             |
| Ambient temperature range with power applied, | T <sub>A</sub> –65°C to 135°C |
| Storage temperature range, T <sub>stg</sub>   |                               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.

### recommended operating conditions (see Note 2)

|                 |                                | MIN  | NOM | MAX  | UNIT |
|-----------------|--------------------------------|------|-----|------|------|
| VCC             | Supply voltage                 | 4.75 | 5   | 5.25 | V    |
| ٧ıH             | High-level input voltage       | 2    |     |      | V    |
| $V_{IL}$        | Low-level input voltage        |      |     | 0.8  | V    |
| loh             | High-level output current      |      |     | -15  | mA   |
| l <sub>OL</sub> | Low-level output current       |      |     | 12   | mA   |
| TA              | Operating free-air temperature | -40  |     | 85   | °C   |

NOTE 2: All unused inputs of the device must be held at  $V_{\hbox{\footnotesize{CC}}}$  or GND to ensure proper device operation.



# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          |                                             | TEST CONDITIONS                                                                | s                                                                    | MIN | TYP† | MAX  | UNIT       |
|--------------------|---------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|------|------|------------|
| VIK                | $V_{CC} = 4.75,$                            | $I_{IN} = -18 \text{ mA}$                                                      |                                                                      |     | -0.7 | -1.2 | V          |
| Voн                | $V_{CC} = 4.75,$                            | I <sub>OH</sub> = -15 mA                                                       |                                                                      | 2.4 | 3.3  |      | V          |
| $v_{OL}$           | V <sub>CC</sub> = 4.75,                     | I <sub>OL</sub> = 12 mA                                                        |                                                                      |     | 0.3  | 0.55 | V          |
| R <sub>out</sub>   | $V_{CC} = 4.75,$                            | $I_{OL}$ = 12 mA                                                               |                                                                      | 20  | 25   | 40   | Ω          |
| $V_{hys}$          | All inputs                                  |                                                                                |                                                                      |     | 0.2  |      | V          |
| lį                 | V <sub>CC</sub> = 5.25 V,                   | VIN = VCC                                                                      |                                                                      |     |      | 5    | μΑ         |
| lН                 | V <sub>CC</sub> = 5.25 V,                   | V <sub>IN</sub> = 2.7 V                                                        |                                                                      |     |      | ±1   | μΑ         |
| IJĽ                | $V_{CC} = 5.25 \text{ V},$                  | V <sub>IN</sub> = 0.5 V                                                        |                                                                      |     |      | ±1   | μΑ         |
| lozh               | $V_{CC} = 5.25 \text{ V},$                  | V <sub>OUT</sub> = 2.7 V                                                       |                                                                      |     |      | 10   | μΑ         |
| I <sub>OZL</sub>   | $V_{CC} = 5.25 \text{ V},$                  | V <sub>OUT</sub> = 0.5 V                                                       |                                                                      |     |      | -10  | μΑ         |
| los <sup>‡</sup>   | V <sub>CC</sub> = 5.25 V,                   | VOUT = 0 V                                                                     |                                                                      | -60 | -120 | -225 | mA         |
| l <sub>off</sub>   | $V_{CC} = 0 V$ ,                            | V <sub>OUT</sub> = 4.5 V                                                       |                                                                      |     |      | ±1   | μΑ         |
| lcc                | $V_{CC} = 5.25 \text{ V},$                  | $V_{IN} \le 0.2 V$ ,                                                           | $V_{IN} \ge V_{CC} - 0.2 \text{ V}$                                  |     | 0.1  | 0.2  | mA         |
| ∆ICC               | V <sub>CC</sub> = 5.25 V, V <sub>IN</sub> = | 3.4 V\$, f <sub>1</sub> = 0, Outputs op                                        | oen                                                                  |     | 0.5  | 2    | mA         |
| I <sub>CCD</sub> ¶ |                                             | nput switching at 50% duty $N \le 0.2 \text{ V or V}_{IN} \ge \text{V}_{CC}$ – |                                                                      |     | 0.06 | 0.12 | mA/<br>MHz |
|                    |                                             | One input switching at f <sub>1</sub> = 10 MHz                                 | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |     | 0.7  | 1.4  |            |
| ı <sub>-</sub> #   | V <sub>CC</sub> = 5.25 V,                   | at 50% duty cycle                                                              | $V_{IN} = 3.4 \text{ V or GND}$                                      |     | 1    | 2.4  | mA         |
| IC#                | O <u>utputs open,</u><br>T/R = OE = GND     | Eight bits switching at f <sub>1</sub> = 2.5 MHz                               | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |     | 1.3  | 2.6  | IIIA       |
|                    |                                             | at 50% duty cycle                                                              | $V_{IN} = 3.4 \text{ V or GND}$                                      |     | 3.3  | 10.6 |            |
| C <sub>i</sub>     |                                             |                                                                                |                                                                      |     | 5    | 10   | pF         |
| Co                 |                                             |                                                                                |                                                                      |     | 9    | 12   | pF         |

<sup>†</sup> Typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

I<sub>C</sub> = Total supply current

ICC = Power-supply current with CMOS input levels

 $\Delta I_{CC}$  = Power-supply current for a TTL high input ( $V_{IN} = 3.4 \text{ V}$ )

D<sub>H</sub> = Duty cycle for TTL inputs high N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub>

I<sub>CCD</sub> = Dynamic current caused by an input transition pair (HLH or LHL)

f<sub>0</sub> = Clock frequency for registered devices, otherwise zero

f<sub>1</sub> = Input signal frequency

N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>

All currents are in milliamperes and all frequencies are in megahertz.

 $\parallel$  Values for these conditions are examples of the I<sub>CC</sub> formula.



Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.

 $<sup>\</sup>$  Per TTL-driven input ( $V_{IN} = 3.4 \text{ V}$ ); all other inputs at  $V_{CC}$  or GND

 $<sup>\</sup>P$  This parameter is derived for use in total power-supply calculations.

<sup>#</sup>  $I_{C}$  =  $I_{CC}$  +  $\Delta I_{CC}$  ×  $D_H$  ×  $N_T$  +  $I_{CCD}$  ( $f_0/2 + f_1$  ×  $N_1$ )
Where:

# CY74FCT2245T **8-BIT TRANSCEIVER** WITH 3-STATE OUTPUTS SCCS037B – JULY 1994 – REVISED NOVEMBER 2001

# switching characteristics over operating free-air temperature range (see Figure 1)

| PARAMETER        | FROM                             | то                               | CY74FCT2245T |     | CY74FCT2245AT |     | CY74FCT2245CT |     | UNIT |
|------------------|----------------------------------|----------------------------------|--------------|-----|---------------|-----|---------------|-----|------|
| TANAMETER        | (INPUT)                          | (OUTPUT)                         | MIN          | MAX | MIN           | MAX | MIN           | MAX | UNIT |
| t <sub>PLH</sub> | A or B                           | B <sub>n</sub> or A <sub>n</sub> | 1.5          | 7   | 1.5           | 4.6 | 1.5           | 4.1 | ns   |
| <sup>t</sup> PHL | A <sub>n</sub> or B <sub>n</sub> | ⊳n or An                         | 1.5          | 7   | 1.5           | 4.6 | 1.5           | 4.1 | 115  |
| <sup>t</sup> PZH | ŌĒ                               | A or B                           | 1.5          | 9.5 | 1.5           | 6.2 | 1.5           | 5.8 | 20   |
| t <sub>PZL</sub> | OE                               |                                  | 1.5          | 9.5 | 1.5           | 6.2 | 1.5           | 5.8 | ns   |
| <sup>t</sup> PHZ | ŌĒ                               | A or B                           | 1.5          | 7.5 | 1.5           | 5   | 1.5           | 4.5 | 20   |
| tPLZ             | OE .                             |                                  | 1.5          | 7.5 | 1.5           | 5   | 1.5           | 4.5 | ns   |



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

www.ti.com

28-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| CY74FCT2245ATPC       | Active | Production    | PDIP (N)   20   | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | 74FCT2245ATPC    |
| CY74FCT2245ATPC.B     | Active | Production    | PDIP (N)   20   | 20   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | 74FCT2245ATPC    |
| CY74FCT2245ATPWR      | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FR245AT          |
| CY74FCT2245ATPWR.B    | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FR245AT          |
| CY74FCT2245ATQCT      | Active | Production    | SSOP (DBQ)   20 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FCT2245A         |
| CY74FCT2245ATQCT.B    | Active | Production    | SSOP (DBQ)   20 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FCT2245A         |
| CY74FCT2245ATSOC      | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245A         |
| CY74FCT2245ATSOC.B    | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245A         |
| CY74FCT2245ATSOCT     | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245A         |
| CY74FCT2245ATSOCT.B   | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245A         |
| CY74FCT2245CTQCT      | Active | Production    | SSOP (DBQ)   20 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FCT2245C         |
| CY74FCT2245CTQCT.B    | Active | Production    | SSOP (DBQ)   20 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FCT2245C         |
| CY74FCT2245CTSOCT     | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245C         |
| CY74FCT2245CTSOCT.B   | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245C         |
| CY74FCT2245TQCT       | Active | Production    | SSOP (DBQ)   20 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FCT2245          |
| CY74FCT2245TQCT.B     | Active | Production    | SSOP (DBQ)   20 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | FCT2245          |
| CY74FCT2245TSOC       | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245          |
| CY74FCT2245TSOC.B     | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245          |
| CY74FCT2245TSOCT      | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245          |
| CY74FCT2245TSOCT.B    | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | FCT2245          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 28-Nov-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CY74FCT2245ATPWR  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| CY74FCT2245ATQCT  | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CY74FCT2245ATSOCT | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| CY74FCT2245CTQCT  | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CY74FCT2245CTSOCT | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| CY74FCT2245TQCT   | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CY74FCT2245TSOCT  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com 24-Jul-2025



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CY74FCT2245ATPWR  | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |
| CY74FCT2245ATQCT  | SSOP         | DBQ             | 20   | 2500 | 353.0       | 353.0      | 32.0        |
| CY74FCT2245ATSOCT | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| CY74FCT2245CTQCT  | SSOP         | DBQ             | 20   | 2500 | 353.0       | 353.0      | 32.0        |
| CY74FCT2245CTSOCT | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |
| CY74FCT2245TQCT   | SSOP         | DBQ             | 20   | 2500 | 353.0       | 353.0      | 32.0        |
| CY74FCT2245TSOCT  | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### **TUBE**



\*All dimensions are nominal

| Device             | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CY74FCT2245ATPC    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CY74FCT2245ATPC.B  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| CY74FCT2245ATSOC   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| CY74FCT2245ATSOC.B | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| CY74FCT2245TSOC    | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| CY74FCT2245TSOC.B  | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |



SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



DBQ (R-PDSO-G20)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AD.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025