

SBAS099A – MARCH 2001

# **Sound** Stereo, 24-Bit, 96kHz 8X Oversampling Digital Interpolation Filter

#### **FEATURES**

- COMPANION DIGITAL FILTER FOR THE PCM1704 24-BIT AUDIO DAC
- HIGH PERFORMANCE FILTER: Stopband Attenuation: -115dB Passband Ripple: ±0.00005dB
- AUDIO INTERFACE:

Input Data Formats: Standard, Left-

Justified, and I<sup>2</sup>S

Input Word Length: 16, 20, or 24 Bits Output Word Length: 16, 18, 20, or 24 Bits Sampling Frequency: 32kHz to 96kHz

 PROGRAMMABLE FUNCTIONS: Hardware or Software Control Modes Sharp or Slow Roll-Off Filter Response Soft Mute

Digital De-Emphasis

Independent Left/Right Digital Attenuation

- SYSTEM CLOCK: 256f<sub>S</sub>, 384f<sub>S</sub>, 512f<sub>S</sub>, 768f<sub>S</sub>
- ON-CHIP CRYSTAL OSCILLATOR
- +5V SINGLE-SUPPLY OPERATION
- SMALL SSOP-28 PACKAGE

#### DESCRIPTION

The DF1704 is a high-performance, stereo, 8X oversampling digital interpolation filter designed for high-end consumer and professional audio applications. The DF1704 supports 24-bit, 96kHz operation and features user-programmable functions, including selectable filter response, de-emphasis, attenuation, and input/output data formats.

The DF1704 is the ideal companion for Texas Instruments' PCM1704 24-bit audio digital-to-analog converter. This combination allows for construction of very high-performance audio systems and components.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### PACKAGE/ORDERING INFORMATION

| PRODUCT | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA |
|---------|---------|------------------------------|-----------------------------------|--------------------|--------------------|--------------------|
| DF1704E | SSOP-28 | 324                          | −25°C to +85°C                    | DF1704E            | DF1704E            | Rails              |

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (V <sub>DD</sub> , V <sub>CC</sub> 1, V <sub>CC</sub> 2R, V <sub>CC</sub> 2L) Supply Voltage Differences GND Voltage Differences Digital Input Voltage Input Current (any pins except power supplies) Power Dissipation Operating Temperature Range Storage Temperature (soldering, 5s) | ±0.1 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Lead Temperature (soldering, 5s)                                                                                                                                                                                                                                                                       |      |
| 1                                                                                                                                                                                                                                                                                                      |      |

#### **PIN CONFIGURATION**





## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **PIN ASSIGNMENTS**

| PIN | NAME             | I/O | DESCRIPTION                                                                      |
|-----|------------------|-----|----------------------------------------------------------------------------------|
| 1   | DIN              | IN  | Serial Audio Data Input <sup>(3)</sup>                                           |
| 2   | BCKIN            | IN  | Bit Clock Input for Serial Audio Data <sup>(3)</sup>                             |
| 3   | I <sup>2</sup> S | IN  | Input Audio Data Format Selection(2, 4)                                          |
| 4   | IW0              | IN  | Input Audio Data Word Selection <sup>(2, 4)</sup>                                |
| 5   | IW1              | IN  | Input Audio Data Word Selection(2, 4)                                            |
| 6   | XTI              | IN  | Oscillator Input/External Clock Input                                            |
| 7   | XTO              | OUT | Oscillator Output                                                                |
| 8   | V <sub>SS</sub>  | _   | Digital Ground                                                                   |
| 9   | CLKO             | OUT | Buffered System Clock Output                                                     |
| 10  | MODE             | IN  | Mode Control Selection (H: Software, L: Hardware)(1)                             |
| 11  | MD/CKO           | IN  | Control Data Input/Clock Output Frequency Select <sup>(1, 5)</sup>               |
| 12  | MC/LRIP          | IN  | Control Data Clock/Polarity of LRCK Select(1, 5)                                 |
| 13  | ML/RESV          | IN  | Control Data Latch/Reserved (1, 5)                                               |
| 14  | RST              | IN  | Reset. When this pin is LOW, the digital filter is held in reset. <sup>(1)</sup> |
| 15  | MUTE             | IN  | Mute Control <sup>(1, 4)</sup>                                                   |
| 16  | DEM              | IN  | De-Emphasis Control <sup>(2, 4)</sup>                                            |
| 17  | SF0              | IN  | Sampling Rate Select for De-emphasis <sup>(2, 4)</sup>                           |
| 18  | SF1              | IN  | Sampling Rate Select for De-emphasis <sup>(2, 4)</sup>                           |
| 19  | OW0              | IN  | Output Audio Data Word and Format Select <sup>(2, 4)</sup>                       |
| 20  | OW1              | IN  | Output Audio Data Word and Format Select(2, 4)                                   |
| 21  | NC               | _   | No Connection                                                                    |
| 22  | V <sub>DD</sub>  | _   | Digital Power, +5V                                                               |
| 23  | DOR              | OUT | Rch, Serial Audio Data Output                                                    |
| 24  | DOL              | OUT | Lch, Serial Audio Data Output                                                    |
| 25  | wcko             | OUT | Word Clock for Serial Audio Data Output                                          |
| 26  | вско             | OUT | Bit Clock for Serial Audio Data Output                                           |
| 27  | SRO              | IN  | Filter Response Select (2, 4)                                                    |
| 28  | LRCIN            | IN  | L/R Clock Input (f <sub>S</sub> ) for Serial Audio Data <sup>(3)</sup>           |

NOTES: (1) Pins 10-15; Schmitt-Trigger input with pull-up resistor. (2) Pins 3-5, 16-20, 27; Schmitt-Trigger input with pull-down resister. (3) Pins 1, 2, 28; Schmitt-Trigger input. (4) Pins 3-5, 15-20, 27; these pins are invalid when MODE (pin 10) is HIGH. (5) Pins 11-13; these pins have different functions corresponding to MODE (pin 10), (HIGH/LOW).



2

## **ELECTRICAL CHARACTERISTICS**

All specifications at +25°C,  $V_{DD}$  = +5V, unless otherwise noted.

|                                                                                                                                                                       |                                                                                     |                             | DF1704E                                                                                        |                                                        |                       |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------|--|--|
| PARAMETER                                                                                                                                                             | CONDITIONS                                                                          | MIN                         | MIN TYP MAX                                                                                    |                                                        |                       |  |  |
| RESOLUTION                                                                                                                                                            |                                                                                     |                             | 24                                                                                             |                                                        | Bits                  |  |  |
| INPUT DATA FORMAT Audio Data Interface Format Audio Data Bit Length Audio Data Format Sampling Frequency (f <sub>S</sub> ) System Clock Frequency                     |                                                                                     | MSB-1                       | <br>ndard/Left-Justified<br>16/20/24 Selectabl<br>First, Two's Binary<br> <br>256/384/512/768f | le<br>Comp<br>  96                                     | kHz                   |  |  |
| OUTPUT DATA FORMAT Audio Data Interface Format Audio Data Bit Length Audio Data Format                                                                                |                                                                                     |                             | Right-Justified<br>16/20/24 Selectabl<br>rst, Binary Two's C                                   |                                                        |                       |  |  |
| DIGITAL INPUT/OUTPUT Input Logic Level: V <sub>IH</sub> V <sub>IL</sub> Output Logic Level: V <sub>OH</sub> V <sub>OI</sub>                                           | I <sub>OH</sub> = 2mA<br>I <sub>OI</sub> = 4mA                                      | 2.0<br>4.5                  |                                                                                                | 0.8                                                    | V<br>V<br>V           |  |  |
| CLKO AC CHARACTERISTICS Rise Time $(t_R)$ Fall Time $(t_F)$ Duty Cycle                                                                                                | 20% to 80% V <sub>DD</sub> , 10pF<br>80% to 20% V <sub>DD</sub> , 10pF<br>10pF Load |                             | 4<br>3<br>37                                                                                   |                                                        | ns<br>ns<br>%         |  |  |
| DIGITAL FILTER PERFORMANCE Filter Characteristics 1 (Sharp Roll-Off) Passband Stopband Passband Ripple Stopband Attenuation Filter Characteristics 2 (Chara Rell Off) | ±0.00005dB<br>-3dB<br>Stopband = 0.546f <sub>S</sub>                                | 0.546f <sub>s</sub><br>–115 |                                                                                                | 0.454f <sub>s</sub><br>0.493f <sub>s</sub><br>±0.00005 | dB<br>dB              |  |  |
| Filter Characteristics 2 (Sharp Roll-Off) Passband Ripple  Stopband Passband Ripple Stopband Attenuation Delay Time De-Emphasis Error                                 | ±0.0001dB<br>-3dB<br>Stopband = 0.748f <sub>S</sub>                                 | 0.732f <sub>S</sub><br>-100 | 45.125/f <sub>S</sub>                                                                          | 0.254f <sub>S</sub><br>0.460f <sub>S</sub><br>±0.0001  | dB<br>dB<br>sec<br>dB |  |  |
| POWER SUPPLY REQUIREMENTS Voltage Range Supply Current: I <sub>DD</sub> Power Dissipation                                                                             | V <sub>DD</sub>                                                                     | 4.5                         | 5<br>20<br>100                                                                                 | 5.5<br>30<br>150                                       | VDC<br>mA<br>mW       |  |  |
| TEMPERATURE RANGE Operation Storage                                                                                                                                   |                                                                                     | –25<br>–55                  |                                                                                                | +85<br>+100                                            | °C<br>°C              |  |  |

### TYPICAL CHARACTERISTICS OF INTERNAL FILTER

DIGITAL FILTER (DE-EMPHASIS OFF, f<sub>S</sub> = 44.1kHz)









#### **DE-EMPHASIS AND DE-EMPHASIS ERROR**







## **TYPICAL CHARACTERISTICS OF INTERNAL FILTER (Cont.)**











#### SYSTEM CLOCK REQUIREMENTS

The system clock of the DF1704 can be supplied by either an external clock signal at XTI (pin 6), or by the on-chip crystal oscillator. The system clock rate must run at  $256f_s$ ,  $384f_s$ ,  $512f_s$ , or  $768f_s$ , where  $f_s$  is the audio sampling rate.

It should be noted that a  $768f_S$  system clock cannot be used when  $f_S = 96kHz$ . In addition, the on-chip crystal oscillator is limited to a maximum frequency of 24.576MHz. Table I shows the typical system clock frequencies for selected sample rates.

The DF1704 includes a system clock detection circuit that determines the system clock rate in use. The circuit compares the system clock input (XTI) frequency with the LRCIN input rate to determine the system clock multiplier. Ideally, LRCIN and BCKIN should be derived from the system clock to ensure proper synchronization. If the phase difference between the system clock and LRCIN is larger than ±6 bit clock (BCKIN) periods, the synchronization of the system and LRCIN clocks will be performed automatically by the DF1704.

Timing requirements for the system clock input are shown in Figure 1.



FIGURE 1. System Clock Timing.

#### **RESET**

The DF1704 has both an internal power-on reset circuit and a reset pin,  $\overline{\text{RST}}$  (pin 14), for providing an external reset signal. The internal power-on reset is performed automatically when power is applied to the DF1704, as shown in Figure 2. The  $\overline{\text{RST}}$  pin can be used to synchronize the DF1704 with a system reset signal, as shown in Figure 3.

During the power-on reset period (1024 system clocks), the DF1704 outputs are forced LOW. For an external forced reset, the outputs are forced LOW during the initialization period (1024 system clocks), which occurs after the LOW-to-HIGH transition of the  $\overline{\text{RST}}$  pin as shown in Figure 3.



FIGURE 2. Internal Power-On Reset Timing.



FIGURE 3. External Forces Reset Timing.

#### **AUDIO INPUT INTERFACE**

The audio input interface is comprised of BCKIN (pin 2), LRCIN (pin 28), and DIN (pin 1).

BCKIN is the input bit clock, which is used to clock data applied at DIN into the DF1704's input serial interface. Input data at DIN is clocked into the DF1704 on the rising edge of BCKIN. The left/right clock, LRCIN, is used as a word latch for the audio input data.

BCKIN can run at  $32f_S$ ,  $48f_S$ , or  $64f_S$ , where  $f_S$  is the audio sample frequency. LRCIN is run at the  $f_S$  rate. Figures 4 (a) through 4 (c) show the input data formats, which are selected by hardware or software controls. Figure 5 shows the audio input interface timing requirements.

|                                           | SYSTEM CLOCK FREQUENCY (MHz) |                        |                        |                        |
|-------------------------------------------|------------------------------|------------------------|------------------------|------------------------|
| SAMPLING RATE FREQUENCY (f <sub>S</sub> ) | 256f <sub>S</sub>            | 384f <sub>S</sub>      | 512f <sub>S</sub>      | 768f <sub>S</sub>      |
| 32kHz                                     | 8.1920                       | 12.2880                | 16.3840                | 24.5760                |
| 44.1kHz                                   | 11.2896                      | 16.9340                | 22.5792                | 33.8688(1)             |
| 48kHz                                     | 12.2880                      | 18.4320                | 24.5760                | 36.8640 <sup>(1)</sup> |
| 96kHz                                     | 24.5760 <sup>(3)</sup>       | 36.8640 <sup>(1)</sup> | 49.1520 <sup>(1)</sup> | See Notes 1, 2         |

NOTES: (1) Maximum crystal oscillator frequency is 24.576MHz and cannot be used for these combinations. (2) 768f<sub>S</sub> system clock cannot be used with 96kHz sampling rate. (3) Use external system clock applied at XTI.

TABLE I. Typical System Clock Frequencies.





FIGURE 4. Audio Data Input Formats.



FIGURE 5. Audio Input Interface Timing.



#### **AUDIO OUTPUT INTERFACE**

The audio output interface includes BCKO (pin 26), WCKO (pin 25), DOL (pin 24), and DOR (pin 23).

BCKO is the output bit clock and is used to clock data into an audio Digital-to-Analog Converter (DAC), such as the PCM1704. DOL and DOR are the left and right audio data outputs. WCKO is the output word clock and is used to latch audio data words into an audio DAC.

WCKO runs at a fixed rate of  $8f_S$  (8X oversampling) for all system clock rates.

BCKO is fixed at  $256f_S$  for system clock rates of  $256f_S$  or  $512f_S$ .

BCKO is fixed at  $192f_S$  for system clock rates of  $384f_S$  or  $768f_S$ .

The output data format used by the DF1704 for DOL and DOR is Binary Two's Complement, MSB-first, right-justified audio data. Figures 6(a) and 6(b) show the output data formats for the DF1704. Figure 7 shows the audio output timing.

#### **MODE CONTROL**

The DF1704 may be configured using either software or hardware control. The selection is made using the MODE input (pin 10).

| MODE SETTING | MODE CONTROL SELECTION |
|--------------|------------------------|
| MODE = H     | Software Mode          |
| MODE = L     | Hardware Mode          |

TABLE II. MODE Selection.



FIGURE 6. Audio Output Data Format.





FIGURE 7. Audio Output Data Format.

#### **Programmable Functions**

The DF1704 includes a number of programmable features, with most being accessible from either Hardware or Software mode. Table III summarizes the user programmable functions for both modes of operation.

| FUNCTION                                | SOFTWARE<br>(MODE = H) | HARDWARE<br>(MODE = L) | RESET<br>DEFAULT<br>(Software Mode) |
|-----------------------------------------|------------------------|------------------------|-------------------------------------|
| Input Data Format Selection             | 0                      | 0                      | Standard Format                     |
| Input Word Length Selection             | 0                      | 0                      | 16 Bits                             |
| Output Word Length Selection            | 0                      | 0                      | 16 Bits                             |
| LRCIN Polarity Selection                | 0                      | 0                      | Left/Right = High/Low               |
| Digital De-Emphasis                     | 0                      | 0                      | OFF                                 |
| Soft Mute                               | 0                      | 0                      | OFF                                 |
| Digital Attenuation                     | 0                      | Х                      | 0dB, Independent L/R                |
| Sample Rate for<br>De-Emphasis Function | 0                      | 0                      | 44.1 kHz                            |
| Filter Roll-Off Selection               | 0                      | 0                      | Sharp Roll-Off Selected             |
| CLKO Output Frequency Selection         | 0                      | 0                      | Same As XTI Input                   |

Legend: 0 = User Programmable, X = Not Available.

TABLE III. User-Programmable Functions for Software and Hardware Mode.

#### **Hardware Mode Controls**

With MODE = L, the DF1704 may be configured by utilizing several user-programmable pins. The following is a brief summary of the pin functions. Table IV provides more details on setting the hardware mode controls.

Pins I<sup>2</sup>S, IW0, and IW1 are used to select the audio data input format and word length.

Pins OW0 and OW1 are used to select the output data word length.

The DEM pin is used to enable and disable the digital deemphasis function. De-emphasis is only available for 32kHz, 44.1kHz, and 48kHz sample rates.

Pins SF0 and SF1 are used to select the sample rate for the de-emphasis function.

The SRO pin is used to select the digital filter response, either sharp or slow roll-off.

The MUTE pin is used to enable or disable the soft mute function.

The CKO pin is used to select the clock frequency seen at the CLKO pin, either XTI or XTI  $\div$  2.

The LRIP pin is used to select the polarity used for the audio input left/right clock, LRCIN.

Finally, the RESV pin is not used by the current DF1704 design, but is reserved for future use.

#### **Software Mode Controls**

With MODE = H, the DF1704 may be configured by programming four internal registers in software mode. ML (pin 13), MC (pin 12), and MD (pin 11) make up the 3-wire software control port, and may be controlled using DSP or microcontroller general purpose I/O pins, or a serial port. Table V provides an overview of the internal registers, labeled MODE0 through MODE3.



| PIN<br>NAME                    | PIN<br>NUMBER | DESCRIPTION                                                                                                                             |  |  |  |  |  |
|--------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| RESV                           | 13            | Reserved, Not Used                                                                                                                      |  |  |  |  |  |
| LRIP                           | 12            | LRCIN Polarity LRIP = L: LRCIN= H = Left Channel, LRCIN= L = Right Channel LRIP = H: LRCIN= L = Left Channel, LRCIN = H = Right Channel |  |  |  |  |  |
| СКО                            | 11            | CLKO Output Frequency<br>CKO = H: CLKO Frequency = XTI/2<br>CKO = L: CLKO Frequency = XTI                                               |  |  |  |  |  |
| MUTE                           | 15            | Soft Mute Control: H = Mute Off, L = Mute On                                                                                            |  |  |  |  |  |
| I <sup>2</sup> S<br>IW0<br>IW1 | 3<br>4<br>5   | Input Data Format Controls                                                                                                              |  |  |  |  |  |
|                                |               | I <sup>2</sup> S IW1 IW0 INPUT FORMAT                                                                                                   |  |  |  |  |  |
|                                |               | L L L 16-Bit, Standard, MSB-First, Right-Justified                                                                                      |  |  |  |  |  |
|                                |               | L L H 20-Bit, Standard, MSB-First, Right-Justified                                                                                      |  |  |  |  |  |
|                                |               | L H L 24-Bit, Standard, MSB-First, Right-Justified                                                                                      |  |  |  |  |  |
|                                |               | L H H 24-Bit, MSB-First, Left-Justified                                                                                                 |  |  |  |  |  |
|                                |               | H L L 16-Bit, I <sup>2</sup> S<br>H L H 24-Bit. I <sup>2</sup> S                                                                        |  |  |  |  |  |
| SR0                            | 27            | Digital Filter Roll-Off: H = Slow, L = Sharp                                                                                            |  |  |  |  |  |
| OW0                            | 19            | Output Data Word Length Controls                                                                                                        |  |  |  |  |  |
| OW1                            | 20            | OW1 OW0 OUTPUT FORMAT                                                                                                                   |  |  |  |  |  |
|                                |               | L L 16-Bit, MSB-First                                                                                                                   |  |  |  |  |  |
|                                |               | L H 18-Bit, MSB-First                                                                                                                   |  |  |  |  |  |
|                                |               | H L 20-Bit, MSB-First                                                                                                                   |  |  |  |  |  |
|                                |               | H H 24-Bit, MSB-First                                                                                                                   |  |  |  |  |  |
| SF0<br>SF1                     | 17<br>18      | Sample Rate Selection for the Digital De-Emphasis Control                                                                               |  |  |  |  |  |
|                                |               | SF1 SF0 SAMPLING RATE                                                                                                                   |  |  |  |  |  |
|                                |               | L L 44.1kHz<br>L H Reserved, Not Used                                                                                                   |  |  |  |  |  |
|                                |               | L H Reserved, Not Used<br>H L 48kHz                                                                                                     |  |  |  |  |  |
|                                |               | H L 48KHZ<br>H H 32kHz                                                                                                                  |  |  |  |  |  |
| DEM                            | 16            | Digital De-Emphasis: H = On, L = Off                                                                                                    |  |  |  |  |  |

TABLE IV. Hardware Mode Controls.

Figures 8 through 10 show more details regarding the control port data format and timing requirements. The data format for the control port is 16-bit, MSB-first, with Bit B15 being the MSB.

| REGISTER<br>NAME | BIT<br>NAME                                                              | DESCRIPTION                                                                                                                                                                                                                                                                                      |
|------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE0            | AL[7:0]<br>LDL<br>A[1:0]<br>res                                          | Attenuation Data for the Left Channel<br>Attenuation Load Control for the Left Channel<br>Register Address<br>Reserved                                                                                                                                                                           |
| MODE1            | AR[7:0]<br>LDL<br>A[1:0]<br>res                                          | Attenuation Data for the Right Channel<br>Attenuation Load Control for the Right Channel<br>Register Address<br>Reserved                                                                                                                                                                         |
| MODE2            | MUT<br>DEM<br>IW[1:0]<br>OW[1:0]<br>A[1:0]<br>res                        | Soft Mute Control Digital De-Emphasis Control Input Data Format and Word Length Output Data Word Length Register Address Reserved                                                                                                                                                                |
| MODE3            | I <sup>2</sup> S<br>LRP<br>ATC<br>SRO<br>CKO<br>SF[1:0]<br>A[1:0]<br>res | Input Data Format (I <sup>2</sup> S or Standard/Left-Justified) LRCIN Polarity Attenuator Control, Dependent or Independent Digital Filter Roll-Off Selection (sharp or slow) CLKO Frequency Selection (XTI or XTI + 2) Sample Rate Selection for De-Emphasis Function Register Address Reserved |

NOTE: All reserved bits should be programmed to 0.

TABLE V. Internal Register Mapping.

#### **Register Addressing**

A[1:0], bits B10 and B9 of the 16-bit control data word, are used to indicate the register address to be written to by the current control port write cycle. Table VI shows how to address the internal registers using bits A[1:0] of registers MODE0 through MODE3.

| A1 | A0 | REGISTER SELECTED |
|----|----|-------------------|
| 0  | 0  | MODE0             |
| 0  | 1  | MODE1             |
| 1  | 0  | MODE2             |
| 1  | 1  | MODE3             |

TABLE VI. Internal Register Addressing.

|       | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8  | B7  | B6  | B5  | B4  | B3  | B2  | B1  | B0               |
|-------|-----|-----|-----|-----|-----|-----|----|-----|-----|-----|-----|-----|-----|-----|-----|------------------|
| MODE0 | res | res | res | res | res | A1  | A0 | LDL | AL7 | AL6 | AL5 | AL4 | AL3 | AL2 | AL1 | AL0              |
|       |     |     |     |     |     |     |    |     |     |     |     |     |     |     |     |                  |
| MODE1 | res | res | res | res | res | A1  | A0 | LDR | AR7 | AR6 | AR5 | AR4 | AR3 | AR2 | AR1 | AR0              |
|       |     |     |     |     |     |     |    |     |     |     |     |     |     |     |     |                  |
| MODE2 | res | res | res | res | res | A1  | A0 | res | res | OW1 | OW0 | IW1 | IW0 | res | DEM | MUT              |
|       |     |     |     |     |     |     |    |     |     |     |     |     |     |     |     |                  |
| MODE3 | res | res | res | res | res | A1  | A0 | res | SF1 | SF0 | CKO | res | SRO | ATC | LRP | I <sup>2</sup> S |
|       |     |     |     |     |     |     |    |     |     |     |     |     |     |     |     |                  |

FIGURE 8. Internal Mode Control Registers.



FIGURE 9. Software Interface Format.





FIGURE 10. Software Interface Timing Requirements.

#### **MODE0** Register

The MODE0 register is used to set the attenuation data for the Left output channel, or DOL (pin 24).

When ATC = 1 (Bit B2 of Register MODE3 = 1), the Left channel attenuation data AL[7:0] is used for both the Left and Right channel attenuators.

When ATC = 0, (Bit B2 of Register MODE3 = 0), Left channel attenuation data is taken from AL[7:0] of register MODE0, and Right channel attenuation data is taken from AR[7:0] of register MODE1.

AL[7:0] Left Channel Attenuator Data, where AL7 is the MSB and AL0 is the LSB.

Attenuation Level is given by:

 $ATTEN = 0.5 \cdot (DATA - 255)dB$ 

For DATA = FFh, ATTEN = -0dB

For DATA = FEh, ATTEN = -0.5dB

For DATA = 01h, ATTEN = -127.5dB

For DATA = 00h, ATTEN = infinity = Mute

LDL Left Channel Attenuation Data Load Control.

This bit is used to simultaneously set attenuation levels of both the Left and Right channels.

When LDL = 1, the Left channel output level is set by the data in AL[7:0]. The Right channel output level is set by the data in AL[7:0], or the most recently programmed data in bits AR[7:0] of register MODE1.

When LDL = 0, the Left channel output data remains at its previously programmed level.

#### **MODE1** Register

The MODE1 register is used to set the attenuation data for the Right output channel, or DOR (pin 23).

When ATC = 1 (Bit B2 of Register MODE3 = 1), the Left channel attenuation data AL[7:0] of register MODE0 is used for both the Left and Right channel attenuators.

When ATC = 0, (Bit B2 of Register MODE3 = 0), Left channel attenuation data is taken from AL[7:0] of register MODE0, and Right channel attenuation data is taken from AR[7:0] of register MODE1.

AR[7:0] Right Channel Attenuator Data, where AR7 is the MSB and AR0 is the LSB. Attenuation Level is given by:

 $ATTEN = 0.5 \cdot (DATA - 255)dB$ 

For DATA = FFh, ATTEN = -0dB

For DATA = FEh, ATTEN = -0.5dB

For DATA = 01h, ATTEN = -127.5dB

For DATA = 00h, ATTEN = infinity = Mute

LDR Right Channel Attenuation Data Load Control.
This bit is used to simultaneously set attenuation levels of both the Left and Right channels.

When LDR = 1, the Right channel output level is set by the data in AR[7:0], or by the data in bits AL[7:0] of register MODE0. The Left channel output level is set to the most recently programmed data in bits AL[7:0] of register MODE0.

When LDR = 0, the Right channel output data remains at its previously programmed level.

#### **MODE2** Register

The MODE2 register is used to program various functions:

MUT Soft Mute Function.

When MUT = 0, Soft Mute is ON for both Left and Right channels.

When MUT = 1, Soft Mute is OFF for both Left and Right channels.

DEM Digital De-Emphasis Function.

When DEM = 0, de-emphasis is OFF. When DEM = 1, de-emphasis is ON.

IW[1:0] Input Data Format and Word Length.

| $I^2S$ | IW1 | IW0 | Description                                                     |
|--------|-----|-----|-----------------------------------------------------------------|
| 0      | 0   | 0   | 16-Bit Data, Standard<br>Format (MSB-First,<br>Right-Justified) |
| 0      | 0   | 1   | 20-Bit Data, Standard<br>Format                                 |
| 0      | 1   | 0   | 24-Bit Data, Standard Format                                    |
| 0      | 1   | 1   | 24-Bit Data, MSB-First,<br>Left-Justified                       |
| 1      | 0   | 0   | 16-Bit Data, I <sup>2</sup> S Format                            |
| 1      | 0   | 1   | 24-Bit Data, I <sup>2</sup> S format                            |
| 1      | 1   | 0   | Reserved                                                        |
| 1      | 1   | 1   | Reserved                                                        |

OW[1:0] Output Data Word Length.

| OW | 1 OW0 | Description            |  |  |  |  |
|----|-------|------------------------|--|--|--|--|
| 0  | 0     | 16-Bit Data, MSB-First |  |  |  |  |
| 0  | 1     | 18-Bit Data, MSB-First |  |  |  |  |
| 1  | 0     | 20-Bit Data, MSB-First |  |  |  |  |
| 1  | 1     | 24-Bit Data, MSB-First |  |  |  |  |

#### MODE3 Register

The MODE3 register is used to program various functions.

I<sup>2</sup>S Input Data Format.

When  $I^2S = 0$ , standard or left-justified formats are enabled.

When  $I^2S = 1$ , the  $I^2S$  formats are enabled.

LRP LRCIN Polarity Selection.

When LRP = 0, Left channel is HIGH and Right

channel is LOW.

When LRP = 1, Left channel is LOW and Right

channel is HIGH.

ATC Attenuator Control.

This bit is used to determine whether the Left and Right channel attenuators operate with independent data, or use common data (the Left channel data in bits AL[7:0] of register MODE0).

When ATC = 0, the Left and Right channel attenuator data is independent.

When ATC = 1, the Left and Right channel attenuators use common data.

SRO Digital Filter Roll-Off Selection.

When SRO = 0, sharp roll-off is selected. When SRO = 1, slow roll-off is selected.

CKO CLKO Output Frequency Selection.

When CKO = 0, the CLKO frequency is the same as the clock at the XTI input.

When CKO =1, the CLKO frequency is half of the XTI input clock frequency.

SF[1:0] Sampling Frequency Selection for the De-Emphasis Function.

| SF1 | SF0 | Description |
|-----|-----|-------------|
| 0   | 0   | 44.1 kHz    |
| 0   | 1   | Reserved    |
| 1   | 0   | 48 kHz      |
| 1   | 1   | 32 kHz      |



#### APPLICATIONS INFORMATION

#### **PCB LAYOUT GUIDELINES**

In order to obtain the specified performance from the DF1704 and its associated DACs, proper printed circuit board layout is essential. Figure 11 shows two approaches for obtaining the best audio performance.

Figure 11(a) shows a standard, mixed signal layout scheme. The board is divided into digital and analog sections, each with its own ground. The ground areas should be put on a split-plane, separate from the routing and power layers. The DF1704 and all digital circuitry should be placed over the digital section, while the audio DACs and analog circuitry should be located over the analog section of the board. A common connection between the digital and analog grounds is required and is done at a single point as shown.

For Figure 11(a), digital signals should be routed from the DF1704 to the audio DACs using short, direct connections to reduce the amount of radiated high-frequency energy. If necessary, series resistors may be placed in the clock and data signal paths to reduce or eliminate any overshoot or undershoot present on these signals. A value of  $50\Omega$  to  $100\Omega$  is recommended as a starting point, but the designer should experiment with the resistor values in order to obtain the best results.

Figure 11(b) shows an improved method for high performance, mixed signal board layout. This method adds digital isolation between the DF1704 and the audio DACs, and

provides complete isolation between the digital and analog sections of the board. Texas Instrument's ISO150 dual digital coupler provides excellent isolation, and operates at speeds up to 80Mbps.

#### POWER SUPPLIES AND BYPASSING

The DF1704 requires a single +5V power supply for operation. The power supply should be bypassed by a  $10\mu F$  and  $0.1\mu F$  parallel capacitor combination. The capacitors should be placed as close as possible to  $V_{DD}$  (pin 22). Aluminum electrolytics or tantalum capacitors can be used for the  $10\mu F$  value, while ceramics may be used for the  $0.1\mu F$  value.

#### **BASIC CIRCUIT CONNECTIONS**

Figures 12 and 13 show basic circuit connections for the DF1704. Figure 12 shows connections for Hardware mode controls, while Figure 13 shows connections for Software mode controls. Notice the placement of  $C_1$  and  $C_2$  in both figures, as they are physically close to the DF1704.

#### **TYPICAL APPLICATIONS**

The DF1704 will typically be used in high-performance audio equipment, in conjunction with high-performance audio DACs. Figure 14 shows a typical application circuit example, employing the DF1704, a digital audio receiver, and two PCM1704 24-bit, 96kHz audio DACs.





FIGURE 11. PCB Layout Model.



FIGURE 12. Basic Circuit Connections, Hardware Control.



FIGURE 13. Basic Circuit Connection, Software Control.





FIGURE 14. DF1704 Typical Application Circuit.

www.ti.com

11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| DF1704E               | NRND       | Production    | SSOP (DB)   28 | 47   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -            | DF1704E          |
| DF1704E.B             | NRND       | Production    | SSOP (DB)   28 | 47   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | See DF1704E  | DF1704E          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Nov-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DF1704E   | DB           | SSOP         | 28   | 47  | 500    | 10.6   | 500    | 9.6    |
| DF1704E.B | DB           | SSOP         | 28   | 47  | 500    | 10.6   | 500    | 9.6    |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025