www.ti.com

# **DS34LV87T Enhanced CMOS Quad Differential Line Driver**

Check for Samples: DS34LV87T

### **FEATURES**

- Meets TIA/EIA-422-B (RS-422) and ITU-T V.11 Recommendation
- Interoperable With Existing 5V RS-422 Networks
- Ensured V<sub>OD</sub> of 2V Min Over Operating Conditions
- Balanced Output Crossover for Low EMI (Typical Within 40 mV of 50% Voltage Level)
- Low Power Design (330 μW @ 3.3V Static)
- ESD ≥ 7 kV on Cable I/O Pins (HBM)
- Industrial Temperature Range
- Ensured AC Parameter:
  - Maximum Driver Skew: 2 ns
  - Maximum Transition Time: 10 ns
- Pin Compatible With DS26C31
- Available in SOIC Packaging

## **Connection Diagram**



Figure 1. Dual-In-Line Package (Top View)
See Package Number D0016A

### DESCRIPTION

The DS34LV87T is a high speed quad differential CMOS driver that meets the requirements of both TIA/EIA-422-B and ITU-T V.11. The CMOS DS34LV87T features low static  $I_{CC}$  of 100  $\mu$ A max which makes it ideal for battery powered and power conscious applications. The TRI-STATE enable, EN, allows the device to be disabled when the device is not in use to minimize power. The dual enable scheme allows for flexibility in turning devices on or off.

Protection diodes protect all the driver inputs against electrostatic discharge. The driver and enable inputs (DI and EN) are compatible with LVTTL and LVCMOS devices. Differential outputs have the same  $V_{OD}$  ( $\geq$ 2V) ensure as the 5V version. The outputs have enhanced ESD Protection providing greater than 7 kV tolerance.

### TRUTH TABLE(1)

| Enables | Input | Outputs |     |  |  |  |  |
|---------|-------|---------|-----|--|--|--|--|
| EN      | DI    | DO+     | DO- |  |  |  |  |
| L       | X     | Z       | Z   |  |  |  |  |
| Н       | Н     | Н       | L   |  |  |  |  |
| Н       | L     | L       | Н   |  |  |  |  |

(1) L = Low logic state

X = Irrelevant

H = High logic state

Z = TRI-STATE



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **ABSOLUTE MAXIMUM RATINGS**(1)(2)

| Supply Voltage (V <sub>CC</sub> )        |                       | -0.5V to +7V                       |
|------------------------------------------|-----------------------|------------------------------------|
| Enable Input Voltage (EN)                |                       | -0.5V to V <sub>CC</sub> + $0.5$ V |
| Driver Input Voltage (D <sub>I</sub> )   |                       | -0.5V to V <sub>CC</sub> + $0.5$ V |
| Clamp Diode Current                      |                       | ±20 mA                             |
| DC Output Current, per pin               |                       | ±150 mA                            |
| Driver Output Voltage                    | (Power Off: DO+, DO-) | -0.5V to +7V                       |
| Maximum Package Power Dissipation @+25°C | D Package             | 1226 mW                            |
| Derate D Package                         |                       | 9.8 mW/°C above +25°C              |
| Storage Temperature Range                |                       | −65°C to +150°C                    |
| Lead Temperature Range (Soldering, 4 s   | ec.)                  | +260°C                             |
| ESD Ratings (HBM, 1.5k, 100 pF)          | Driver Outputs        | ≥ 7 kV                             |
|                                          | Other Pins            | ≥ 2.5 kV                           |

If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

## RECOMMENDED OPERATING CONDITIONS

|                                   |                                                  | Min | Тур | Max | Units |
|-----------------------------------|--------------------------------------------------|-----|-----|-----|-------|
| Supply Voltage (V <sub>CC</sub> ) |                                                  | 3.0 | 3.3 | 3.6 | V     |
| Operating Free Air                | Temperature Range (T <sub>A</sub> )<br>DS34LV87T | -40 | 25  | +85 | °C    |
| Input Rise and Fall Time          |                                                  |     |     | 500 | ns    |

Submit Documentation Feedback

<sup>(2)</sup> Absolute Maximum Ratings are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the device should be operated at these limits. The table of Electrical Characteristics specifies conditions of device operation.



# **ELECTRICAL CHARACTERISTICS**(1)(2)

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified

| Symbol            | Parameter                                             | Conditions                                                    | Pin             | Min  | Тур   | Max             | Units |
|-------------------|-------------------------------------------------------|---------------------------------------------------------------|-----------------|------|-------|-----------------|-------|
| V <sub>OD1</sub>  | Output Differential Voltage                           | R <sub>L</sub> = ∞, (No Load)                                 | DO+,            |      | 3.3   | 4.0             | V     |
| V <sub>OD2</sub>  | Output Differential Voltage                           | $R_L = 100\Omega$ See Figure 2                                | DO-             | 2    | 2.6   |                 | V     |
| ΔV <sub>OD2</sub> | Change in Magnitude of<br>Output Differential Voltage |                                                               |                 | -400 | 7     | 400             | mV    |
| V <sub>OD3</sub>  | Output Differential Voltage                           | $R_L = 3900\Omega$ (V.11), See Figure 2 <sup>(3)</sup>        |                 |      | 3.2   | 3.5             | ٧     |
| V <sub>oc</sub>   | Common Mode Voltage                                   | $R_L = 100\Omega$ See Figure 2                                |                 |      | 1.5   | 2               | V     |
| ΔV <sub>OC</sub>  | Change in Magnitude of Common Mode Voltage            |                                                               |                 | -400 | 6     | 400             | mV    |
| l <sub>OZ</sub>   | TRI-STATE Leakage Current                             | V <sub>OUT</sub> = V <sub>CC</sub> or GND<br>Drivers Disabled |                 |      | ±0.5  | ±20             | μA    |
| I <sub>SC</sub>   | Output Short Circuit Current                          | $V_{OUT} = 0V$<br>$V_{IN} = V_{CC}$ or $GND^{(4)}$            |                 | -40  | -70   | -150            | mA    |
| I <sub>OFF</sub>  | Output Leakage Current                                | V <sub>CC</sub> = 0V, V <sub>OUT</sub> = 3V                   |                 |      | 0.03  | 100             | μA    |
|                   |                                                       | $V_{CC} = 0V, V_{OUT} = -0.25V$                               |                 |      | -0.08 | -100            | μA    |
| V <sub>IH</sub>   | High Level Input Voltage                              |                                                               | DI,             | 2.0  |       | V <sub>CC</sub> | V     |
| V <sub>IL</sub>   | Low Level Input Voltage                               |                                                               | EN              | GND  |       | 0.8             | V     |
| I <sub>IH</sub>   | High Level Input Current                              | V <sub>IN</sub> = V <sub>CC</sub>                             |                 |      |       | 10              | μA    |
| I <sub>IL</sub>   | Low Level Input Current                               | V <sub>IN</sub> = GND                                         |                 | -10  |       |                 | μA    |
| V <sub>CL</sub>   | Input Clamp Voltage                                   | I <sub>IN</sub> = −18 mA                                      |                 |      |       | <b>-</b> 1.5    | V     |
| I <sub>CC</sub>   | Power Supply Current                                  | No Load, V <sub>IN</sub> (all) = V <sub>CC</sub> or GND       | V <sub>CC</sub> |      |       | 100             | μA    |

Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except differential voltages  $V_{OD1}$ ,  $V_{OD2}$ ,  $V_{OD3}$ . All typical values are given for  $V_{CC}$ = 3.3V and  $T_A$  = +25°C. This specification limit is for compliance with TIA/EIA-422-B and ITU-T V.11.

Product Folder Links: DS34LV87T

Only one output shorted at a time. The output (true or complement) is configured High.



# SWITCHING CHARACTERISTICS(1)(2)

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified

| Symbol            | Parameter                                                | Conditions                                                             | Min | Тур  | Max | Units |
|-------------------|----------------------------------------------------------|------------------------------------------------------------------------|-----|------|-----|-------|
| t <sub>PHLD</sub> | Differential Propagation Delay<br>High to Low            | $R_L = 100\Omega$ , $C_L = 50 \text{ pF}$<br>See Figure 3 and Figure 4 | 6   | 10.5 | 16  | ns    |
| t <sub>PLHD</sub> | Differential Propagation Delay<br>Low to High            |                                                                        | 6   | 11   | 16  | ns    |
| t <sub>SKD</sub>  | Differential Skew   tphLD-tpLHD                          |                                                                        |     | 0.5  | 2.0 | ns    |
| t <sub>SK1</sub>  | Skew, Pin to Pin (same device)                           |                                                                        |     | 1.0  | 2.0 | ns    |
| t <sub>SK2</sub>  | Skew, Part to Part <sup>(3)</sup>                        |                                                                        |     | 3.0  | 5.0 | ns    |
| t <sub>TLH</sub>  | Differential Transition Time<br>Low to High (20% to 80%) |                                                                        |     | 4.2  | 10  | ns    |
| t <sub>THL</sub>  | Differential Transition Time<br>High to Low (80% to 20%) |                                                                        |     | 4.7  | 10  | ns    |
| t <sub>PHZ</sub>  | Disable Time High to Z                                   | See Figure 5 and Figure 6                                              |     | 12   | 20  | ns    |
| t <sub>PLZ</sub>  | Disable Time Low to Z                                    |                                                                        |     | 9    | 20  | ns    |
| t <sub>PZH</sub>  | Enable Time Z to High                                    |                                                                        |     | 22   | 32  | ns    |
| t <sub>PZL</sub>  | Enable Time Z to Low                                     |                                                                        |     | 22   | 32  | ns    |
| f <sub>MAX</sub>  | Maximum Operating Frequency (4)                          |                                                                        |     | 32   |     | MHz   |

<sup>(1)</sup> f = 1 MHz,  $t_r$  and  $t_f \le 6 \text{ ns}$  (10% to 90%).

Submit Documentation Feedback

See TIA/EIA-422-B specifications for exact test conditions.

 <sup>(3)</sup> Devices are at the same V<sub>CC</sub> and within 5°C within the operating temperature range.
 (4) All channels switching, output duty cycle criteria is 40%/60% measured at 50%. This parameter is ensured by design and characterization.



### PARAMETER MEASUREMENT INFORMATION



Figure 2. Differential Driver DC Test Circuit



Figure 3. Differential Driver Propagation Delay and Transition Time Test Circuit



Generator waveform for all tests unless otherwise specified: f = 1 MHz, Duty Cycle = 50%,  $Z_0 = 50\Omega$ ,  $t_f \le 10$  ns,  $t_f \le 10$  ns.

C<sub>L</sub> includes probe and fixture capacitance.

Figure 4. Differential Driver Propagation Delay and Transition Time Waveforms



# **PARAMETER MEASUREMENT INFORMATION (continued)**



Figure 5. Driver Single-Ended Tri-state Test Circuit



Figure 6. Driver Single-Ended Tri-state Waveforms



#### TYPICAL APPLICATION INFORMATION

General application guidelines and hints for differential drivers and receivers may be found in the following application notes:

- Transmission Line Drivers and Receivers for TIA/EIA Standards RS-422 and RS-423(SNLA137)
- A Comparison of Differential Termination Techniques(SNLA304)

### Power Decoupling Recommendations:

Bypass caps must be used on power pins. High frequency ceramic (surface mount is recommended) 0.1  $\mu$ F in parallel with 0.01  $\mu$ F at the power supply pin. A 10  $\mu$ F or greater tantalum or electrolytic should be connected at the power entry point on the printed circuit board.



R<sub>T</sub> is optional although highly recommended to reduce reflection



Figure 7. Typical Driver Connection



Figure 8. Typical Driver Output Waveforms

Submit Documentation Feedback

## SNLS116D -JULY 2006-REVISED APRIL 2013



## **REVISION HISTORY**

| Cr | nanges from Revision C (April 2013) to Revision D  | Page | е |
|----|----------------------------------------------------|------|---|
| •  | Changed layout of National Data Sheet to TI format |      | 7 |

www.ti.com 31-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| DS34LV87TM/NOPB       | Active     | Production    | SOIC (D)   16  | 48   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | DS34LV87<br>TM   |
| DS34LV87TM/NOPB.A     | Active     | Production    | SOIC (D)   16  | 48   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | DS34LV87<br>TM   |
| DS34LV87TMX/NOPB      | Active     | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | DS34LV87<br>TM   |
| DS34LV87TMX/NOPB.A    | Active     | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | DS34LV87<br>TM   |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 31-Oct-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Oct-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS34LV87TMX/NOPB | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.3        | 8.0        | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 31-Oct-2025



## \*All dimensions are nominal

| Ì | Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | DS34LV87TMX/NOPB | SOIC         | D               | 16   | 2500 | 356.0       | 356.0      | 35.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Oct-2025

## **TUBE**



### \*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS34LV87TM/NOPB   | D            | SOIC         | 16   | 48  | 495    | 8      | 4064   | 3.05   |
| DS34LV87TM/NOPB.A | D            | SOIC         | 16   | 48  | 495    | 8      | 4064   | 3.05   |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025