



INA143 INA2143

For most current data sheet and other product information, visit www.burr-brown.com

# High-Speed, Precision, G = 10 or G = 0.1 DIFFERENCE AMPLIFIERS

#### **FEATURES**

- DESIGNED FOR LOW COST
- $\bullet$  G = 10V/V or G = 0.1V/V
- SINGLE, DUAL VERSIONS
- LOW OFFSET VOLTAGE:
   ±250μV max, ±3μV/°C max
- LOW GAIN ERROR: 0.01%
- HIGH SLEW RATE: 5V/µs
- FAST SETTLING TIME: 9µs to 0.01%
- LOW QUIESCENT CURRENT: 950µA
- WIDE SUPPLY RANGE: ±2.25V to ±18V
- SO-8 and SO-14 PACKAGES

## **DESCRIPTION**

The INA143 and INA2143 are high slew rate, gain of 10V/V or 0.1V/V difference amplifiers consisting of a precision op amp with a precision resistor network. The on-chip resistors are laser trimmed for accurate gain and high common-mode rejection. Excellent TCR tracking of the resistor maintains gain accuracy and common-mode rejection over temperature. They operate over a wide supply range,  $\pm 2.25V$  to  $\pm 18V$  ( $\pm 4.5V$  to  $\pm 36V$  single supply), and input common-mode voltage range extends beyond the positive and negative supply rails.



### **APPLICATIONS**

- DIFFERENTIAL INPUT AMPLIFIER BUILDING BLOCK
- DIFF IN/DIFF OUT AMPLIFIER
- GAIN = -10 INVERTING AMPLIFIER
- GAIN = +10 NON-INVERTING AMPLIFIER
- GAIN = +11 NON-INVERTING AMPLIFIER
- SYNCHRONOUS DEMODULATOR
- CURRENT/DIFFERENTIAL LINE RECEIVER
- VOLTAGE-CONTROLLED CURRENT SOURCE
- BATTERY POWERED SYSTEMS
- LOW COST AUTOMOTIVE

The differential amplifier is the foundation of many commonly used circuits. The low cost INA143 and INA2143 provide this precision circuit function without using an expensive precision network.

The single version, INA143, package is the SO-8 surface mount. The dual version, INA2143, package is the SO-14 surface mount. Both are specified for operation over the extended industrial temperature range,  $-40^{\circ}$ C to  $+85^{\circ}$ C. Operation is from  $-55^{\circ}$ C to  $+125^{\circ}$ C.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111

Twx: 910-952-1111 • Internet: http://www.burr-brown.com/ • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

SPECIFICATIONS:  $V_S = \pm 15V$ At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15V$ , G = 10,  $R_L = 10k\Omega$  connected to ground, and reference pin connected to ground, unless otherwise noted.

|                                                                                                                       |                                                                                                                                                                                                                                    |                                      | INA143U<br>INA2143U                                                  |                        | I<br>II      |                             |                     |                                      |
|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------|------------------------|--------------|-----------------------------|---------------------|--------------------------------------|
| PARAMETER                                                                                                             | CONDITIONS                                                                                                                                                                                                                         | MIN                                  | TYP                                                                  | MAX                    | MIN          | TYP                         | MAX                 | UNITS                                |
| OFFSET VOLTAGE <sup>(1)</sup> Initial <sup>(1)</sup> vs Temperature vs Power Supply vs Time Channel Separation (dual) | RTI $V_{CM} = 0V$ $V_{S} = \pm 2.25V \text{ to } \pm 18V$ dc                                                                                                                                                                       |                                      | ±100<br>±1<br>±5<br>0.2                                              | ±250<br>±3<br>±20      | See          | *<br>e Typical Cu<br>*<br>* | ±500<br>urve<br>±30 | μV<br>μV/°C<br>μV/V_<br>μV/√mo<br>dB |
| INPUT IMPEDANCE(3) Differential Common-Mode                                                                           | do                                                                                                                                                                                                                                 |                                      | 20<br>55                                                             |                        |              | *                           |                     | kΩ<br>kΩ                             |
| INPUT VOLTAGE RANGE Common-Mode Voltage Range Positive Negative Common-Mode Rejection Ratio                           | RTI $\begin{aligned} V_O &= 0V \\ V_O &= 0V \\ V_O &= 0V \end{aligned}$ $V_{CM} = -14.85V \text{ to } 14.85V, R_S = 0\Omega$                                                                                                       | 1.1[(V+)-1.5]<br>1.1[(V-)+1.5]<br>86 |                                                                      |                        | *<br>*<br>80 | *<br>*<br>*                 |                     | V<br>V<br>dB                         |
| OUTPUT VOLTAGE NOISE(3)<br>f = 0.1Hz to 10Hz<br>f = 10Hz<br>f = 100Hz<br>f = 1kHz                                     | RTI                                                                                                                                                                                                                                |                                      | 1<br>45<br>30<br>27                                                  |                        |              | *<br>*<br>*                 |                     | μVp-p<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz  |
| GAIN Initial Error vs Temperature Nonlinearity                                                                        | $V_{O} = -14V \text{ to } +13.5V$<br>$V_{O} = -14V \text{ to } +13.5V$                                                                                                                                                             |                                      | 10<br>±0.01<br>±1<br>±0.0001                                         | ±0.05<br>±10<br>±0.001 |              | *<br>*<br>*<br>*            | ±0.1<br>*<br>±0.002 | V/V<br>%<br>ppm/°C<br>% of FS        |
| OUTPUT Voltage Output Positive Negative Positive Negative Current Limit Capacitive Load (stable operation)            | Gain Error < 0.1% $R_L = 10 k\Omega \text{ to Ground}$ $R_L = 10 k\Omega \text{ to Ground}$ $R_L = 100 k\Omega \text{ to Ground}$ $R_L = 100 k\Omega \text{ to Ground}$ $R_L = 100 k\Omega \text{ to Ground}$ Continuous-to-Common | (V+) -1.5<br>(V-) +1                 | (V+) -1.3<br>(V-) +0.8<br>(V+) -0.8<br>(V-) +0.3<br>-25, +32<br>1000 |                        | *            | * * * *                     |                     | V<br>V<br>V<br>mA                    |
| FREQUENCY RESPONSE Small-Signal Bandwidth Slew Rate Settling Time: 0.1% 0.01% Overload Recovery Time                  | -3dB<br>$V_O = 10V$ Step, $C_L = 100$ pF<br>$V_O = 10V$ Step, $C_L = 100$ pF<br>50% Overdrive                                                                                                                                      |                                      | 0.15<br>5<br>6<br>9                                                  |                        |              | *<br>*<br>*<br>*            |                     | MHz<br>V/μs<br>μs<br>μs<br>μs        |
| POWER SUPPLY Rated Voltage Operating Voltage Range Dual Supplies Single Supply Quiescent Current (per amplifier)      | I <sub>O</sub> = 0                                                                                                                                                                                                                 | ±2.25<br>+4.5                        | ±15                                                                  | ±18<br>+36<br>±1.2     | *            | *                           | *<br>*<br>*         | V<br>V<br>V<br>mA                    |
| TEMPERATURE RANGE Specification Operation Storage                                                                     |                                                                                                                                                                                                                                    | -40<br>-55<br>-55                    |                                                                      | +85<br>+125<br>+125    | *<br>*<br>*  |                             | * *                 | °C<br>°C                             |
| Thermal Resistance $\theta_{JA}$ SO-8 Surface Mount SO-14 Surface Mount                                               | INA2442H                                                                                                                                                                                                                           |                                      | 150<br>100                                                           |                        |              | *<br>*                      |                     | °C/W<br>°C/W                         |

<sup>\*</sup> Specifications the same as INA143U, INA2143U.

NOTES: (1) Includes the effects of amplifier's input bias and offset currents. (2) Internal resistors are ratio matched but have ±20% absolute value. (3) Includes effects of amplifier's input current noise and thermal noise contribution of resistor network.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

# SPECIFICATIONS: $V_S = \pm 5V$

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 5V$ , G = 10,  $R_L = 10k\Omega$  connected to ground, and reference pin connected to ground, unless otherwise noted.

|                                                                                                                  |                                                                                                                                                                                                         |                                      | INA143U<br>INA2143U                          |                    | ı            |                  |                |                     |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------|--------------------|--------------|------------------|----------------|---------------------|
| PARAMETER                                                                                                        | CONDITIONS                                                                                                                                                                                              | MIN                                  | TYP                                          | MAX                | MIN          | TYP              | MAX            | UNITS               |
| OFFSET VOLTAGE <sup>(1)</sup> Initial <sup>(1)</sup> vs Temperature                                              | RTI<br>V <sub>CM</sub> = 0V                                                                                                                                                                             |                                      | ±200<br>±1                                   | ±500               |              | *                | ±750           | μV<br>μV/°C         |
| INPUT VOLTAGE RANGE Common-Mode Voltage Range Positive Negative Common-Mode Rejection Ratio                      |                                                                                                                                                                                                         | 1.1[(V+)-1.5]<br>1.1[(V-)+1.5]<br>86 |                                              |                    | *<br>*<br>80 | *<br>*<br>*      |                | V<br>V<br>dB        |
| GAIN<br>Initial<br>Gain Error<br>Nonlinearity                                                                    | $V_{O} = -4V \text{ to } +3.5V$<br>$V_{O} = -4V \text{ to } +3.5V$                                                                                                                                      |                                      | 10<br>±0.01<br>±0.0001                       | ±0.05<br>±0.001    |              | * *              | ±0.1<br>±0.002 | V/V<br>%<br>% of FS |
| OUTPUT Voltage Output Positive Negative Positive Negative Negative                                               | Gain Error < 0.1% $R_L = 10k\Omega \text{ to Ground}$ $R_L = 10k\Omega \text{ to Ground}$ $R_L = 10k\Omega \text{ to Ground}$ $R_L = 100k\Omega \text{ to Ground}$ $R_L = 100k\Omega \text{ to Ground}$ | (V+) -1.5<br>(V-) +1                 | (V+)-1.3<br>(V-)+0.8<br>(V+)-0.8<br>(V-)+0.3 |                    | *            | *<br>*<br>*<br>* |                | V<br>V<br>V         |
| POWER SUPPLY Rated Voltage Operating Voltage Range Dual Supplies Single Supply Quiescent Current (per amplifier) | I <sub>O</sub> = 0                                                                                                                                                                                      | ±2.25<br>+4.5                        | +5<br>±0.92                                  | ±18<br>+36<br>±1.2 | *            | *                | *<br>*<br>*    | V<br>V<br>V<br>mA   |

<sup>\*</sup> Specifications the same as INA143U, INA2143U.

NOTES: (1) Includes the effects of amplifier's input bias and offset currents.

#### **ABSOLUTE MAXIMUM RATINGS**(1)

| Supply Voltage, V+ to V             | 36V                 |
|-------------------------------------|---------------------|
| Input Signal (G = 10), Voltage      |                     |
| Current                             |                     |
| Input Signal (G = 0.1), Voltage     | 11 • V <sub>S</sub> |
| Current                             | 0.5mĀ               |
| Output Short-Circuit (to ground)(2) | Continuous          |
| Operating Temperature               | 55°C to +125°C      |
| Storage Temperature                 | 55°C to +125°C      |
| Junction Temperature                | +150°C              |
| Lead Temperature (soldering, 10s)   | +300°C              |

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) One channel per package.



This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT   | PACKAGE             | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER <sup>(2)</sup> | TRANSPORT<br>MEDIA |
|-----------|---------------------|---------------------------------------------|-----------------------------------|--------------------|-----------------------------------|--------------------|
| Single    |                     |                                             |                                   |                    |                                   |                    |
| INA143U   | SO-8 Surface Mount  | 182                                         | -40°C to +85°C                    | INA143U            | INA143U                           | Rails              |
| "         | "                   | "                                           | "                                 | "                  | INA143U/2K5                       | Tape and Reel      |
| INA143UA  | SO-8 Surface Mount  | 182                                         | -40°C to +85°C                    | INA143UA           | INA143UA                          | Rails              |
| II .      | ıı ıı               | "                                           | "                                 | "                  | INA143UA/2K5                      | Tape and Reel      |
| Dual      |                     |                                             |                                   |                    |                                   |                    |
| INA2143U  | SO-14 Surface Mount | 235                                         | -40°C to +85°C                    | INA2143U           | INA2143U                          | Rails              |
| "         | "                   | "                                           | "                                 | "                  | INA2143U/2K5                      | Tape and Reel      |
| INA2143UA | SO-14 Surface Mount | 235                                         | -40°C to +85°C                    | INA2143UA          | INA2143UA                         | Rails              |
| II        | "                   | "                                           | "                                 | "                  | INA2143UA/2K5                     | Tape and Reel      |

NOTES: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. (2) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K5 indicates 2500 devices per reel). Ordering 2500 pieces of "INA143UA/2K5" will get a single 2500-piece Tape and Reel. For detailed Tape and Reel mechanical information, refer to Appendix B of Burr-Brown IC Data Book.

#### **PIN CONFIGURATIONS**





# TYPICAL PERFORMANCE CURVES

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15V$ , G = 10,  $R_L = 10k\Omega$  connected to ground, and reference pin connected to ground, unless otherwise noted.













5

# **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A$  = +25°C,  $V_S$  = ±15V, G = 10,  $R_L$  = 10k $\Omega$  connected to ground, and reference pin connected to ground, unless otherwise noted.













# TYPICAL PERFORMANCE CURVES (CONT)

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 15V$ , G = 10,  $R_L = 10k\Omega$  connected to ground, and reference pin connected to ground, unless otherwise noted.













# **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A$  = +25°C,  $V_S$  = ±15V, G = 10,  $R_L$  = 10k $\Omega$  connected to ground, and reference pin connected to ground, unless otherwise noted.

#### SMALL-SIGNAL STEP RESPONSE



#### LARGE-SIGNAL STEP RESPONSE



## APPLICATIONS INFORMATION

The INA143 and INA2143 are high-speed difference amplifiers suitable for a wide range of general-purpose applications. Figure 1 shows the basic G=10 configuration. The input and feedback resistors can be reversed to achieve G=0.1, as shown in Figure 2. For applications requiring G=1, the INA133 and INA2133 are recommended.

Decoupling capacitors are strongly recommended for applications with noisy or high impedance power supplies. The capacitors should be placed close to the device pins as shown in Figure 1. All circuitry is completely independent in the dual version assuring lowest crosstalk and normal behavior when one amplifier is overdriven or short-circuited.

As shown in Figure 1, the differential input signal is connected to pins 2 and 3. The source impedances connected to the inputs must be nearly equal to assure good common-mode rejection. A  $5\Omega$  mismatch in source impedance will degrade the common-mode rejection of a typical device to approximately 86dB (RTI). If the source has a known impedance mismatch, an additional resistor in series with the opposite input can be used to preserve good common-mode rejection.

The INA143's internal resistors are accurately ratio trimmed to match. That is,  $R_1/R_2$  and  $R_3/R_4$  are trimmed to equal 0.1. However, the absolute values may not be equal  $(R_1+R_2)$  may be slightly different than  $R_3+R_4$ . Thus, large series resistors on the input (greater than  $100\Omega$ ), even if well matched, will degrade common-mode rejection.



FIGURE 1. G = 10 Basic Power Supply and Signal Connections.

#### **OPERATING VOLTAGE**

The INA143 and INA2143 operate from single ( $\pm 4.5V$  to  $\pm 36V$ ) or dual ( $\pm 2.25V$  to  $\pm 18V$ ) supplies with excellent performance. Specifications are production tested with  $\pm 5V$  and  $\pm 15V$  supplies. Most behavior remains unchanged

throughout the full operating voltage range. Parameters which vary significantly with operating voltage are shown in the Typical Performance Curves.

#### **OFFSET VOLTAGE TRIM**

The INA143 and INA2143 are laser trimmed for low offset voltage and drift. Most applications require no external offset adjustment. Figure 3 shows an optional circuit for trimming the output offset voltage. The output is referred to the output reference terminal (pin 1), which is normally grounded. A voltage applied to the Ref terminal will be summed with the output signal. This can be used to null offset voltage as shown in Figure 3. The source impedance of a signal applied to the Ref terminal should be less than  $10\Omega$  to maintain good common-mode rejection.



FIGURE 2. G = 0.1 Difference Amplifier.



FIGURE 3. Offset Adjustment.





FIGURE 4. Difference Amplifier with Gain and CMR Adjust.



FIGURE 5. Precision G = -10 Inverting Amplifier.



FIGURE 6. Voltage Follower with Input Protection.



The INA143 can be combined with op amps to form a complete instrumentation amplifier with specialized performance characteristics. Burr-Brown offers many complete high performance IAs. Products with related performances are shown at the right in the table below.

| A <sub>1</sub> , A <sub>2</sub> | FEATURE                             | SIMILAR COMPLETE<br>BURR-BROWN IA |
|---------------------------------|-------------------------------------|-----------------------------------|
| OPA2227                         | Low Noise                           | INA103                            |
| OPA129                          | Ultra Low Bias Current (fA)         | INA116                            |
| OPA2277                         | Low Offset Drift, Low Noise         | INA114, INA128                    |
| OPA2130                         | Low Power, FET-Input (pA)           | INA121                            |
| OPA2234                         | Single Supply, Precision, Low Power | INA122, INA118                    |
| OPA2237                         | Single Supply, Low Power, MSOP-8    | INA122, INA126                    |

FIGURE 7. Precision Instrumentation Amplifier.



FIGURE 8. Precision Summing Amplifier.



FIGURE 9. Precision G = 11 Buffer.



INA143, INA2143

www.ti.com 18-Sep-2024

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| INA143U          | OBSOLETE | E SOIC       | D                  | 8    |                | TBD          | Call TI                       | Call TI             | -40 to 85    | INA<br>143U             |         |
| INA143U/2K5      | ACTIVE   | SOIC         | D                  | 8    | 2500           | RoHS & Green | Call TI                       | Level-3-260C-168 HR |              | INA<br>143U             | Samples |
| INA143UA         | OBSOLETE | SOIC         | D                  | 8    |                | TBD          | Call TI                       | Call TI             |              | INA<br>143U<br>A        |         |
| INA143UA/2K5     | ACTIVE   | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR |              | INA<br>143U<br>A        | Samples |
| INA2143U         | ACTIVE   | SOIC         | D                  | 14   | 50             | RoHS & Green | Call TI                       | Level-3-260C-168 HR | -55 to 125   | INA2143U<br>A           | Samples |
| INA2143UA        | ACTIVE   | SOIC         | D                  | 14   | 50             | RoHS & Green | Call TI                       | Level-3-260C-168 HR | -55 to 125   | INA2143U<br>A           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Sep-2024

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Nov-2023

#### TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA143U/2K5  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| INA143UA/2K5 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 2-Nov-2023



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA143U/2K5  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| INA143UA/2K5 | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Nov-2023

#### **TUBE**



\*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| INA143U   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| INA143UA  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| INA2143U  | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| INA2143UA | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |

# D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated