

### LM10QML Operational Amplifier and Voltage Reference

Check for Samples: LM10QML

### **FEATURES**

**Input Offset Voltage:** 2.0 mV (max) Input Offset Current: 0.7 nA (max) Input Bias Current: 20 nA (max) Reference Regulation: 0.1% (max)

Offset Voltage Drift: 2µV/°C Reference Drift: 0.002%/°C

### DESCRIPTION

The LM10 is a monolithic linear IC consisting of a precision reference, an adjustable reference buffer and an independent, high quality op amp.

The unit can operate from a total supply voltage as low as 1.1V or as high as 40V, drawing only 270µA. A complementary output stage swings within 15 mV of the supply terminals or will deliver ±20 mA output current with ±0.4V saturation. Reference output can be as low as 200 mV.

The circuit is recommended for portable equipment and is completely specified for operation from a single power cell. In contrast, high output-drive capability, both voltage and current, along with thermal overload protection, suggest it in demanding general-purpose applications.

The device is capable of operating in a floating mode, independent of fixed supplies. It can function as a remote comparator, signal conditioner, SCR controller or transmitter for analog signals, delivering the processed signal on the same line used to supply power. It is also suited for operation in a wide range of voltage- and current-regulator applications, from low voltages to several hundred volts, providing greater precision than existing ICs.

### **Connection and Functional Diagram**



Figure 1. TO Package (NEV) Package Number NEV0008A

All trademarks are the property of their respective owners.



Figure 2. Operational Amplifier Schematic — (Pin numbers are for 8-pin packages)



Figure 3. Reference and Internal Regulator Schematic — (Pin numbers are for 8-pin packages)





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Submit Documentation Feedback

Copyright © 2010–2013, Texas Instruments Incorporated



### Absolute Maximum Ratings(1)

| Total Supply Voltage                      | 45V                             |                    |       |  |  |
|-------------------------------------------|---------------------------------|--------------------|-------|--|--|
| Differential Input Voltage (2)            | ±40V                            |                    |       |  |  |
| Power Dissipation (P <sub>Dmax</sub> ) (3 | Internally Limited              |                    |       |  |  |
| Output Short-circuit Duration             | Continuous                      |                    |       |  |  |
| Storage Temperature Range                 | -55°C ≤ T <sub>A</sub> ≤ +150°C |                    |       |  |  |
| Maximum Junction Tempera                  | 150°C                           |                    |       |  |  |
| Lead Temperature (Solder                  | 300°C                           |                    |       |  |  |
| Thermal Resistance                        | $\theta_{JA}$                   | Still Air          | 150°C |  |  |
|                                           |                                 | 500LF/Min Air flow | 45°C  |  |  |
|                                           | $\theta_{	extsf{JC}}$           |                    |       |  |  |
| ESD                                       | Rating to be determined         |                    |       |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) The Input voltage can exceed the supply voltages provided that the voltage from the input to any other terminal does not exceed the maximum differential input voltage and excess dissipation is accounted for when V<sub>I</sub>< V<sub>S</sub>.
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), θ<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower..
- (4) Internal thermal limiting prevents excessive heating that could result in sudden failure, but the IC can be subjected to accelerated stress with a shorted output and worst-case conditions.

### **Quality Conformance Inspection**

Mil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp °C |
|----------|---------------------|---------|
| 1        | Static tests at     | +25     |
| 2        | Static tests at     | +125    |
| 3        | Static tests at     | -55     |
| 4        | Dynamic tests at    | +25     |
| 5        | Dynamic tests at    | +125    |
| 6        | Dynamic tests at    | -55     |
| 7        | Functional tests at | +25     |
| 8A       | Functional tests at | +125    |
| 8B       | Functional tests at | -55     |
| 9        | Switching tests at  | +25     |
| 10       | Switching tests at  | +125    |
| 11       | Switching tests at  | -55     |
| 12       | Settling time at    | +25     |
| 13       | Settling time at    | +125    |
| 14       | Settling time at    | -55     |



### **LM10H Electrical Characteristics DC Parameters**

The following conditions apply to all the following parameters, unless otherwise specified.

DC: At room temperature 1.2V  $\leq$  V<sub>S</sub>  $\leq$  45V, V<sub>S</sub>  $\leq$  V<sub>CM</sub>  $\leq$  V $\pm$  0.85V. DC: At temperature extremes 1.3V  $\leq$  V<sub>S</sub>  $\leq$  45V, V<sub>S</sub>  $\leq$  V<sub>CM</sub>  $\leq$  V $\pm$  1.0V.

| Symbol             | Parameter                 | Conditions                                                                                                  | Notes   | Min  | Max | Unit | Sub-<br>groups |
|--------------------|---------------------------|-------------------------------------------------------------------------------------------------------------|---------|------|-----|------|----------------|
|                    |                           | I 0 m A                                                                                                     |         | -2.0 | 2.0 | mV   | 1              |
|                    |                           | $I_O = 0$ mA                                                                                                |         | -3.0 | 3.0 | mV   | 2, 3           |
| V <sub>IO</sub>    | Input Offset Voltage      | $V_S = 1.2V, I_O = \pm 2mA$                                                                                 |         | -3.0 | 3.0 | mV   | 1              |
|                    | Input Offset Voltage      | $V_S = 1.3V, I_O = \pm 2mA$                                                                                 |         | -4.0 | 4.0 | mV   | 2, 3           |
|                    |                           | $V_S = 4V$ , $I_O = \pm 20$ mA                                                                              |         | -3.0 | 3.0 | mV   | 1              |
|                    |                           | $V_S = 4V$ , $I_O = \pm 15$ mA                                                                              |         | -4.0 | 4.0 | mV   | 2, 3           |
|                    | Innut Officet Current     |                                                                                                             |         | -0.7 | 0.7 | nA   | 1              |
| I <sub>IO</sub>    | Input Offset Current      |                                                                                                             |         | -1.5 | 1.5 | nA   | 2, 3           |
|                    | January Dina Commant      |                                                                                                             |         |      | 20  | nA   | 1              |
| I <sub>IB</sub>    | Input Bias Current        |                                                                                                             |         |      | 30  | nA   | 2, 3           |
| OMBB               | 0 11 1 5 : "              | V 45V 90V 1V 1940V                                                                                          |         | 93   |     | dB   | 1              |
| CMRR               | Common Mode Rejection     | $V_S = 45V, -20V \le V_{CM} \le 24.2V$                                                                      |         | 87   |     | dB   | 2, 3           |
|                    |                           | $V_S^+ = 0.85V$ ,<br>-0.35V $\ge V_S^- \ge -44.2V$                                                          |         | 90   |     | dB   | 1              |
| Denn               | Cumply Voltage Dejection  | $V_S^+ = 1V$ ,<br>-0.3V $\geq V_S^- \geq$ -44.2V                                                            |         | 84   |     | dB   | 2, 3           |
| PSRR               | Supply Voltage Rejection  | $0.85V \le V_S^+ \le 44.6V$ , $V_S^- = -0.35V$                                                              |         | 96   |     | dB   | 1              |
|                    |                           | $1V \le V_S^+ \le 44.6V$ , $V_S^- = -0.3V$                                                                  |         | 90   |     | dB   | 2, 3           |
| V <sub>RLine</sub> | Line Degulation           | 1 1 2 2                                                                                                     |         | 91   |     | dB   | 1              |
|                    | Line Regulation           | I <sub>Ref</sub> = 1mA                                                                                      |         | 85   |     | dB   | 2, 3           |
| .,                 | Load Demilation           | $V_S = 1.2V, 0 \le I_O \le 1 mA$                                                                            |         | 60   |     | dB   | 1              |
| $V_{RLoad}$        | Load Regulation           | $V_S = 1.3V, 0 \le I_O \le 1 mA$                                                                            |         | 57   |     | dB   | 2, 3           |
|                    | Cupply Current            |                                                                                                             |         |      | 400 | μΑ   | 1              |
| I <sub>S</sub>     | Supply Current            |                                                                                                             |         |      | 500 | μΑ   | 2, 3           |
|                    |                           | $V_S = \pm 20V, I_O = 0A,$                                                                                  |         | 120  |     | K    | 4              |
|                    |                           | $V_{O} = \pm 19.95V$                                                                                        |         | 80   |     | K    | 5, 6           |
|                    |                           | $V_S = \pm 2V$ , $I_O = \pm 20$ mA,<br>$V_O = \pm 1.4V$                                                     |         | 5.0  |     | K    | 4              |
| A <sub>V</sub>     | Large Signal Voltage Gain | $V_S = \pm 2V$ , $I_O = \pm 15$ mA, $V_O = \pm 1.4V$                                                        |         | 1.5  |     | K    | 5, 6           |
|                    |                           | $V_S^+ = 0.85V$ , $V_{CM} = -0.25V$<br>$V_S^- = -0.35V$ , $I_O = \pm 2mA$ ,<br>$-0.15V \le V_O \le 0.65V$ , |         | 1.5  |     | К    | 4              |
|                    |                           | $V_S^+ = 1V$ , $V_{CM} = -0.35V$<br>$V_S^- = -0.3V$ , $I_O = \pm 2mA$ ,<br>$\pm 0.05V \le V_O \le 0.65V$ ,  |         | 0.5  |     | K    | 5, 6           |
|                    |                           | $1.1V \le V_{OUT} \le 6.1V$ ,<br>-5mA $\le I_{OUT} \le -0.1$ mA                                             | See (1) | 14   |     | K    | 4              |
|                    | Shunt Gain                | $1.2V \le V_{OUT} \le 6.2V$ ,<br>-5mA $\le I_{OUT} \le -0.1$ mA                                             | See (1) | 6.0  |     | K    | 5, 6           |
| A <sub>VSH</sub>   | Shufft Gailf              | $1.4V \le V_{OUT} \le 6.4V$ ,<br>-5mA $\le I_{OUT} \le -0.1$ mA                                             | See (1) | 8.0  |     | К    | 4              |
|                    |                           | $1.4V \le V_{OUT} \le 6.4V$ ,<br>$-20mA \le I_{OUT} \le -0.1mA$                                             | See (1) | 4.0  |     | K    | 5, 6           |

<sup>(1)</sup> This defines operation in floating applications such as the bootstrapped regulator or two-wire transmitter. Output is connected to the V<sub>S</sub><sup>+</sup> terminal of the IC and input common mode is referred to V<sub>S</sub> (see Typical Applications -). Effect of larger output-voltage swings with higher load resistance can be accounted for by adding the positive-supply rejection error.



### **LM10H Electrical Characteristics DC Parameters (continued)**

The following conditions apply to all the following parameters, unless otherwise specified. DC: At room temperature 1.2V  $\leq$  V<sub>S</sub>  $\leq$  45V, V<sub>S</sub> $\leq$  V<sub>CM</sub>  $\leq$  V $\pm$  0.85V. DC: At temperature extremes 1.3V  $\leq$  V<sub>S</sub>  $\leq$  45V, V<sub>S</sub> $\leq$  V<sub>CM</sub>  $\leq$  V $\pm$  1.0V.

| Symbol             | Parameter              | Conditions                                   | Notes   | Min | Max | Unit | Sub-<br>groups |
|--------------------|------------------------|----------------------------------------------|---------|-----|-----|------|----------------|
|                    | Amplifiar Cain         | $0.2V \le V_{Ref} \le 35V$ , $I_{Ref} = 1mA$ |         | 50  |     | K    |                |
| A <sub>V</sub>     | Amplifier Gain         |                                              |         | 23  |     | K    |                |
| V <sub>Sense</sub> | Foodbook Conso Voltage | 0.2V ≤ V <sub>Ref</sub> ≤ 35V,               |         | 195 | 205 | mV   |                |
|                    | Feedback Sense Voltage | 0 ≤ I <sub>Ref</sub> ≤ 1 mA                  |         | 194 | 206 | mV   |                |
|                    | Facelle and Command    |                                              |         |     | 50  | nA   |                |
| I <sub>Sense</sub> | Feedback Current       |                                              |         |     | 65  | nA   |                |
| ٨١                 | Cumply Current Change  | 0.5V ≤ V <sub>O</sub> ≤ 25V                  |         | -75 | 75  | μΑ   |                |
| ΔI <sub>S</sub>    | Supply Current Change  | $V_S = 5V$ , $4.5V \le V_O \le 5V$           |         | -60 | 60  | μΑ   |                |
| R <sub>I</sub>     | Innut Desistance       |                                              | See (2) |     | 250 | ΚΩ   |                |
|                    | Input Resistance       |                                              | See (2) |     | 150 | ΚΩ   |                |

<sup>(2)</sup> Specified parameter, not tested,



### **Definition of Terms**

- **Input offset voltage:** That voltage which must be applied between the input terminals to bias the unloaded output in the linear region.
- **Input offset current:** The difference in the currents at the input terminals when the unloaded output is in the linear region.
- **Input bias current:** The absolute value of the average of the two input currents.
- **Input resistance:** The ratio of the change in input voltage to the change in input current on either input with the other grounded.
- **Large signal voltage gain:** The ratio of the specified output voltage swing to the change in differential input voltage required to produce it.
- **Shunt gain:** The ratio of the specified output voltage swing to the change in differential input voltage required to produce it with the output tied to the V<sub>S</sub><sup>+</sup> terminal of the IC. The load and power source are connected between the V<sub>S</sub><sup>+</sup> and V<sub>S</sub><sup>-</sup> terminals, and input common-mode is referred to the V<sub>S</sub><sup>-</sup> terminal.
- **Common-mode rejection:** The ratio of the input voltage range to the change in offset voltage between the extremes.
- **Supply-voltage rejection:** The ratio of the specified supply-voltage change to the change in offset voltage between the extremes.
- Line regulation: The average change in reference output voltage over the specified supply voltage range.
- Load regulation: The change in reference output voltage from no load to that load specified.
- **Feedback sense voltage:** The voltage, referred to V<sub>S</sub>, on the reference feedback terminal while operating in regulation.
- **Reference amplifier gain:** The ratio of the specified reference output change to the change in feedback sense voltage required to produce it.
- Feedback current: The absolute value of the current at the feedback terminal when operating in regulation.
- **Supply current:** The current required from the power source to operate the amplifier and reference with their outputs unloaded and operating in the linear range.



### **Typical Performance Characteristics (Op Amp)**















# Typical Performance Characteristics (Op Amp) (continued) Output Saturation Output Saturation





Figure 11.





Figure 13.







### Typical Performance Characteristics (Op Amp) (continued)







Comparator Response Time For Various Input Overdrives



Figure 20.



Large Signal Response



Comparator Response Time For Various Input Overdrives



Figure 21.



### Typical Performance Characteristics (Op Amp) (continued)



Figure 22.









Figure 25.



Submit Documentation Feedback

Copyright © 2010–2013, Texas Instruments Incorporated



INPUT VOLTAGE CHANGE (mV)

0.2

0.6

0.8

-1.0

2

# Typical Performance Characteristics (Op Amp) (continued) Shunt Gain







OUTPUT VOLTAGE (V) Figure 30.

5





Figure 29.



Figure 31.





### **Typical Performance Characteristics (Reference)**



Figure 34.









Figure 39.

Submit Documentation Feedback

Copyright © 2010–2013, Texas Instruments Incorporated



### **Typical Applications**

Circuit descriptions available in application note AN-211 (SNOA638). (Pin numbers are for devices in 8-pin packages)

### **Op Amp Offset Adjustment**

### Standard



### **Limited Range**



## Limited Range With Boosted Reference



### **Positive Regulators**

Use only electrolytic output capacitors.

Copyright © 2010–2013, Texas Instruments Incorporated



### Low Voltage

### C1 0.01µF R1 28K V<sub>IN</sub> > 3.2V 28K V<sub>OUT</sub> R2 2K 3 4 8

### **Best Regulation**



### **Zero Output**



### Use only electrolytic output capacitors.

### **Current Regulator**



### **Shunt Regulator**



Required For Capacitive Loading







### \*Electrolytic

### **Laboratory Power Supply**



 $V_0=10^{-4}$  R3



$$V_{OUT} = \frac{R2}{R1}V_{REF}$$



# Protected HV Regulator R5 200 10W D2 2N3439 D5 1N4002 D6 750 NA ≤ lour ≤ 250V SmA ≤ lour ≤ 150 mA Flame Detector Protected HV Regulator 280V ≤ V<sub>IN</sub> ≤ 350V D5 1N4002 D6 2N2222 R3 1.2 Vour = 250V SmA ≤ lour ≤ 150 mA

\*800°C Threshold Is Established By Connecting Balance To  $V_{\text{Ref}}$ .

PLATINUM\* RHODIUM ( PROBE

# Light Level Sensor

TO MOS OR

### \*Provides Hysteresis





### Remote Thermocouple Amplifier



### **Transmitter for Bridge Sensor**



### **Precision Thermocouple Transmitter**



10 mA  $\leq$  I<sub>OUT</sub> $\leq$ 50 mA 500°C  $\leq$  T<sub>P</sub>  $\leq$  1500°C

\*Gain Trim



### **Resistance Thermometer Transmitter**



### **Optical Pyrometer**



††Level-shift Trim
\*Scale Factor Trim
†Copper Wire Wound

1 mA $\leq$ I $_{OUT}\leq$ 5 mA

$$0.01 \le \frac{I_{D2}}{I_{D1}} \le 100$$



### Thermocouple Transmitter



 $200^{\circ}C \le T_p \le 700^{\circ}C$ 1 mA $\le I_{OUT} \le 5$  mA †Gain Trim

### **Logarithmic Light Sensor**



1 mA  $\leq$  I<sub>OUT</sub> $\leq$ 5 mA  $\ddagger$ 50  $\mu$ A  $\leq$  I<sub>D</sub>  $\leq$  500  $\mu$ A ††Center Scale Trim †Scale Factor Trim \*Copper Wire Wound

Copyright © 2010–2013, Texas Instruments Incorporated







### **Battery-threshold Indicator**



### Single-cell Voltage Monitor



### **Double-ended Voltage Monitor**



Flashes Above 1.2V Rate Increases With Voltage

Flash Rate Increases Above 6V and Below 15V

### **Meter Amplifier**



Input 10 mV, 100nA Full-Scale





\*Trim For Span †Trim For Zero



 $1 \le \lambda/\lambda_0 \le 10^5$ 



### Microphone Amplifier



 $\rm Z_{OUT} \sim 680\Omega$  @ 5 kHz  $\rm A_{V} \leq 1k$   $\rm f_{1} \sim 100$  Hz  $\rm f_{2} \sim 5$  kHz  $\rm R_{L} \sim 500$  \*Max Gain Trim

### Isolated Voltage Sensor



†Controls "Loop Gain"
\*Optional Frequency Shaping



### Light-level Controller



Circuit descriptions available in application note AN-211 (SNOA638).

### **APPLICATION HINTS**

With heavy amplifier loading to  $V_S^-$ , resistance drops in the  $V_S^-$  lead can adversely affect reference regulation. Lead resistance can approach  $1\Omega$ . Therefore, the common to the reference circuitry should be connected as close as possible to the package.



### **Table 1. Revision History**

| Date Released | Revision | Section                         | Changes                                                                            |
|---------------|----------|---------------------------------|------------------------------------------------------------------------------------|
| 10/26/2010    | А        | New release to corporate format | 1 MDS converted to standard corporate format.<br>MNLM10-X Rev 0AL will be archived |
| 03/26/2013    | Α        | All sections                    | Changed layout of National Data Sheet to TI format                                 |

www.ti.com 13-Apr-2023

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp    | Op Temp (°C) | Device Marking<br>(4/5)                                                        | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|------------------|--------------|--------------------------------------------------------------------------------|---------|
| 5962-8760401GA   | ACTIVE | TO-CAN       | LMG                | 8    | 20             | RoHS & Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | (LM10H/883, LM158H<br>)<br>5962-8760401GA Q A<br>CO<br>5962-8760401GA Q ><br>T | Samples |
| LM10H/883        | ACTIVE | TO-CAN       | LMG                | 8    | 20             | RoHS & Green | Call TI                       | Level-1-NA-UNLIM | -55 to 125   | (LM10H/883, LM158H<br>)<br>5962-8760401GA Q A<br>CO<br>5962-8760401GA Q ><br>T | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



### PACKAGE OPTION ADDENDUM

www.ti.com 13-Apr-2023

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 5-Jan-2022

### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device         | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| 5962-8760401GA | LMG             | TO-CAN          | 8    | 20  | 2 X 10               | 150                        | 126.49 | 61.98     | 8890       | 11.18      | 12.95      | 18.54      |
| LM10H/883      | LMG             | TO-CAN          | 8    | 20  | 2 X 10               | 150                        | 126.49 | 61.98     | 8890       | 11.18      | 12.95      | 18.54      |

TRANSISTOR OUTLINE



### NOTES:

- 1. All linear dimensions are in millimeters [inches]. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



TRANSISTOR OUTLINE



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated