# Triple, Ultra-Wideband, Current-Feedback OPERATIONAL AMPLIFIER with Disable 

## FEATURES

- 900 MHz BANDWIDTH, GAIN $=+2 \mathrm{~V} / \mathrm{V}$
- 450 MHz BANDWIDTH, GAIN $=+8 \mathrm{~V} / \mathrm{V}$
- WIDE OUTPUT VOLTAGE SWING: $\pm 4 V$
- ULTRA-HIGH SLEW RATE: 4300V/ $\mu \mathrm{s}$
- 3RD-ORDER INTERCEPT: > 35dBm (f $<40 \mathrm{MHz}$ )
- LOW $1.8 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ VOLTAGE NOISE
- $\pm 120 \mathrm{~mA}$ OUTPUT CURRENT DRIVE
- $12.9 \mathrm{~mA} / \mathrm{Ch}$ SUPPLY CURRENT ( $\pm 5 \mathrm{~V}$ )
- LOW 0.1mA/Ch DISABLE CURRENT
- 3.5V to 12V SINGLE-SUPPLY OPERATION
- $\pm 1.75 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ SPLIT-SUPPLY OPERATION


## APPLICATIONS

- BROADBAND VIDEO LINE DRIVERS
- VERY WIDEBAND ADC DRIVERS
- HIGH BANDWIDTH INSTRUMENTATION AMPLIFIERS
- HIGH-SPEED IMAGING
- ACTIVE FILTERS
- ARB WAVEFORM OUTPUT DRIVERS


Figure 1. Typical RGB Input/Output Buffer Application

## DESCRIPTION

The OPA3695 is a triple, very high bandwidth, current-feedback op amp that combines an exceptional $4300 \mathrm{~V} / \mu$ s slew rate and a very high 900 MHz bandwidth ( $\mathrm{G}=+2 \mathrm{~V} / \mathrm{V}$ ) to provide an amplifier that is ideal for the most demanding video applications. The device versatility is enhanced with a low $1.8 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ input voltage noise and an output stage that can swing within 1 V from the supply rail to deliver a high dynamic range signal, making it well-suited for analog-to-digital converter (ADC) front-ends or digital-to-analog converter (DAC) output buffering. Optimized for high gain operation, the OPA3695 is also well-suited for buffering surface acoustic wave (SAW) filters in an intermediate frequency (IF) system.

The low 12.9 mA /channel supply current is precisely trimmed at $+25^{\circ} \mathrm{C}$. This trim, along with a low temperature drift, gives low system power over temperature. System power may be further reduced using the Disable control pin. Leaving this pin open, or holding it high, gives normal operation. If pulled low, the OPA3695 supply current drops to $100 \mu \mathrm{~A} /$ channel. This power-saving feature, along with exceptional single +5 V operation, makes the OPA3695 a good fit for low-power applications that require very high performance. The OPA3695 is available in an SSOP-16 package.

OPA3695 RELATED PRODUCTS

| SINGLES | DUALS | TRIPLES |
| :---: | :---: | :---: |
| OPA695 | OPA2695 | OPA3695 |
| OPA691 | OPA2691 | OPA3691 |
| OPA692 | OHS3202 | OPA3692 |
| OPA693 | - | OPA3693 |
| OPA694 | OPA2694 | - |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE | PACKAGE <br> DESIGNATOR | SPECIFIED <br> TEMPERATURE <br> RANGE | PACKAGE <br> MARKING | ORDERING <br> NUMBER | TRANSPORT MEDIA, <br> QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA3695 | SSOP-16 | DBQ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | OPA3695 | OPA3695IDBQ | Rails, 75 |
|  | OPA3695IDBQR | Tape and Reel, 3000 |  |  |  |  |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

Over operating free-air temperature range (unless otherwise noted).

|  |  | OPA3695 | UNIT |
| :---: | :---: | :---: | :---: |
| Power supp |  | $\pm 6.5$ | $\mathrm{V}_{\mathrm{DC}}$ |
| Internal pow | ipation | See Thern |  |
| Differential | oltage | $\pm 1.2$ | V |
| Input comm | voltage range |  |  |
| Storage tem | re range: DBQ | -65 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead tempe | (soldering, 10s) | +300 | ${ }^{\circ} \mathrm{C}$ |
| Junction tem | re ( $\mathrm{T}_{\mathrm{J}}$ ) | +125 | ${ }^{\circ} \mathrm{C}$ |
|  | Human body model (HBM) | 1500 | V |
| ESD rating | Charge device model (CDM) | 1000 | V |
|  | Machine model (MM) | 100 | V |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these and any other conditions beyond those specified is not supported.

PARAMETER INFORMATION


## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$

## Boldface limits are tested at $+\mathbf{2 5}{ }^{\circ} \mathrm{C}$.

At $R_{F}=402 \Omega, R_{L}=100 \Omega$, and $G=+8$, unless otherwise noted.

(1) Test levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
(2) Junction temperature $=$ ambient for $+25^{\circ} \mathrm{C}$ specifications.
(3) Junction temperature $=$ ambient at low temperature limits; junction temperature $=$ ambient $+48^{\circ} \mathrm{C}$ at high temperature limit for over temperature specifications.
(4) Current is considered positive out of pin.
(5) Tested $<3 \mathrm{~dB}$ below minimum specified CMRR at $\pm$ CMIR limits.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ (continued)

## Boldface limits are tested at $+25^{\circ} \mathrm{C}$.

At $R_{F}=402 \Omega, R_{L}=100 \Omega$, and $G=+8$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA3695 |  |  |  |  |  | $\begin{gathered} \text { TEST }^{(1)} \\ \text { LEVEL }^{(1)} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP <br> $+25^{\circ} \mathrm{C}$ | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  |  | + $25^{\circ}{ }^{(2)}$ | $0^{0^{\circ} \mathrm{C} \text { to }}{70^{\circ}{ }^{3}}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C}^{(3)} \end{aligned}$ | UNITS | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ |  |
| OUTPUT |  |  |  |  |  |  |  |  |
| Voltage output swing | No load | $\pm 4.0$ | $\pm 3.9$ | $\pm 3.8$ | $\pm 3.8$ | v | min | A |
|  | $100 \Omega$ load | $\pm 3.9$ | $\pm 3.7$ | $\pm 3.7$ | $\pm 3.6$ | v | min | A |
| Current output, sourcing | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | +120 | +90 | +80 | +70 | mA | min | A |
| Current output, sinking | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | -120 | -90 | -80 | -70 | mA | min | A |
| Closed-loop output impedance | $G=+2, f=10 \mathrm{MHz}$ | 0.3 |  |  |  | $\Omega$ | typ | C |
| DISABLE (Disabled LOW) |  |  |  |  |  |  |  |  |
| Power-down supply current (+V ${ }_{\text {S }}$ ) | Per channel, $\mathrm{V}_{\overline{\text { DIS }}}=0 \mathrm{~V}$ | -100 | -170 | -187 | -194 | $\mu \mathrm{A}$ | max | A |
| Disable time | $\mathrm{V}_{\text {IN }}= \pm 0.25 \mathrm{~V}_{\text {DC }}$ | 1 |  |  |  | $\mu \mathrm{s}$ | typ | C |
| Enable time | $\mathrm{V}_{\mathrm{IN}}= \pm 0.25 \mathrm{~V}_{\text {DC }}$ | 25 |  |  |  | ns | typ | C |
| Off isolation | $\mathrm{G}=+8,10 \mathrm{MHz}$ | 77 |  |  |  | dB | typ | c |
| Output capacitance in disable |  | 4 |  |  |  | pF | typ | c |
| Turn-on glitch | $\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | $\pm 100$ |  |  |  | mV | typ | c |
| Turn-off glitch | $G=+2, R_{L}=150 \Omega, V_{I N}=0 \mathrm{~V}$ | $\pm 20$ |  |  |  | mV | typ | C |
| Enable voltage |  | 3.3 | 3.5 | 3.6 | 3.7 | v | min | A |
| Disable voltage |  | 1.8 | 1.7 | 1.6 | 1.5 | v | max | A |
| Control pin input bias current ( $\overline{\mathrm{DIS}}$ ) | $\mathrm{V}_{\overline{\text { DIS }}}=0 \mathrm{~V}$ | 75 | 130 | 143 | 150 | $\mu \mathrm{A}$ | max | A |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Specified operating voltage |  | $\pm 5$ |  |  |  | v | typ | C |
| Maximum operating voltage range |  |  | $\pm 6$ |  |  | V | max | A |
| Minimum operating voltage range |  |  | $\pm 1.75$ | $\pm 1.8$ | $\pm 1.9$ | V | min | B |
| Maximum quiescent current | Per channel, $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ | 12.9 | 13.4 | 13.8 | 14.2 | mA | max | A |
| Minimum quiescent current | Per channel, $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ | 12.9 | 12.1 | 11.4 | 10.6 | mA | min | A |
| Power-supply rejection ratio (-PSRR) | Input-referred | 55 | 51 | 48 | 48 | dB | min | A |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specification: IDBQ |  | -40 to +85 |  |  |  | ${ }^{\circ} \mathrm{C}$ | typ | c |
| Thermal resistance, $\theta_{\mathrm{JA}}$ | Junction-to-ambient |  |  |  |  |  |  |  |
| DBQ SSOP-16 |  | 80 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | typ | c |

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$

## Boldface limits are tested at $+25^{\circ} \mathrm{C}$.

At $R_{F}=348 \Omega, R_{L}=100 \Omega$ to 2.5 V , and $G=+8$, unless otherwise noted.

(1) Test levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
(2) Junction temperature $=$ ambient for $+25^{\circ} \mathrm{C}$ specifications.
(3) Junction temperature $=$ ambient at low temperature limits; junction temperature $=$ ambient $+21^{\circ} \mathrm{C}$ at high temperature limit for over temperature specifications.
(4) Current is considered positive out of pin.
(5) Tested $<3 \mathrm{~dB}$ below minimum specified CMRR at $\pm$ CMIR limits.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}$ (continued)

## Boldface limits are tested at $+25^{\circ} \mathrm{C}$.

At $R_{F}=348 \Omega, R_{L}=100 \Omega$ to 2.5 V , and $G=+8$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA3695 |  |  |  |  |  | $\begin{gathered} \text { TEST }^{\text {LEVEL }}{ }^{(1)} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  | +25 ${ }^{\circ} \mathrm{C}$ | +25 ${ }^{\circ} \mathrm{C}^{(2)}$ | $\begin{aligned} & 0{ }^{\circ} \mathrm{C} \text { to } \\ & 70^{\circ} C^{3} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C}^{(3)} \end{aligned}$ | UNITS | MIN/ MAX |  |
| OUTPUT |  |  |  |  |  |  |  |  |
| Most positive output voltage | No load | 4.2 | 4.0 | 3.9 | 3.8 | $v$ | min | A |
|  | $R_{L}=100 \Omega$ load to 2.5 V | 4.0 | 3.9 | 3.8 | 3.7 | v | min | A |
| Least positive output voltage | No load | 0.9 | 1.0 | 1.1 | 1.2 | v | max | A |
|  | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ load to 2.5 V | 1.0 | 1.1 | 1.2 | 1.3 | v | max | A |
| Current output, sourcing | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | +90 | +70 | +67 | +66 | mA | min | A |
| Current output, sinking | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | -90 | -70 | -67 | -66 | mA | min | A |
| Closed-loop output impedance | $\mathrm{G}=+2, \mathrm{f}=100 \mathrm{kHz}$ | 0.05 |  |  |  | $\Omega$ | typ | C |
| DISABLE (Disabled LOW) |  |  |  |  |  |  |  |  |
| Power-down supply current ( $+\mathrm{V}_{\mathrm{S}}$ ) | Per channel, $\mathrm{V}_{\overline{\mathrm{DIS}}}=0 \mathrm{~V}$ | -100 | -160 | -177 | -180 | $\mu \mathrm{A}$ | max | c |
| Disable time |  | 1 |  |  |  | $\mu \mathrm{s}$ | typ | c |
| Enable time |  | 25 |  |  |  | ns | typ | c |
| Off isolation | $\mathrm{G}=+8,10 \mathrm{MHz}$ | 70 |  |  |  | dB | typ | c |
| Output capacitance in disable |  | 4 |  |  |  | pF | typ | C |
| Turn-on glitch | $G=+2, R_{L}=150 \Omega, V_{I N}=2.5 \mathrm{~V}$ | $\pm 100$ |  |  |  | mV | typ | c |
| Turn-off glitch | $G=+2, R_{L}=150 \Omega, V_{I N}=2.5 \mathrm{~V}$ | $\pm 20$ |  |  |  | mV | typ | C |
| Enable voltage |  | 3.3 | 3.5 | 3.6 | 3.7 | V | min | A |
| Disable voltage |  | 1.8 | 1.7 | 1.6 | 1.5 | v | max | A |
| Control pin input bias current ( $\overline{\mathrm{DIS}}$ ) | $V_{\overline{\text { DIS }}}=0 \mathrm{~V}$ | 75 | 130 | 143 | 149 | $\mu \mathrm{A}$ | max | C |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Specified single-supply operating voltage |  | 5 |  |  |  | V | typ | C |
| Maximum single-supply operating voltage range |  |  | 12 |  |  | v | max | A |
| Minimum operating voltage range |  |  | 3.5 | 3.6 | 3.8 | v | min | B |
| Maximum quiescent current | Per channel, $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ | 11.4 | 12.1 | 12.6 | 13.0 | mA | max | A |
| Minimum quiescent current | Per channel, $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ | 11.4 | 10.6 | 9.1 | 8.8 | mA | min | A |
| Power-supply rejection ratio (-PSRR) | Input-referred |  |  |  |  |  | typ | C |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specification: IDBQ |  | -40 to +85 |  |  |  | ${ }^{\circ} \mathrm{C}$ | typ | c |
| Thermal resistance, $\theta_{\mathrm{JA}}$ | Junction-to-ambient |  |  |  |  |  |  |  |
| DBQ SSOP-16 |  | 80 |  |  |  | ºC/W | typ | C |

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$
At $R_{F}=402 \Omega, R_{L}=100 \Omega$, and $G=+8$, unless otherwise noted.


Figure 2.
GAIN OF +8, LARGE-SIGNAL FREQUENCY RESPONSE


Figure 4.


Figure 6.

GAIN OF +2, LARGE-SIGNAL FREQUENCY RESPONSE


Figure 3.
NONINVERTING SMALL-SIGNAL PULSE RESPONSE


Figure 5.


Figure 7.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)

At $R_{F}=402 \Omega, R_{L}=100 \Omega$, and $G=+8$, unless otherwise noted.


Figure 8.


Figure 10.


Figure 12.


Figure 9.
10MHz HARMONIC DISTORTION vs NONINVERTING GAIN


Figure 11.
10MHz HARMONIC DISTORTION vs SUPPLY VOLTAGE


Figure 13.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ (continued)

At $R_{F}=402 \Omega, R_{L}=100 \Omega$, and $G=+8$, unless otherwise noted.


Figure 14.
10MHz HARMONIC DISTORTION vs INVERTING GAIN


Figure 16.


Figure 18.


Figure 15.
TWO-TONE, 3RD-ORDER INTERMODULATION INTERCEPT


Figure 17.


Figure 19.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ (continued)
At $R_{F}=402 \Omega, R_{L}=100 \Omega$, and $G=+8$, unless otherwise noted.


Figure 20.


Figure 22.

DIFFERENTIAL GAIN AND PHASE vs


Figure 21.
FREQUENCY RESPONSE vs CAPACITIVE LOAD


Figure 23.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$
At $R_{F}=348 \Omega, R_{L}=100 \Omega$ to 2.5 V , and $G=+8$, unless otherwise noted.


Figure 26.



Figure 25.


Figure 27.


Figure 29.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=\boldsymbol{+ 5 V}$ (continued)
At $R_{F}=348 \Omega, R_{L}=100 \Omega$ to 2.5 V , and $G=+8$, unless otherwise noted.


Figure 30.


Figure 32.

10MHz HARMONIC DISTORTION vs LOAD RESISTANCE


Figure 31.
RECOMMENDED RS ${ }^{\text {vs CAPACITIVE LOAD }}$


Figure 33.


Figure 34.

## APPLICATION INFORMATION

## WIDEBAND BUFFER OPERATION

The OPA3695 gives the exceptional ac performance of a wideband current-feedback op amp with a highly linear output stage. Requiring only $12.9 \mathrm{~mA} /$ channel supply current, the OPA3695 achieves a 900 MHz small-signal bandwidth ( $\mathrm{G}=+2 \mathrm{~V} / \mathrm{V}$ ); the high slew rate capability of up to $4300 \mathrm{~V} /$ us supports a 600 MHz $2 \mathrm{~V}_{\text {Pp }}$ large signal into a $100 \Omega$ load. The low output headroom of 1 V from either supply in a very high-speed amplifier gives very good single +5 V operation. The OPA3695 delivers a $2 \mathrm{~V}_{\mathrm{PP}}$ swing with greater than 400 MHz bandwidth operating on a single +5 V supply. The primary advantage of a current-feedback video buffer (as opposed to a slew-enhanced, low-gain, stable voltage-feedback implementation) is a higher slew rate with lower quiescent power and output noise.

Figure 35 shows the dc-coupled, noninverting, dual power-supply circuit configuration used as the basis for the $\pm 5 \mathrm{~V}$ Electrical Characteristics table and Typical Characteristics curves. For test purposes, the input impedance is set to $50 \Omega$ with a resistor to ground; the output impedance is set to $50 \Omega$ with a series output resistor. Voltage swings reported in the specifications are taken directly at the input and output pins while load powers (dBm) are defined at a matched $50 \Omega$ load. For the circuit of Figure 35, the total effective amplifier loading is $100 \Omega \|\left(\mathrm{R}_{\mathrm{F}}+\mathrm{R}_{\mathrm{G}}\right)$. For example, with a gain of $+2 \mathrm{~V} / \mathrm{V}$ with $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$ equal to $604 \Omega$, the equivalent amplifier loading is $100 \Omega$ || $1208 \Omega=92.3 \Omega$. The disable control line (DIS) is typically left open to ensure normal amplifier operation. Note that while most of the information presented in this data sheet was characterized with $100 \Omega$ loading, performance with a standard video loading of $150 \Omega$ has negligible impact on performance. Any changes in performance are typically improved over $100 \Omega$ loading because of lower output current demands.


Figure 35. DC-Coupled, Noninverting, Bipolar-Supply, Specification and Test Circuit

Figure 36 illustrates the dc-coupled, inverting configuration used as the basis of the Inverting Typical Characteristic curves. Inverting operation offers several performance benefits. Since there is no common-mode signal across the input stage, the slew rate for inverting operation is higher and the distortion performance is slightly improved. An additional input resistor, $\mathrm{R}_{\mathrm{M}}$, is included in Figure 36 to set the input impedance equal to $50 \Omega$. The parallel combination of $R_{M}$ and $R_{G}$ sets the input impedance. Both the noninverting and inverting applications of Figure 35 and Figure 36 benefit from optimizing the feedback resistor ( $\mathrm{R}_{\mathrm{F}}$ ) value for bandwidth (see the discussion in the Gain Setting section). The typical design sequence is to select the $R_{F}$ value for best bandwidth, set $R_{G}$ for the gain, and then set $R_{M}$ for the desired input impedance. As the gain increases for the inverting configuration, a point is reached where $R_{G}$ equals $50 \Omega$ and $R_{M}$ is removed; thus, the input match is set by $R_{G}$ only. With $R_{G}$ fixed to achieve an input match to $50 \Omega, R_{F}$ is simply increased to increase gain. This approach, however, quickly reduces the achievable bandwidth at such high gains. For gains greater than $10 \mathrm{~V} / \mathrm{V}$, noninverting operation is recommended to maintain broader bandwidth.


Figure 36. DC-Coupled, Inverting, Bipolar-Supply, Specification and Test Circuit

Notice that in this configuration (shown in Figure 36), the noninverting input is tied directly to ground. Because the internal design for the OPA3695 is current-feedback, trying to achieve improved dc accuracy by including a resistor on the noninverting input to ground is ineffective. Using a direct short to ground on the noninverting input reduces both the contribution of the dc bias current and the noise current to the output error. While the external $R_{M}$ is used here to match with the $50 \Omega$ source from the test equipment, the input impedance in this configuration is limited to the $R_{G}$ resistor. Removing $R_{M}$ does not strongly impact the dc operating point because the short on the noninverting input of Figure 36 provides the dc operating voltage. This application of the OPA3695 provides a very broadband, high-output signal inverter.

## SINGLE-SUPPLY OPERATION

The OPA3695 may be used over a single-supply range of +3.5 V to +12 V . Though not a rail-to-rail output design, the OPA3695 requires minimal input and output voltage headroom compared to other very-wideband video buffer amplifiers. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the useable voltage ranges at both the input and the output.
The circuit of Figure 37 shows the single-supply ac-coupled, gain of $+8 \mathrm{~V} / \mathrm{V}$, video buffer circuit used as the basis for the Electrical Characteristics table and Typical Characteristics curves. The circuit of Figure 37 establishes an input midpoint bias using a
simple resistive divider from the +5 V supply (two $604 \Omega$ resistors). The input signal is then ac-coupled into this midpoint voltage bias. The input voltage can swing to within 1.6 V of either supply pin, giving a $1.8 \mathrm{~V}_{\mathrm{PP}}$ input signal range centered between the supply pins. The input impedance matching resistor ( $60.4 \Omega$ ) used for testing is adjusted to give a $50 \Omega$ input match when the parallel combination of the biasing divider network is included. The gain resistor $\left(R_{G}\right)$ is ac-coupled, giving the circuit a dc gain of $+1 \mathrm{~V} / \mathrm{V}$, which puts the input dc bias voltage ( 2.5 V ) on the output as well. Again, on a single +5 V supply, the output voltage can swing to within 1 V of either supply pin while delivering $\pm 90 \mathrm{~mA}$ output current. A demanding $100 \Omega$ load to a midpoint bias is used in this characterization circuit. The new output stage used in the OPA3695 can deliver large bipolar output current into this midpoint load with minimal crossover distortion, as illustrated by the +5 V supply, third-harmonic distortion plots.


Figure 37. AC-Coupled, $G=+8 \mathrm{~V} / \mathrm{V}$, Single-Supply Specification and Test Circuit

While the circuit of Figure 37 shows +5 V single-supply operation, this same circuit may be used for single supplies that range as high as +12 V nominal. The noninverting input bias resistors are relatively low in Figure 37 to minimize output dc offset as a result of noninverting input bias current. At higher signal-supply voltages, these resistors should be increased in order to limit the added supply current drawn through this path.

Figure 38 shows the ac-coupled, $G=+2 \mathrm{~V} / \mathrm{V}$, single-supply specification and test circuit. Once again, the noninverting input is dc-biased at midsupply to put that same $\mathrm{V}_{\mathrm{s}} / 2$ at the output pin.


Figure 38. AC-Coupled, G = +2V/V, Single-Supply Specification and Test Circuit

## HIGH-FREQUENCY ACTIVE FILTERS

The extremely wide bandwidth of the OPA3695 allows an extensive range of active filter topologies to be implemented with minimal amplifier bandwidth interaction in the filter shape. While Sallen-Key filters work very well with current-feedback amplifiers, the use of multiple feedback (MFB) filters is not recommended because an MFB filter places a capacitor in the feedback path which in turn eliminates compensation and results in an oscillator. In general, given a desired filter $\omega_{0}$, the amplifier should have a minimum of $10 \mathrm{X} \omega_{0}$ to minimize filter interaction with the amplifier frequency response. Figure 39 illustrates an example gain of +2 line driver using the OPA3695 that incorporates a 40 MHz low-pass Butterworth response with only a few external components. The filter resistor values have been adjusted slightly here from an ideal filter analysis to account for parasitic effects.


Figure 39. Line Driver with 40MHz Low-Pass Active Filter

This type of filter depends on a low output impedance from the amplifier through very high frequencies to continue to provide an increasing attenuation with frequency. As the amplifier output impedance rises with frequency, any input signal or noise starts to feed directly through to the output via the feedback capacitor. Because the OPA3695 used in Figure 39 has a 900 MHz bandwidth, the active filter continues to roll-off through frequencies that exceed 200 MHz . Figure 40 shows the frequency response for the filter of Figure 39, where the desired 40 MHz cutoff is achieved and a $40 \mathrm{~dB} / \mathrm{dec}$ roll-off is held through very high frequencies.


Figure 40. 40MHz Low-Pass Active Filter Response

## HIGH-SPEED INSTRUMENTATION AMPLIFIER

Figure 41 shows an instrumentation amplifier circuit based on the OPA3695. Because all three amplifiers are on the same silicon die, the offset matching between inputs makes this configuration an attractive input stage for this application. The differential-to-single-ended gain for this circuit is $2 \mathrm{~V} / \mathrm{V}$. The inputs are high-impedance, with only 1.2 pF to ground at each input. The loads on the OPA3695 outputs are equal for the best harmonic distortion possible.


Figure 41. High-Speed Instrumentation Amplifier

## MULTIPLEXED CONVERTER DRIVER

The converter driver in Figure 42 multiplexes among the three input signals with gains of $+2 \mathrm{~V} / \mathrm{V},+4 \mathrm{~V} / \mathrm{V}$, and $+8 \mathrm{~V} / \mathrm{V}$. The OPA3695 enable and disable times support multiplexing among video signals. The make-before-break disable characteristic of the OPA3695 ensures that the output is always under control. To avoid large switching glitches, it is best to switch when the signal on the amplifier inputs are very close to each other.
The voltage difference appearing between the inverting node and the noninverting node should not exceed $\pm 1.2 \mathrm{~V}$. This difference can occur when the individual amplifier is disabled and a voltage is applied at the summing node of the three amplifiers. The resulting inverting node voltage of the disabled amplifier is easily calculated by using simple resistor voltage divider methods. In general, as the gain of the amplifier increases, the less impact this issue has on the system because of the increased $R_{F} / R_{G}$ ratio.
The output resistors isolate the outputs from each other when switching between channels. The feedback network of the disabled channels forms part of the load seen by the enabled amplifier, attenuating the signal slightly.


Figure 42. Multiplexed Converter Driver

## DESIGN-IN TOOLS

## DEMONSTRATION BOARDS

A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the OPA3695. The fixture is offered free of charge as an unpopulated PCB, delivered with a user's guide. The summary information for this fixture is shown in Table 1.

Table 1. Demonstration Fixture

| PRODUCT | PACKAGE | ORDERING <br> NUMBER | LITERATURE <br> NUMBER |
| :---: | :---: | :---: | :---: |
| OPA3695IDBQ, <br> noninverting | SSOP-16 | DEM-OPA-SSOP-3C | SBOU047 |
| OPA3695IDBQ, <br> inverting | SSOP-16 | DEM-OPA-SSOP-3D | SBOU046 |

The demonstration fixture can be requested at the Texas Instruments web site (www.ti.com) through the OPA3695 product folder.

## OPERATING SUGGESTIONS

## GAIN SETTING

Similar to other current-feedback amplifiers, the OPA3695 compensation is dictated by the feedback resistor- $R_{F}$. As the resistance increases, more compensation is added to the amplifier. It is important to realize that increasing the resistance too far is not recommended because this increase causes a zero to form on the inverting input as a result of stray capacitance. In general, $\mathrm{R}_{\mathrm{F}}$ should not exceed $1.5 \mathrm{k} \Omega$ to $2 \mathrm{k} \Omega$, or else stability is a concern. Table 2 shows the recommended feedback values for common gain settings. These values are a good starting point; fine tuning of the resistor value(s) should be done to account for individual PCB designs and other factors.

Table 2. Recommended Feedback Resistor- $\mathbf{R}_{F}$

| GAIN (V/V) | $\mathbf{\pm 5 V}$ OR 10V <br> SUPPLY | $\mathbf{\pm 2 . 5 V}$ OR 5V <br> SUPPLY |
| :---: | :---: | :---: |
| +1 | $909 \Omega$ | $750 \Omega$ |
| $+2,-1$ | $604 \Omega$ | $499 \Omega$ |
| +4 | $511 \Omega$ | $453 \Omega$ |
| +8 | $402 \Omega$ | $348 \Omega$ |
| +16 | $249 \Omega$ | $162 \Omega$ |

## OUTPUT CURRENT AND VOLTAGE

The OPA3695 provides output voltage and current capabilities that can easily support multiple video loads and/or $100 \Omega$ loads with very low distortion. Under no-load conditions at $+25^{\circ} \mathrm{C}$, the output voltage typically swings to 1 V of either supply rail. Into a $15 \Omega$ load (the minimum tested load), it is tested to deliver $\pm 120 \mathrm{~mA}$.

The specifications described above, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage $\times$ current, or $V$-I product, which is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot (Figure 18) in the Typical Characteristics. The X - and Y -axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA3695 output drive capabilities, noting that the graph is bounded by a Safe Operating Area of 1W maximum internal power dissipation. Superimposing resistor load lines onto the plot shows that the OPA3695 can drive $\pm 3.4 \mathrm{~V}$ into $20 \Omega$ or $\pm 3.7 \mathrm{~V}$ into $50 \Omega$ without exceeding either the output capabilities or the 1W dissipation limit. A $100 \Omega$ load line (the standard test-circuit load) shows full $\pm 3.8 \mathrm{~V}$ output swing capability, as shown in the yypical Characteristics.
The minimum specified output voltage and current specifications over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup do the output current and voltage decrease to the numbers shown in the over-temperature $\mathrm{min} / \mathrm{max}$ specifications. As the output transistors deliver power, the junction temperatures increase, which decreases the $\mathrm{V}_{\mathrm{BE}} \mathrm{S}$ (increasing the available output voltage swing) and increases the current gains (increasing the available output current). In steady-state operation, the available output voltage and current are always greater than that shown in the over-temperature characteristics since the output stage junction temperatures are higher than the minimum specified operating ambient.

To maintain maximum output stage linearity, no output short-circuit protection is provided. This configuration is not normally a problem, because most applications include a series matching resistor at the output that limits the internal power dissipation if the output side of this resistor is shorted to ground. However, shorting the output pin directly to an adjacent positive power-supply pin, in most cases, destroys the amplifier. If additional protection to a power-supply short is required, consider a small series resistor in the power-supply leads. Under heavy output loads, this resistor reduces the available output voltage swing. A $5 \Omega$ series resistor in each supply lead, for example, limits the internal power
dissipation to < 1W for an output short while decreasing the available output voltage swing only 0.5 V , for up to 100 mA desired load currents. Always place the $0.1 \mu \mathrm{~F}$ power-supply decoupling capacitors after these supply-current limiting resistors directly on the device supply pins.

## DRIVING CAPACITIVE LOADS

One of the most demanding, and yet very common, load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC, including additional external capacitance, which may be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier such as the OPA3695 can be very susceptible to decreased stability and may give closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path, resulting in a feedback path zero that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. The isolation acts to reduce the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

The typical Characteristics show a Recommended $R_{S}$ vs Capacitive Load curve (Figure 33) to help the designer pick a value to give < 0.5 dB peaking to the load. The resulting frequency response curves show a 0.5 dB peaked response for several selected capacitive loads and recommended $\mathrm{R}_{\mathrm{S}}$ combinations.
Parasitic capacitive loads greater than 2 pF can begin to degrade the performance of the OPA3695. Long PCB traces, unmatched cables, and connections to other amplifier inputs can easily exceed this value. Always consider this effect carefully and add the recommended series resistor as close as possible to the OPA3695 output pin (see the Board Layout Guidelines section).
The criterion for setting this $R_{S}$ resistor is a maximum bandwidth, flat frequency response at the load ( $<0.5 \mathrm{~dB}$ peaking). For the OPA3695 operating at a gain of $+2 \mathrm{~V} / \mathrm{V}$, the frequency response at the output pin is flat to begin with, allowing relatively small values of $R_{S}$ to be used for low capacitive loads.

## DISTORTION PERFORMANCE

The OPA3695 provides good distortion performance into a $100 \Omega$ load on $\pm 5 \mathrm{~V}$ supplies. Relative to alternative solutions, the OPA3695 holds much lower distortion at higher frequencies (> 20 MHz ) than alternative solutions. Generally, until the fundamental signal reaches very high-frequency or power levels, the second harmonic dominates the distortion with a negligible third-harmonic component. Focusing then on the second harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network-in the noninverting configuration (see Figure 35), this value is the sum of $R_{F}+R_{G}$, while in the inverting configuration it is only $R_{F}$ (see Figure 36). Also, providing an additional supply decoupling capacitor $(0.01 \mu \mathrm{~F})$ between the supply pins (for bipolar operation) improves the second-order distortion slightly (3dB to 6dB).
The OPA3695 has very low third-order harmonic distortion-especially with high gains. This feature also produces a high two-tone, third-order intermodulation intercept. Two graphs for this intercept are given in the in the Typical Characteristics; one for $\pm 5 \mathrm{~V}$ and one for +5 V . The curves shown in each graph is defined at the $50 \Omega$ load when driven through a $50 \Omega$ matching resistor, to allow direct comparisons to RF MMIC devices.
The intercept is used to predict the intermodulation spurious levels for two closely-spaced frequencies. If the two test frequencies ( $\mathrm{f}_{1}$ and $\mathrm{f}_{2}$ ) are specified in terms of average and delta frequency, $\mathrm{f}_{\mathrm{O}}=\left(\mathrm{f}_{1}+\mathrm{f}_{2}\right) / 2$ and $\Delta f=\left|f_{2}-f_{1}\right| / 2$, then the two, 3rd-order, close-in spurious tones appear at $\mathrm{f}_{\mathrm{O}} \pm 3 \times \Delta \mathrm{f}$. The difference between two equal test tone power levels and these intermodulation spurious power levels is given by $\Delta \mathrm{dBc}=2 \times\left(\mathrm{IM}_{3}-\mathrm{P}_{\mathrm{O}}\right)$, where $\mathrm{IM}_{3}$ is the intercept taken from the Typical Characteristics and $P_{O}$ is the power level in dBm at the $50 \Omega$ load for one of the two closely-spaced test frequencies. For instance, at 40 MHz , the OPA 3695 at a gain of $+8 \mathrm{~V} / \mathrm{V}$ has an intercept of 35 dBm at a matched $50 \Omega$ load. If the full envelope of the two frequencies must be $2 \mathrm{~V}_{\mathrm{PP}}$ at this load, this requires each tone to be $4 \mathrm{dBm}\left(1 \mathrm{~V}_{\mathrm{PP}}\right)$. The third-order intermodulation spurious tones is then $2 \times$ $(35-4)=62 d B c$ below the test tone power level ( -79 dBm ).

## NOISE PERFORMANCE

The OPA3695 offers an excellent balance between voltage and current noise terms to achieve a low output noise under a variety of operating conditions. The input noise voltage ( $1.8 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ ) is very low for a unity-gain stable amplifier. This low input voltage noise was achieved at the price of higher noninverting input current noise ( $18 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ ). As long as the ac source impedance looking out of the noninverting input is less than 100 , this current noise does not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise using the OPA3695. Figure 43 shows the op amp noise analysis model with all of the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ or $\mathrm{pA} / \sqrt{\mathrm{Hz}}$.


Figure 43. Op Amp Noise Model
The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 1 shows the general form for the output noise voltage using the terms shown in Figure 43.
$E_{O}=\sqrt{\left[E_{N I}{ }^{2}+\left(I_{B N} R_{S}\right)^{2}+4 k T R_{S}\right] N G^{2}+\left(I_{B I} R_{F}\right)^{2}+4 k T R_{F} N G}$
Dividing this expression through by noise gain ( $\mathrm{NG}=$ $1+R_{F} / R_{G}$ ) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 2.

$$
\begin{equation*}
E_{N}=\sqrt{E_{N I}^{2}+\left(I_{B N} R_{S}\right)^{2}+4 k T R_{S}+\left(\frac{I_{B I} R_{F}}{N G}\right)^{2}+\frac{4 k T R_{F}}{N G}} \tag{2}
\end{equation*}
$$

## DC ACCURACY AND OFFSET CONTROL

A current-feedback op amp such as the OPA3695 provides exceptional bandwidth and slew rate, giving fast pulse setting but only moderate dc accuracy. The Electrical Characteristics show an input offset voltage comparable to high-speed voltage-feedback amplifiers. However, the two input bias currents are somewhat higher and are unmatched. Whereas bias current cancellation techniques are very effective with most voltage-feedback op amps, they do not generally reduce the output dc offset for wideband current-feedback op amps. Because the two input bias currents are unrelated in both magnitude and polarity, matching the source impedance looking out of each input to reduce the error contributions to the output is ineffective. Evaluating the configuration of Figure 35 using a gain of $+2 \mathrm{~V} / \mathrm{V}$, using worst-case $+25^{\circ} \mathrm{C}$ input offset voltage, and the two input bias currents, gives a worst-case output offset range equal to:

$$
\begin{aligned}
\mathrm{V}_{\mathrm{OS}} & = \pm\left(\mathrm{NG} \times \mathrm{V}_{\mathrm{OS}}\right) \pm\left(\mathrm{I}_{\mathrm{BN}} \times \mathrm{R}_{\mathrm{S}} / 2 \times \mathrm{NG}\right) \pm\left(\mathrm{I}_{\mathrm{BI}} \times \mathrm{R}_{\mathrm{F}}\right) \\
& = \pm(2 \times 3.5 \mathrm{mV}) \pm(30 \mu \mathrm{~A} \times 25 \Omega \times 2) \pm(60 \mu \mathrm{~A} \times 604 \Omega) \\
& = \pm 7 \mathrm{mV} \pm 1.5 \mathrm{mV} \pm 36.2 \mathrm{mV} \\
& = \pm 44.7 \mathrm{mV}
\end{aligned}
$$

where $N G=$ noninverting signal gain.
Minimizing the resistance seen by the noninverting input also minimizes the output dc error. For improved dc precision in a wideband low-gain amplifier, consider the DPA842 where a bipolar input is acceptable (low source resistance) or the DPA656 where a JFET input is required.

## DISABLE OPERATION

The OPA3695 provides an optional disable feature that can be used to reduce system power. If the $V_{\overline{D I S}}$ control pin is left unconnected, the OPA3695 operates normally. This shutdown is intended only as a power-savings feature. Forward path isolation when disabled is very good for small signals when configured for low gains. However, large-signal isolation is not ensured because of the $\pm 1.2 \mathrm{~V}$ limitation between the inverting node and the noninverting node. Failure to properly account for this voltage may cause undesirable responses in the output signal when multiplexed. Configuring the amplifier for high gains helps minimize this impact, but it is not ensured; proper analysis should be done by the designer.

Turn-on time is very quick from the shutdown condition (typically < 25 ns ). Turn-off time strongly depends on the selected gain configuration and load, but is typically $1 \mu \mathrm{~s}$ for the circuit of Figure 35. To shut down, the control pin must be asserted low. This logic control is referenced to the positive supply, as the simplified circuit of Figure 44 shows.


Figure 44. Simplified Disable Control Circuit
In normal operation, base current to Q1 is provided through the $110 \mathrm{k} \Omega$ resistor while the emitter current through the $15 \mathrm{k} \Omega$ resistor sets up a voltage drop that is inadequate to turn on the two diodes in the Q1 emitter. As $V_{\overline{D I S}}$ is pulled low, additional current is pulled through the $15 \mathrm{k} \Omega$ resistor, eventually turning on these two diodes $(\approx 80 \mu \mathrm{~A})$. At this point, any further current pulled out of $\mathrm{V}_{\overline{\mathrm{DIS}}}$ goes through those diodes, holding the emitter-base voltage of Q1 at approximately OV . This sequence shuts off the collector current out of Q1, turning the amplifier off. The supply current in the shutdown mode is only that required to operate the circuit of Figure 44.

The shutdown feature for the OPA3695 is a positive-supply-referenced, current-controlled interface. Open-collector (or drain) interfaces are most effective, as long as the controlling logic can sustain the resulting voltage (in the open mode) that appears at the $V_{\overline{D I S}}$ pin. That voltage is one diode below the positive supply voltage applied to the OPA3695. For voltage output logic interfaces, the on/off voltage levels described in the Electrical Characteristics apply only for a +5 V positive supply on the OPA3695. An open-drain interface is recommended for shutdown operation using a higher positive supply for the OPA3695 and/or logic families with inadequate high-level voltage swings.

## THERMAL ANALYSIS

The OPA3695 does not require heatsinking or airflow in most applications. Maximum desired junction temperature sets the maximum allowed internal power dissipation as described here. In no case should the maximum junction temperature be allowed to exceed $+150^{\circ} \mathrm{C}$.
Operating junction temperature $\left(T_{J}\right)$ is given by $T_{A}+$ $P_{D} \times \theta_{J A}$. The total internal power dissipation ( $P_{D}$ ) is the sum of quiescent power ( $\mathrm{P}_{\mathrm{DQ}}$ ) and additional power dissipated in the output stage ( $\mathrm{P}_{\mathrm{DL}}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. $P_{D L}$ depends on the required output signal and load but would, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to $1 / 2$ either supply voltage (for equal bipolar supplies). Under this worst-case condition, $P_{D L}=V_{S}^{2} /\left(4 \times R_{L}\right)$ where $R_{L}$ includes feedback network loading. This value is the absolute highest power that can be dissipated for a given $R_{L}$. All actual applications dissipate less power in the output stage.
Note that it is the power in the output stage and not into the load that determines internal power dissipation.

As a worst-case example, compute the maximum $\mathrm{T}_{\mathrm{J}}$ using an OPA3695IDBQ (SSOP-16 package) in the circuit of Figure 35 operating at the maximum specified ambient temperature of $+85^{\circ} \mathrm{C}$ and driving a grounded $100 \Omega$ load at $\mathrm{V}_{\mathrm{S}} / 2$. Maximum internal power is:
$\mathrm{P}_{\mathrm{D}}=10 \mathrm{~V} \times 42.6 \mathrm{~mA}+3 \times 5^{2} /(4 \times(100 \Omega \| 1.2 \mathrm{k} \Omega))=629 \mathrm{~mW}$
Maximum $\mathrm{T}_{\mathrm{J}}=+85^{\circ} \mathrm{C}+\left(0.629 \mathrm{~W} \times 80^{\circ} \mathrm{C} / \mathrm{W}\right)=135^{\circ} \mathrm{C}$
Actual applications operate at a lower junction temperature than the $+135^{\circ} \mathrm{C}$ computed above. This condition is because the RMS voltage of the output signals vary, along with the fact that part of the quiescent current is steered to the output, thus reducing the $10 \mathrm{~V} \times 42.6 \mathrm{~mA}$ dominant term. Compute the actual output stage power to get an accurate estimate of maximum junction temperature, or use the results shown here as an absolute worst case maximum scenario.

## BOARD LAYOUT GUIDELINES

Achieving optimum performance with a high-frequency amplifier such as the OPA3695 requires careful attention to PCB layout parasitics and external component types. Recommendations that optimize OPA3695 performance include:
a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, create a window around the signal l/O pins in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
b) Minimize the distance ( $<0.25$ " or $6,35 \mathrm{~mm}$ ) from the power-supply pins to high-frequency $0.1 \mu \mathrm{~F}$ decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger $(2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F}$ ) decoupling capacitors, effective at lower frequency, should also be used on the supply pins. These capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
c) Careful selection and placement of external components preserve the high-frequency performance of the OPA3695. Use resistors that have low reactance at high frequencies. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. The output pin and inverting input pin are the most sensitive to parasitic capacitance; therefore, always position the series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. The frequency response is primarily determined by the feedback resistor value, as described previously. Increasing its value reduces the bandwidth, while decreasing it gives a more peaked frequency response. The $604 \Omega$ feedback resistor (used in the typical performance specifications at a gain of $+2 \mathrm{~V} / \mathrm{V}$ on $\pm 5 \mathrm{~V}$ supplies) is a good starting point for design. Note that a $909 \Omega$
feedback resistor, rather than a direct short, is required for the unity-gain follower application. A current-feedback op amp requires a feedback resistor-even in the unity-gain follower configuration-to control stability. Good axial metal film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values greater than $2.0 \mathrm{k} \Omega$, this parasitic capacitance can add a pole and/or zero below 400 MHz that can affect circuit operation. Keep resistor values as low as possible consistent with load driving considerations.
d) Connections to other wideband devices on the PCB may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces ( 50 mils to 100 mils , or $1,27 \mathrm{~mm}$ to $2,54 \mathrm{~mm}$ ) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $R_{S}$ from the plot of Recommended $R_{S} v s$ Capacitive Load (Figure 33). Low parasitic capacitive loads ( $<4 \mathrm{pF}$ ) may not need an $\mathrm{R}_{\mathrm{S}}$ because the OPA3695 is nominally compensated to operate with a 2 pF parasitic load. If a long trace is required, and the 6 dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50 \Omega$ environment is normally not necessary on board, and in fact, a higher impedance environment improves distortion, as shown in the distortion versus load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA3695 is used, as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. If the 6 dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as illustrated in the plot of Figure 33. This configuration does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation as a result of the voltage divider formed by the series output into the terminating impedance.
e) Socketing a high-speed part such as the OPA3695 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA3695 directly onto the board.

## INPUT AND ESD PROTECTION

The OPA3695 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins are protected with internal ESD protection diodes to the power supplies, as shown in Figure 45.


Figure 45. Internal ESD Protection

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30 mA continuous current. Where higher currents are possible (for example, in systems with $\pm 15 \mathrm{~V}$ supply parts driving into the OPA3695), current limiting series resistors may be added on the noninverting input. Keep this resistor value as low as possible; high values degrade both noise performance and frequency response.

## EVALUATION MODULE

To evaluate the OPA3695, an evaluation module (EVM) is available. This EVM allows for testing the OPA3695 in many different systems. Inputs and outputs include SMA connectors commonly found in high-frequency systems along with $50 \Omega$ characteristic impedance traces. Because the traces are very short, changing the input and output terminations resistors from $49.9 \Omega$ to $75 \Omega$ has essentially no impact when evaluating video signals. Several unpopulated component pads are found on the EVM to allow for different input and output configurations as dictated by the user.
By default, all channels of the EVM are configured for a noninverting gain of $+2 \mathrm{~V} / \mathrm{V}$. If inverting configuration or differential input configuration is desired, then simply replacing R1, R4, and R7 with desired resistors allows these configurations to be set up quite easily. Also, the feedback and gain resistors can be easily replaced to allow for any gain desired.

Note that even though the default gain of the OPA3695 is $+2 \mathrm{~V} / \mathrm{V}$, or 6 dB , the output $49.9 \Omega$ source termination resistors (R13, R14, and R15) and the user-applied $50 \Omega$ end-termination resistance commonly found in test systems makes the overall system gain appear as 0dB.
Each channel's disable control is independently configured. By default, the use of jumpers JP1, JP2, and JP3 allows for a quick and easy method to evaluate the disable function of the OPA3695. However, if this control must be externally controlled, then using the SMA connectors $\mathrm{J} 10, \mathrm{~J} 11$, and J 12 is recommended. The termination resistors R19, R20, and R21 should to be changed to match the source
impedance, but it is not required. Attention to the voltage appearing at each disable pin is required to ensure proper operation of this feature. The voltage at the disable pin is shown in the Electrica Characteristics section of this data sheet.

This EVM is designed to be primarily used with split supplies from $\pm 2.5 \mathrm{~V}$ up to $\pm 6 \mathrm{~V}$. This EVM can be used with a 5 V single-supply up to 12 V , but care must be taken to account for the input termination resistor connections to ground. Adiitionally, the 100uF bypass capcitors C 1 and C 2 are rate at 10 V . If single supply is used with more than 10 V applied, these capacitors should be changed to accomodate the increased supply voltage. The OPA3695 allowable input range is defined in the Electrical Characteristics section of this datasheet and must be adhered to for proper operation. Also note that the gain setting resistors are also connected to ground. Thus, any dc offset is increased proportionally by the gain. As such, using the EVM as a split supply is recommended even if the final use is single-supply. Example: if the final usage is to be 12 V single-supply, then using $\pm 6 \mathrm{~V}$ supplies simplifies the dc reference voltage to mid-rail-or an equivalent 6 V for a single-supply configuration.
Figure 46 shows the OPA3695EVM schematic. Figure 47 to Figure 50 illustrate the four layers of the EVM PCB, incorporating standard high-speed layout practices. Table 3 lists the Bill of Materials for the EVM as supplied from Texas Instruments.


Figure 46. OPA3695D EVM Schematic


Figure 47. OPA3695D EVM PCB: Top Layer


Figure 48. OPA3695D EVM PCB: Layer 2


Figure 49. OPA3695D EVM PCB: Layer 3


Figure 50. OPA3695D EVM PCB: Bottom Layer

## OPA3695EVM Bill of Materials

Table 3. OPA3695D EVM

| ITEM | REF DES | QTY | DESCRIPTION | SMD SIZE | MANUFACTURER PART NUMBER | DISTRIBUTOR PART NUMBER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | FB1, FB2 | 2 | Bead, Ferrite, 3A, $80 \Omega$ | 1206 | (Steward) HI1206N800R-00 | (Digi-Key) 240-1010-1-ND |
| 2 | C1, C2 | 2 | Capacitor, $100 \mu \mathrm{~F}$, Tantalum, 10V, 10\%, Low-ESR | C | (AVX) TPSC107K010R0100 | (Digi-Key) 478-1765-1-ND |
| 3 | C6, C10 | 2 | Open | 0603 |  |  |
| 4 | C3-C5, C7-C9 | 6 | Capacitor, $0.1 \mu \mathrm{~F}$, Ceramic, 16V, X7R | 0603 | (AVX) 0603YC104KAT2A | (Digi-Key) 478-1239-1-ND |
| 5 | R10-R12 | 3 | Resistor, 604ת, 1/16W, 1\% | 0402 | (KOA) RK73H1ETTP6040F | (Garrett) RK73H1ETTP6040F |
| 6 | R16-R18 | 3 | Open | 0603 |  |  |
| 7 | R1, R4, R7 | 3 | Resistor, $0 \Omega, 1 / 10 \mathrm{~W}$ | 0603 | (ROHM) MCR03EZPJ000 | (Digi-Key) RHMO.OGCT-ND |
| 8 | $\begin{gathered} \text { R2, R5, R8, } \\ \text { R13-R15 } \end{gathered}$ | 6 | Resistor, 49.9 , 1/10W, 1\% | 0603 | (ROHM) MCR03EZPFX49R9 | (Digi-Key) <br> RHM49.9HCT-ND |
| 9 | R25-R27 | 3 | Resistor, 100 , 1/10W, 1\% | 0603 | (ROHM) MCR03EZPFX1000 | (Digi-Key) <br> RHM100HCT-ND |
| 10 | R3, R6, R9 | 3 | Resistor, 604 ${ }^{\text {, 1/10W, }}$ 1\% | 0603 | (ROHM) MCR03EZPFX6040 | (Digi-Key) RHM604HCT-ND |
| 11 | R22-R24 | 3 | Resistor, 1k ${ }^{\text {, }} 1 / 10 \mathrm{~W}, 1 \%$ | 0603 | (ROHM) MCR03EZPFX1001 | (Digi-Key) <br> RHM1.00KHCT-ND |
| 12 | R19-R21 | 3 | Resistor, $4.99 \mathrm{k} \Omega, 1 / 10 \mathrm{~W}, 1 \%$ | 0603 | (ROHM) MCR03EZPFX4991 | (Digi-Key) <br> RHM4.99KHCT-ND |
| 13 | J13-J15 | 3 | Jack, Banana Receptance, 0.25" dia. hole |  | (SPC) 813 | (Newark) 39N867 |
| 14 | J1-J12 | 12 | Connector, edge, SMA PCB Jack |  | (Johnson) 142-0701-801 | (Newark) 90F2624 |
| 15 | JP1-JP3 | 3 | Header, 0.1" CTRS, 0.025 " square pins | 2 possible | (Sullins) PCB36SAAN | (Digi-Key) S1011E-36-ND |
| 16 | JP1-JP3 | 3 | Shunts |  | (Sullins) SSC02SYAN | (Digi-Key) S9002-ND |
| 17 |  | 4 | Standoff, 4-40 hex, 0.625" length |  | (Keystone) 1808 | (Digi-Key) 1808K-ND |
| 18 |  | 4 | Screw, Phillips, 4-40, .250" |  | (BF) PMS 4400031 PH | (Digi-Key) H343-ND |
| 19 | U1 | 1 | IC, OPA3695DBQ |  | (TI) OPA3695DBQ |  |
| 20 |  | 1 | Printed circuit board |  | (TI) Edge\# 6499960 Rev. A |  |

## Revision History

## Changes from Original (April 2008) to Revision A <br> Page

- Changed storage temperature range rating in Absolute Maximum Ratings table from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ to $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$



## EVALUATION BOARD/KIT IMPORTANT NOTICE

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:
This evaluation board/kit is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES
ONLY and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives.

Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge.
EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.
TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive.
TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.
Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on Tl's environmental and/or safety programs, please contact the TI application engineer or visit www.ti.com/esh
No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

## FCC Warning

This evaluation board/kit is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES ONLY and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

## EVM WARNINGS AND RESTRICTIONS

It is important to operate this EVM within the input voltage range of $\pm 1.7 \mathrm{~V}$ to $\pm 6.5 \mathrm{~V}$ dual supply and the output voltage range of 0 V to $\pm 6.5 \mathrm{~V}$.
Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.
During normal operation, some circuit components may have case temperatures greater than $+85^{\circ} \mathrm{C}$. The EVM is designed to operate properly with certain components above $+85^{\circ} \mathrm{C}$ as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2008, Texas Instruments Incorporated

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA3695IDBQ | LIFEBUY | SSOP | DBQ | 16 | 75 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OP3695 |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TUBE



B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W $(\mathbf{m m})$ | T $(\boldsymbol{\mu m})$ | B (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA3695IDBQ | DBQ | SSOP | 16 | 75 | 506.6 | 8 | 3940 | 4.32 |



## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MO-137, variation AB.


SOLDER MASK DETAILS

## NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON . 005 INCH [0.127 MM] THICK STENCIL
SCALE:8X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated

