

# SCAN921821 Dual 18-Bit Serializer with Pre-emphasis, IEEE 1149.1 (JTAG), and At-Speed BIST

Check for Samples: SCAN921821

#### **FEATURES**

- 15-66 MHz Dual 18:1 Serializer with 2.376 Gbps Total Throughput
- 8-level Selectable Pre-emphasis on Each Channel Drives Lossy Cables and Backplanes
- >15kV HBM ESD Protection on Bus LVDS I/O Pins
- Robust BLVDS Serial Data Transmission with Embedded Clock for Exceptional Noise Immunity and Low EMI
- Power Saving Control Pin for Each Channel
- IEEE 1149.1 "JTAG" Compliant
- At-Speed BIST PRBS Generation
- No External Coding Required
- Internal PLL, No External PLL Components Required
- Single +3.3V Power Supply
- Low Power: 260 mW (typ) Per Channel at 66 MHz with PRBS-15 Pattern
- Single 3.3 V Supply
- Fabricated with Advanced CMOS Process Technology
- Industrial -40 to +85°C Temperature Range
- Compact 100-ball NFBGA Package

#### DESCRIPTION

The SCAN921821 is a dual channel 18-bit serializer featuring signal conditioning, boundary SCAN, and atspeed BIST. Each serializer block transforms an 18-bit parallel LVCMOS/LVTTL data bus into a single Bus LVDS data stream with embedded clock. This single serial data stream with embedded clock simplifies PCB design and reduces PCB cost by narrowing data paths that in turn reduce PCB size and layers. The single serial data stream also reduces cable size, the number of connectors, and eliminates clock-to-data and data-to-data skew.

Each channel also has an 8-level selectable preemphasis feature that significantly extends performance over lossy interconnect. Each channel also has its own powerdown pin that saves power by reducing supply current when the channel is not being used.

The SCAN921821 also incorporates advanced testability features including IEEE 1149.1 and atspeed BIST PRBS pattern generation to facilitate verification of board and link integrity

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **Block Diagram**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)(2)

| Absolute Max        | annum ratings             |                     |                                  |  |  |
|---------------------|---------------------------|---------------------|----------------------------------|--|--|
| Supply Voltage (V   | )<br>(DD)                 |                     | -0.3V to +4V                     |  |  |
| Supply Voltage (V   | <sub>DD</sub> ) Ramp Rate |                     | < 30 V/ms                        |  |  |
| LVCMOS/LVTTL Ir     | nput Voltage              |                     | -0.3V to (V <sub>DD</sub> +0.3V) |  |  |
| LVCMOS/LVTTL C      | Output Voltage            |                     | -0.3V to (V <sub>DD</sub> +0.3V) |  |  |
| Bus LVDS Driver C   | Output Voltage            |                     | -0.3V to +3.9V                   |  |  |
| Bus LVDS Output     | Short Circuit Duration    |                     | 10ms                             |  |  |
| Junction Temperat   | ure                       |                     | +150°C                           |  |  |
| Storage Temperature |                           |                     | −65°C to +150°0                  |  |  |
| Lead Temperatu      | re (Soldering, 4 seconds) |                     | +220                             |  |  |
| Maximum Package     | Power Dissipation at 25°C | NFBGA-100           | 3.57 W                           |  |  |
|                     |                           | Derating Above 25°C | 28.57 mW/°C                      |  |  |
| Thermal resistance  | •                         | $\theta_{JA}$       | 35°C/W                           |  |  |
|                     |                           | $\theta_{JC}$       | 11.1°C/W                         |  |  |
| ESD Rating          | HBM, 1.5 KΩ, 100 pF       | All pins            | >8 kV                            |  |  |
|                     |                           | Bus LVDS pins       | >15 kV                           |  |  |
|                     | MM, 0Ω, 200 pF            |                     | >1200 V                          |  |  |
|                     | CDM                       |                     | >2 kV                            |  |  |
|                     |                           |                     |                                  |  |  |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be specified. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

<sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.

www.ti.com

## **Recommended Operating Conditions**

|                                                  | Min  | Nom | Max  | Units  |
|--------------------------------------------------|------|-----|------|--------|
| Supply Voltage (V <sub>DD</sub> )                | 3.15 | 3.3 | 3.45 | V      |
| Operating Free Air Temperature (T <sub>A</sub> ) | -40  | +25 | +85  | °C     |
| Clock Rate                                       | 15   |     | 66   | MHz    |
| Supply Noise                                     |      |     | 100  | mV p-p |

#### **DC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)

| Symbol           | Parameter                                    | Conditions                                                            | Min      | Тур  | Max             | Units        |
|------------------|----------------------------------------------|-----------------------------------------------------------------------|----------|------|-----------------|--------------|
| LVCMOS/L         | VTTL Input DC Specificat                     | tions                                                                 | <u> </u> |      |                 |              |
| V <sub>IH</sub>  | High Level Input<br>Voltage                  |                                                                       | 2.0      |      | V <sub>DD</sub> | V            |
| $V_{IL}$         | Low Level Input<br>Voltage                   |                                                                       | GND      |      | 0.8             | V            |
| $V_{CL}$         | Input Clamp Voltage                          | I <sub>CL</sub> = −18 mA                                              | -1.5     | -0.7 |                 | V            |
| I <sub>INH</sub> | High Level Input<br>Current                  | $V_{IN} = V_{DD} = V_{DDMAX}$                                         | -20      | ±2   | +20             | μA           |
| I <sub>INL</sub> | Low Level Output<br>Current                  | $V_{IN} = V_{SS}, V_{DD} = V_{DDMAX}$                                 | -10      | ±2   | +10             | μA           |
| 1149.1 (JT       | AG) DC Specifications                        |                                                                       |          | •    | •               | •            |
| $V_{IH}$         | High Level Input<br>Voltage                  |                                                                       | 2.0      |      | $V_{DD}$        | V            |
| $V_{IL}$         | Low Level Input<br>Voltage                   |                                                                       | GND      |      | 0.8             | V            |
| $V_{CL}$         | Input Clamp Voltage                          | I <sub>CL</sub> = −18 mA                                              | -1.5     | -0.7 |                 | V            |
| I <sub>INH</sub> | High Level Input<br>Current                  | $V_{IN} = V_{DD} = V_{DDMAX}$                                         | -20      |      | +20             | μA           |
| I <sub>INL</sub> | Low Level Output<br>Current                  | $V_{IN} = V_{SS}, V_{DD} = V_{DDMAX}$                                 | -200     |      | +200            | μA           |
| $V_{OH}$         | High Level Output<br>Voltage                 | $I_{OH} = -9 \text{ mA}$                                              | 2.3      |      | $V_{DD}$        | mV           |
| V <sub>OL</sub>  | Low Level Output<br>Voltage                  | I <sub>OL</sub> = 9 mA                                                | GND      |      | 0.5             | mV           |
| I <sub>OS</sub>  | Output Short Circuit<br>Current              | V <sub>OUT</sub> = 0 V                                                | -100     | -80  | -50             | mA           |
|                  | Output Tri-state                             | $\overline{\text{PWDN}}$ or EN = 0.8V, $V_{\text{OUT}} = 0 \text{ V}$ | -10      |      | +10             | μΑ           |
| l <sub>OZ</sub>  | Current                                      | $\overline{\text{PWDN}}$ or EN = 0.8V, $V_{\text{OUT}} = \text{VDD}$  | -30      |      | +30             | μΑ           |
| Bus LVDS         | Output DC Specifications                     | 3                                                                     |          |      |                 | <del>,</del> |
| $V_{OD}$         | Output Differential<br>Voltage (DO+) - (DO-) | See Figure 10, $R_L = 100\Omega$                                      | 450      | 500  | 550             | mV           |
| $\Delta V_{OD}$  | Output Differential<br>Voltage Unbalance     |                                                                       |          | 2    | 15              | mV           |
| Vos              | Offset Voltage                               |                                                                       | 1.05     | 1.2  | 1.25            | V            |
| ΔV <sub>OS</sub> | Offset Voltage<br>Unbalance                  |                                                                       |          | 2.7  | 15              | mV           |

Copyright © 2004–2013, Texas Instruments Incorporated

 <sup>(1)</sup> Typical values are given for V<sub>CC</sub> = 3.3V and T<sub>A</sub> = +25°C.
 (2) Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages.



## **DC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)

| Symbol           | Parameter                                    | Con                                 | ditions                                                      | Min                                                          | Тур  | Max  | Units |    |
|------------------|----------------------------------------------|-------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|------|------|-------|----|
|                  |                                              | Pre-Empha                           | asis Level = 1                                               | 1.10                                                         | 1.24 | 1.35 |       |    |
|                  |                                              | Pre-Empha                           | asis Level = 2                                               | 1.35                                                         | 1.47 | 1.55 |       |    |
|                  | Pre-Emphasis Output                          | Pre-Empha                           | asis Level = 3                                               | 1.55                                                         | 1.70 | 1.80 |       |    |
| $Q_{POV}$        | Voltage Ratio                                | Pre-Empha                           | asis Level = 4                                               | 1.80                                                         | 1.91 | 1.95 |       |    |
|                  | V <sub>ODPRE</sub> / V <sub>OD</sub>         | Pre-Empha                           | asis Level = 5                                               | 1.95                                                         | 2.08 | 2.20 |       |    |
|                  |                                              | Pre-Empha                           | asis Level = 6                                               | 2.10                                                         | 2.21 | 2.35 |       |    |
|                  |                                              | Pre-Empha                           | asis Level = 7                                               | 2.15                                                         | 2.30 | 2.50 |       |    |
| I <sub>OS</sub>  | Output Short Circuit<br>Current              | DO = 0V, Din = H, Ī                 | PWDN and EN = 2.4V                                           | -10                                                          | -25  | -75  | mA    |    |
|                  | TRI-STATE Output                             | PWDN or EN =                        | 0.8V, DO = 0V <sup>(3)</sup>                                 | -10                                                          | ± 1  | +10  | μΑ    |    |
| $I_{OZ}$         | Current                                      | PWDN or EN = 0                      | 0.8V, DO = VDD <sup>(3)</sup>                                | -55                                                          | ± 6  | +55  | μΑ    |    |
| ower Sup         | pply Current (DVDD, PVDD                     | and AVDD Pins)                      |                                                              |                                                              |      |      |       |    |
|                  | Total Complex Company                        | 0 45-5                              | f = 66 MHz, PRBS-15<br>Pattern                               |                                                              | 160  | 225  | mA    |    |
| I <sub>DD</sub>  | Total Supply Current (includes load current) |                                     |                                                              | f = 66 MHz, Worst Case<br>Pattern (Checker-Board<br>Pattern) |      | 180  |       | mA |
|                  | Total Supply Current                         | C 45nF                              | f = 66 MHz, PRBS-15<br>Pattern                               |                                                              | 240  |      | mA    |    |
| I <sub>DDP</sub> | with Pre-Emphasis<br>(includes load current) | $C_L = 15pF,$<br>$R_L = 100 \Omega$ | f = 66 MHz, Worst Case<br>Pattern (Checker-Board<br>Pattern) |                                                              | 280  | 325  | mA    |    |
| I <sub>DDX</sub> | Supply Current<br>Powerdown                  | $\overline{\text{PWDN}} = 0.8$      | 8V, EN = 0.8V                                                |                                                              | 1.0  | 3.0  | mA    |    |

<sup>(3)</sup> I<sub>OZ</sub> is measured at each pin. The DOUT pin not under test is floated to isolate the TRI-STATE current flow.

## **Timing Requirements for TCLK**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)

| Symbol            | Parameter                     | Conditions | Min  | Тур  | Max  | Units    |
|-------------------|-------------------------------|------------|------|------|------|----------|
| t <sub>TCP</sub>  | Transmit Clock Period         |            | 15.2 | Т    | 66.7 | ns       |
| t <sub>TCIH</sub> | Transmit Clock High Time      |            | 0.4T | 0.5T | 0.6T | ns       |
| t <sub>TCIL</sub> | Transmit Clock Low<br>Time    |            | 0.4T | 0.5T | 0.6T | ns       |
| t <sub>CLKT</sub> | TCLK Input Transition<br>Time |            |      | 3    | 6    | ns       |
| t <sub>JIT</sub>  | TCLK Input Jitter             | See (3)    |      |      | 80   | ps (RMS) |

Typical values are given for  $V_{CC} = 3.3V$  and  $T_A = +25^{\circ}C$ . Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground except VOD,  $\Delta$ VOD, VTH and VTL which are differential voltages. Specified by design using statistical analysis.



#### **AC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)

| Symbol            | Parameter                               | Conditions                                                | Min                    | Тур                    | Max                    | Units       |
|-------------------|-----------------------------------------|-----------------------------------------------------------|------------------------|------------------------|------------------------|-------------|
| Serializer .      | AC Specifications                       |                                                           |                        | •                      | ,                      |             |
| t <sub>LLHT</sub> | Bus LVDS Low-to-High<br>Transition Time | See Figure 2, $^{(3)}$<br>R <sub>1</sub> = 100 $\Omega$ , |                        | 0.3                    | 0.4                    | ns          |
| t <sub>LHLT</sub> | Bus LVDS High-to-Low<br>Transition Time | $R_L = 10002$ ,<br>$C_L = 10$ pF to GND                   |                        | 0.3                    | 0.4                    | ns          |
| t <sub>DIS</sub>  | DIN (0-17) Setup to TCLK                | See Figure 4, $^{(3)}$ R <sub>L</sub> = 100 $\Omega$ ,    | 1.9                    |                        |                        | ns          |
| t <sub>DIH</sub>  | DIN (0-17) Hold from<br>TCLK            | $R_L = 100\Omega$ ,<br>$C_L = 10$ pF to GND               | 0.6                    |                        |                        | ns          |
| t <sub>HZD</sub>  | DO ± HIGH to<br>TRI-STATE Delay         |                                                           |                        | 3.9                    | 10                     | ns          |
| t <sub>LZD</sub>  | DO ± LOW to TRI-<br>STATE Delay         | See Figure 5                                              |                        | 3.5                    | 10                     | ns          |
| t <sub>ZHD</sub>  | DO ± TRI-STATE to<br>HIGH Delay         | $R_L = 100\Omega$ , $C_L=10pF$ to GND                     |                        | 3.2                    | 10                     | ns          |
| t <sub>ZLD</sub>  | DO ± TRI-STATE to LOW Delay             |                                                           |                        | 2.4                    | 10                     | ns          |
| t <sub>SPW</sub>  | SYNC Pulse Width                        | See Figure 7,<br>$R_L = 100\Omega$                        | 5*t <sub>TCP</sub>     |                        | 6*t <sub>TCP</sub>     | ns          |
| t <sub>PLD</sub>  | Serializer PLL Lock<br>Time             | See Figure 6,<br>$R_L = 100\Omega$                        | 510*t <sub>TCP</sub>   |                        | 1024*t <sub>TCP</sub>  | ns          |
| t <sub>SD</sub>   | Serializer Delay                        | See Figure 8 , $R_L = 100\Omega$                          | t <sub>TCP</sub> + 2.5 | t <sub>TCP</sub> + 4.5 | t <sub>TCP</sub> + 6.5 | ns          |
| t <sub>SKCC</sub> | Channel to Channel<br>Skew              |                                                           |                        | 70                     |                        | ps          |
| t <sub>RJIT</sub> | Random Jitter                           | Room Temperature, V <sub>DD</sub> = 3.3V,<br>66 MHz       |                        | 6.1                    |                        | ps<br>(RMS) |
|                   | Deterministic Jitter                    | 15 MHz                                                    | -390                   |                        | 320                    | ps          |
| t <sub>DJIT</sub> | Figure 9, <sup>(3)</sup>                | 66 MHz                                                    | -60                    |                        | 30                     | ps          |
| 149.1 (JT         | AG) AC Specifications                   |                                                           |                        | 1                      |                        |             |
| $f_{MAX}$         | Maximum TCK Clock<br>Frequency          |                                                           | 25                     |                        |                        | MHz         |
| t <sub>S</sub>    | TDI or TMS Setup to TCK, H or L         |                                                           | 2.4                    |                        |                        | ns          |
| t <sub>H</sub>    | TDI or TMS Hold from TCK, H or L        | $C_L = 15pF$ ,                                            | 2.8                    |                        |                        | ns          |
| t <sub>W1</sub>   | TCK Pulse Width, H or L                 | $R_L = 500 \Omega$                                        | 10                     |                        |                        | ns          |
| t <sub>W2</sub>   | TRST Pulse Width, L                     |                                                           | 10                     |                        |                        | ns          |
| t <sub>REC</sub>  | Recovery Time, TRST to TCK              |                                                           | 2                      |                        |                        | ns          |

Typical values are given for  $V_{CC} = 3.3V$  and  $T_A = +25^{\circ}C$ . Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground except VOD,  $\Delta$ VOD, VTH and VTL which are differential voltages. Specified by design using statistical analysis.



## **AC Timing Diagrams and Test Circuits**



Figure 1. "Worst Case" Serializer IDD Test Pattern



Figure 2. Serializer Bus LVDS Distributed Output Load and Transition Times



Figure 3. Serializer Input Clock Transition Time



Figure 4. Serializer Setup/Hold Times







Figure 5. Serializer TRI-STATE Test Circuit and Timing



Figure 6. Serializer PLL Lock Time, and PWRDN TRI-STATE Delays





Figure 7. SYNC Timing Delay



Figure 8. Serializer Delay





Figure 9. Deterministic Jitter and Ideal Bit Position



 $\label{eq:VOD} V_{OD} = (DO^+) - (DO^-).$  Differential output signal is shown as (DO+)-(DO-), device in Data Transfer mode.

Figure 10. V<sub>OD</sub> Diagram

## **Pre-emphasis Truth Table**

| PEM LEVEL | PEM2 | PEM1 | PEM0 |
|-----------|------|------|------|
| 0         | L    | L    | L    |
| 1         | L    | L    | Н    |
| 2         | L    | Н    | L    |
| 3         | L    | Н    | Н    |
| 4         | Н    | L    | L    |
| 5         | Н    | L    | Н    |
| 6         | Н    | Н    | L    |
| 7         | Н    | Н    | Н    |

Product Folder Links: SCAN921821



## Pin Diagram

Figure 11. SCAN921821TVV Top View





## **Pin Descriptions**

| Pin Descriptions  Pin Name Pin Count I/O, Type Description |               |             |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|------------------------------------------------------------|---------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                                                            | Pin Count     | I/O, Type   | Description                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| DATA PINS DINA0-17                                         | 10            |             | Transmitter inputs. There is a pull down circuitary an each of these pine which are estimated                                                                                                                        |  |  |  |  |  |  |  |
| DINA0-17<br>DINB0-17                                       | 18<br>18      | I, LVCMOS   | Transmitter inputs. There is a pull-down circuitry on each of these pins which are active if respective PWDNA or PWDNB pin is pulled high.                                                                           |  |  |  |  |  |  |  |
| DOUTAP                                                     | 10            |             |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| DOUTAN                                                     | 1             |             |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| DOUTAN                                                     | <u>'</u><br>1 | O,BLVDS     | Inverting and non-inverting differential transmitter outputs.                                                                                                                                                        |  |  |  |  |  |  |  |
| DOUTAN                                                     | 1             | _           |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| TIMING AND CO                                              |               |             |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| TIMINO AND O                                               | SITINGETING   |             | Transmitter reference clock. Used to strobe data at the inputs and to drive the                                                                                                                                      |  |  |  |  |  |  |  |
| TxCLK                                                      | 1             | I, LVCMOS   | transmitter PLL. There is a pull-up circuitry on this pin which is always active.                                                                                                                                    |  |  |  |  |  |  |  |
| ENA                                                        | 1             | LIVOMOS     | Transmitter outputs enable pins. There is a pull-down circuitry on each of these pins that                                                                                                                           |  |  |  |  |  |  |  |
| ENB                                                        | 1             | I, LVCMOS   | are active if corresponding PWDNA or PWDNB pin is pulled high. When these pins are set to LOW, the transmitter outputs will be disabled. The PLL will remain locked.                                                 |  |  |  |  |  |  |  |
| PWDNA                                                      | 1             | 1.1.1001100 | Stand-by mode pins. There is a pull-down circuitry on each of these pins that are always                                                                                                                             |  |  |  |  |  |  |  |
| PWDNB                                                      | 1             | I, LVCMOS   | active. When these pins are set to LOW, the transmitter will be put in low power mode and the PLL will lose lock.                                                                                                    |  |  |  |  |  |  |  |
| SYNCA                                                      | 1             |             | Transmitter synchronization pins. There is a pull-down circuitry on each of these pins                                                                                                                               |  |  |  |  |  |  |  |
| SYNCB                                                      | 1             | I, LVCMOS   | that are active if corresponding PWDNA or PWDNB pin is pulled high. When these pins are set to HIGH, the transmitter will ignore incoming data and send SYNC patterns to provide a locking reference to receiver(s). |  |  |  |  |  |  |  |
| PRE-EMPHASIS                                               | S PINS        |             |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| PEMA0-2                                                    | 3             | I, LVCMOS   | 8-level pre-emphasis selection pins. There is a pull-down circuitry on each of these pins                                                                                                                            |  |  |  |  |  |  |  |
| PEMB0-2                                                    | 3             | I, EVCIVIOS | which are active if corresponding PWDNA or PWDNB pin is pulled high.                                                                                                                                                 |  |  |  |  |  |  |  |
| JTAG PINS                                                  |               |             |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| TDI                                                        | 1             | I, LVCMOS   | Test Data Input to support IEEE 1149.1. There is a pull-up circuitry on this pin which is always active.                                                                                                             |  |  |  |  |  |  |  |
| TDO                                                        | 1             | O, LVCMOS   | Test Data Output to support IEEE 1149.1.                                                                                                                                                                             |  |  |  |  |  |  |  |
| TMS                                                        | 1             | I, LVCMOS   | Test Mode Select Input to support IEEE 1149.1. There is a pull-up circuitry on this pin which is always active.                                                                                                      |  |  |  |  |  |  |  |
| TCK                                                        | 1             | I, LVCMOS   | Test Clock Input to support IEEE 1149.1. There is no failsafe circuitry on this pin.                                                                                                                                 |  |  |  |  |  |  |  |
| TRST                                                       | 1             | I, LVCMOS   | Test Reset Input to support IEEE 1149.1. There is a pull-up circuitry on this pin which is always active.                                                                                                            |  |  |  |  |  |  |  |
| BIST PINS                                                  |               | 1           |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| BISTA                                                      | 1             |             | BIST selection pins. These pins select which transmitter will generate a PRBS like data.                                                                                                                             |  |  |  |  |  |  |  |
| BISTB                                                      | 1             | I, LVCMOS   | There is a pull-down circuitry on these pins which are active if corresponding PWDN PWDNB pin is pulled high.                                                                                                        |  |  |  |  |  |  |  |
| POWER PINS                                                 |               |             |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| AVDD                                                       | 6             | I, POWER    | Power Supply for the LVDS circuitry.                                                                                                                                                                                 |  |  |  |  |  |  |  |
| DVDD                                                       | 8             | I, POWER    | Power Supply for the digital circuitry.                                                                                                                                                                              |  |  |  |  |  |  |  |
| PVDD                                                       | 5             | I, POWER    | Power Supply for the PLL and BG circuitry.                                                                                                                                                                           |  |  |  |  |  |  |  |
| AVSS                                                       | 5             | I, POWER    | Ground reference for the LVDS circuitry.                                                                                                                                                                             |  |  |  |  |  |  |  |
| DVSS                                                       | 10            | I, POWER    | Ground reference for the digital circuitry.                                                                                                                                                                          |  |  |  |  |  |  |  |
| PVSS                                                       | 5             | I, POWER    | Ground reference for the PLL and BG circuitry.                                                                                                                                                                       |  |  |  |  |  |  |  |
| OTHER PINS                                                 |               |             |                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| NC                                                         | 1             | N/A         | Not connected.                                                                                                                                                                                                       |  |  |  |  |  |  |  |

Product Folder Links: SCAN921821

## SNLS173C - SEPTEMBER 2004-REVISED APRIL 2013



## **REVISION HISTORY**

| Cł | Changes from Revision B (April 2013) to Revision C |  |    |  |  |  |  |  |
|----|----------------------------------------------------|--|----|--|--|--|--|--|
| •  | Changed layout of National Data Sheet to TI format |  | 11 |  |  |  |  |  |

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier      | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)  |
|-----------------------|--------|---------------|-------------------|----------------------------|------|-------------------------------|----------------------------|--------------|-------------------|
|                       |        |               |                   |                            |      | (4)                           | (5)                        |              |                   |
| SCAN921821TSM/NOPB    | Active | Production    | NFBGA (NZD)   100 | 240   JEDEC<br>TRAY (10+1) | Yes  | SNAGCU                        | Level-4-260C-72 HR         | -40 to 85    | SCAN921821<br>TSM |
| SCAN921821TSM/NOPB.A  | Active | Production    | NFBGA (NZD)   100 | 240   JEDEC<br>TRAY (10+1) | Yes  | SNAGCU                        | Level-4-260C-72 HR         | -40 to 85    | SCAN921821<br>TSM |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com 23-May-2025

## **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device                   | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|--------------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| SCAN921821TSM/<br>NOPB   | NZD             | NFBGA           | 100  | 240 | 10 X 24              | 150                        | 322.6  | 135.9     | 7620       | 12.4       | 14.9       | 12.15      |
| SCAN921821TSM/<br>NOPB.A | NZD             | NFBGA           | 100  | 240 | 10 X 24              | 150                        | 322.6  | 135.9     | 7620       | 12.4       | 14.9       | 12.15      |





#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025