





Support & training

SN65MLVD040

SLLS902A - FEBRUARY 2010 - REVISED MARCH 2024

# SN65MLVD040 4-Channel Half-Duplex M-LVDS Line Transceivers

# 1 Features

- Low-Voltage Differential  $30\Omega$  to  $55\Omega$  Line Drivers and Receivers for Signaling Rates<sup>(1)</sup> Up to 250Mbps; Clock Frequencies Up to 125MHz
- Meets or Exceeds the M-LVDS Standard TIA/ • EIA-899 for Multipoint Data Interchange
- Controlled Driver Output Voltage Transition Times for Improved Signal Quality
- -1V to 3.4V Common-Mode Voltage Range Allows Data Transfer With 2V of Ground Noise
- Bus Pins High Impedance When Driver Disabled or  $V_{CC} \le 1.5V$
- Independent Enables for each Driver and Receiver
- Enhanced ESD Protection: 7kV HBM on all Pins
- 48 pin 7 X 7 QFN (RGZ)
- M-LVDS Bus Power Up/Down Glitch Free •

# 2 Applications

- Parallel Multipoint Data and Clock Transmission Via Backplanes and Cables
- Low-Power High-Speed Short-Reach Alternative to TIA/EIA-485
- **Cellular Base Stations**
- **Central-Office Switches**
- Network Switches and Routers



The signaling rate of a line, is the number of voltage transitions Α that are made per second expressed in the units bps (bits per second)

# **3 Description**

SN65MLVD040 The provides four half-duplex transceivers for transmitting and receiving Multipoint-Low-Voltage Differential Signals in full compliance with the TIA/EIA-899 (M-LVDS) standard, which are optimized to operate at signaling rates up to 250Mbps. The driver outputs have been designed to support multipoint buses presenting loads as low as  $30\Omega$  and incorporates controlled transition times to allow for stubs off of the backplane transmission line.

The M-LVDS standard defines two types of receivers, designated as Type-1 and Type-2. Type-1 receivers have thresholds centered about zero with 25mV of hysteresis to prevent output oscillations with loss of input; Type-2 receivers implement a failsafe by using an offset threshold. The xFSEN pins is used to select the Type-1 and Type-2 receiver for each of the channels. In addition, the driver rise and fall times are between 1ns and 2ns, complying with the M-LVDS standard to provide operation at 250Mbps while also accommodating stubs on the bus. Receiver outputs are slew rate controlled to reduce EMI and crosstalk effects associated with large current surges. The M-LVDS standard allows for 32 nodes on the bus providing a high-speed replacement for RS-485 where lower common-mode can be tolerated or when higher signaling rates are needed.

The driver logic inputs and the receiver logic outputs are on separate pins rather than tied together as in some transceiver designs. The drivers have separate enables (DE) and so does the receivers (RE). This arrangement of separate logic inputs, logic outputs, and enable pins allows for a listen-while-talking operation. The devices are characterized for operation from -40°C to 85°C.

#### Package Information

| PART NUMBER     | PACKAGE (1) | PACKAGE SIZE       |
|-----------------|-------------|--------------------|
| SN65MLVD040RGZR | VQFN (RGZ)  | 7 x 7, 0.5mm pitch |
| SN65MLVD040RGZT | VQFN (RGZ)  | 7 x 7, 0.5mm pitch |

(1)For all available packages, see the orderable addendum at the end of the data sheet.





# **Table of Contents**

| 1 Features<br>2 Applications                        | <b>1</b>       |
|-----------------------------------------------------|----------------|
| 3 Description                                       |                |
| 4 Pin Configuration and Functions                   |                |
| 5 Specifications                                    | 5              |
| 5.1 Absolute Maximum Ratings                        | 5              |
| 5.2 Reccommended Operationg Conditions              | <mark>5</mark> |
| 5.3 Thermal Characteristics                         | <mark>5</mark> |
| 5.4 Package Dissipation Ratings                     | 5              |
| 5.5 Device Electrical Characteristics               | <mark>6</mark> |
| 5.6 Driver Electrical Characteristics               | 6              |
| 5.7 Reciver Electrical Charecteristics              | 7              |
| 5.8 Bus Input and Output Electrical Characteristics | 7              |
| 5.9 Driver Switching Characterisitics               |                |
| 5.10 Reciever Switching Charecteristics             |                |

| 5.11 Typical Characteristics                        | 10 |
|-----------------------------------------------------|----|
| 6 Paramater Measurement Information                 |    |
| 6.1 Equivalent Input and Output Schematic Diagrams. |    |
|                                                     |    |
| 7 Application and Implementation                    |    |
| 7.1 Application Information                         |    |
| 8 Device and Documentation Support                  | 26 |
| 8.1 Documentation Support                           | 26 |
| 8.2 Receiving Notification of Documentation Updates |    |
| 8.3 Support Resources                               | 26 |
| 8.4 Trademarks                                      | 26 |
| 8.5 Electrostatic Discharge Caution                 | 26 |
| 8.6 Glossary                                        | 26 |
| 9 Revision History                                  |    |
| 10 Mechanical, Packaging, and Orderable             |    |
| Information                                         | 26 |
|                                                     |    |



# 4 Pin Configuration and Functions



Figure 4-1. RGZ Package (Top View)

#### Table 4-1. Pin Functions

|                 | PIN                                 | I/O     | DESCRIPTION                                                                                                                                                                                                                                                                    |
|-----------------|-------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO.                                 | 1/0     | DESCRIPTION                                                                                                                                                                                                                                                                    |
| 1D-4D           | 35, 32, 28, 25                      | I       | Data inputs for drivers                                                                                                                                                                                                                                                        |
| 1R–4R           | 36, 33, 29, 26                      | 0       | Data output for receivers                                                                                                                                                                                                                                                      |
| 1A–4A           | 47, 3, 9, 13                        | Bus I/O | M-LVDS bus non-inverting input/output                                                                                                                                                                                                                                          |
| 1B–4B           | 48, 4, 10, 14                       | Bus I/O | M-LVDS bus inverting input/output                                                                                                                                                                                                                                              |
| GND             | 6, 7, 18, 23, 27, 31, 34, 38,<br>43 |         | Circuit ground. ALL GND pins must be connected to ground.                                                                                                                                                                                                                      |
| V <sub>CC</sub> | 2, 11, 15, 16, 24, 37, 45, 46       |         | Supply voltage. ALL VCC pins must be connected to supply.                                                                                                                                                                                                                      |
| 1RE- 4RE        | 40, 42, 19, 21                      | I       | Receiver enable, active low, enable individual receivers. When this pin is left floating, internally this pin will be pulled to logic HIGH.                                                                                                                                    |
| 1DE-4DE         | 1, 5, 8, 12                         | I       | Driver enable, active high, individual enables the drivers. When this pin is left floating, internally this pin will be pulled to logic LOW.                                                                                                                                   |
| 1FSEN-4FSEN     | 39, 41, 20, 22                      | I       | Failsafe enable pin. When this pin is left floating, internally this pin will be pulled to logic HIGH.<br>This pin enables the Type 2 receiver for the respective channel.<br>xFSEN = L $\rightarrow$ Type 1 receiver inputs<br>xFSEN = H $\rightarrow$ Type 2 receiver inputs |
| PDN             | 30                                  | I       | Power Down pin. When this pin is left floating, internally this pin will be pulled to logic LOW.<br>When PDN is HIGH, the device is powered up.<br>When PDN is LOW, the device overrides all other control and powers down. All outputs are Hi-Z.                              |
| NC              | 17                                  |         | Not Connected                                                                                                                                                                                                                                                                  |
| NC              | 44                                  |         | Not Connected. Internal TI Test pin. This pin must be left unconnected.                                                                                                                                                                                                        |
| PowerPAD™       | _                                   |         | Connected to GND                                                                                                                                                                                                                                                               |

#### SN65MLVD040 SLLS902A – FEBRUARY 2010 – REVISED MARCH 2024

RECEIVER

|                      |      |                       | Ų  | Texas<br>Instru<br>w | JMENTS<br>ww.ti.com |  |
|----------------------|------|-----------------------|----|----------------------|---------------------|--|
| nction Tal           | oles | -                     |    |                      |                     |  |
|                      |      | DRIVER                |    |                      |                     |  |
| JTPUT <sup>(1)</sup> |      | INPUTS <sup>(1)</sup> |    | OUTPUT               | S <sup>(1)</sup>    |  |
| R                    |      | D                     | DE | Α                    | В                   |  |

#### Table 4-2. Device Function Tables

| INPUTS <sup>(1)</sup>            |     |      |      | RECEIVER<br>TYPE | OUTPUT <sup>(1)</sup> |   | INPUTS <sup>(1)</sup> |      | OUTPUT | S <sup>(1)</sup> |
|----------------------------------|-----|------|------|------------------|-----------------------|---|-----------------------|------|--------|------------------|
| $V_{ID} = V_A - V_B$             | PDN | FSEN | RE   |                  | R                     |   | D                     | DE   | Α      | В                |
| V <sub>ID</sub> > 35 mV          | Н   | L    | L    | Type 1           | н                     |   | L                     | Н    | L      | н                |
| –35 mV ≤ V <sub>ID</sub> ≤ 35 mV | Н   | L    | L    | Type 1           | ?                     | ] | Н                     | Н    | н      | L                |
| V <sub>ID</sub> < 35 mV          | Н   | L    | L    | Type 1           | L                     | 1 | OPEN                  | н    | L      | н                |
|                                  |     |      |      |                  |                       |   | Х                     | OPEN | Z      | Z                |
| V <sub>ID</sub> > 135 mV         | Н   | Н    | L    | Type 2           | н                     |   | Х                     | L    | Z      | Z                |
| 65 mV ≤ V <sub>ID</sub> ≤ 135 mV | Н   | Н    | L    | Type 2           | ?                     |   |                       |      |        |                  |
| V <sub>ID</sub> < 65 mV          | Н   | Н    | L    | Type 2           | L                     |   |                       |      |        |                  |
| Open Circuit                     | Н   | L    | L    | Type 1           | ?                     | - |                       |      |        |                  |
| Open Circuit                     | Н   | Н    | L    | Type 2           | L                     |   |                       |      |        |                  |
| Х                                | Н   | Х    | Н    | X                | Z                     | - |                       |      |        |                  |
| Х                                | Н   | х    | OPEN | Х                | Z                     |   |                       |      |        |                  |
| Х                                | L   | Х    | Х    | Х                | Z                     |   |                       |      |        |                  |

(1) H=high level, L=low level, Z=high impedance, X=Don't care, ?=indeterminate



# **5** Specifications

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                                                       |                                     |                      | SN65MLVD040    |
|-------------------------------------------------------|-------------------------------------|----------------------|----------------|
| Supply voltage range <sup>(2)</sup> , V <sub>CC</sub> |                                     |                      | –0.5 V to 4 V  |
| Input voltage range                                   | D, DE, RE, FSEN                     | D, DE, RE, FSEN –0.5 |                |
| Input voltage range                                   | А, В                                |                      | -1.8 V to 4 V  |
|                                                       | R                                   |                      |                |
| Output voltage range                                  | A, or B                             |                      | -1.8 V to 4 V  |
| Electrostatio discharge                               | Human Body Model <sup>(3)</sup>     | All pins             | ±7 kV          |
| Electrostatic discharge                               | Charged-Device Model <sup>(4)</sup> | All pins             | ±1500 V        |
| Storage temperature range                             | ·                                   | ·                    | –65°C to 150°C |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with JEDEC Standard 22, Test Method A114-E. Bus pin stressed with respect to a common connection of GND and V<sub>CC</sub>

(4) Tested in accordance with JEDEC Standard 22, Test Method C101-D.

## 5.2 Reccommended Operationg Conditions

|                 |                                            | MIN  | NOM | MAX             | UNIT |
|-----------------|--------------------------------------------|------|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage                             | 3    | 3.3 | 3.6             | V    |
| V <sub>IH</sub> | High-level input voltage                   | 2    |     | V <sub>CC</sub> | V    |
| V <sub>IL</sub> | Low-level input voltage                    | GND  |     | 0.8             | V    |
|                 | Voltage at any bus terminal $V_A$ or $V_B$ | -1.4 |     | 3.8             | V    |
| V <sub>ID</sub> | Magnitude of differential input voltage    | 0.05 |     | V <sub>CC</sub> | V    |
| T <sub>A</sub>  | Operating free-air temperature             | -40  |     | 85              | °C   |
|                 | Maximum junction temperature               |      |     | 140             | °C   |

### **5.3 Thermal Characteristics**

|                  | PARAMETER                                                                | TEST CONDITIONS                                                                                                            | MIN TYP | MAX | UNIT |
|------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------|-----|------|
| $R_{\theta J B}$ | Junction-to-board thermal resistance                                     |                                                                                                                            | 9       |     | °C/W |
| $R_{\theta JC}$  | Junction-to-case thermal resistance                                      |                                                                                                                            | 20      |     | °C/W |
| $R_{\theta JP}$  | Junction-to-pad thermal resistance                                       |                                                                                                                            | 1.37    |     | °C/W |
| P <sub>D</sub>   | Device power dissipation (See typical curves for additional information) | $\overline{\text{RE}}\text{at}$ 0 V, DE at 0 V, C <sub>L</sub> = 15 pF, V <sub>ID</sub> = 400 mW, 125 MHz, All others open |         | 382 | mW   |

## 5.4 Package Dissipation Ratings

| PACKAGE | PCB JEDEC<br>STANDARD | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|-----------------------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|
| RGZ     | Low-K <sup>(2)</sup>  | 1298 mW                               | 12.98 mW/°C                                                   | 519 mW                                |
| RGZ     | High-K <sup>(3)</sup> | 3448 mW                               | 34.48 mW/°C                                                   | 1379 mW                               |

(1) This is the inverse of the junction-to-ambient thermal resistance when board mounted and with no air flow.

(2) In accordance with the Low-K thermal metric definitions of EIA/JESD51-3.

(3) In accordance with the High-K thermal metric definitions of EIA/JESD51-7.

UNIT

mΑ

mΑ

## **5.5 Device Electrical Characteristics**

| Overie          | ver recommended operating conditions unless otherwise noted |               |                                                                                                                                                               |     |                    |     |  |  |
|-----------------|-------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|--|--|
|                 | PAR                                                         | AMETER        | TEST CONDITIONS                                                                                                                                               | MIN | TYP <sup>(1)</sup> | MAX |  |  |
|                 |                                                             | Driver only   | $\overline{\text{RE}}$ and DE at $V_{\text{CC}},\text{R}_{\text{L}}$ = 50 $\Omega,$ 125MHz, All others open                                                   |     |                    | 76  |  |  |
|                 | Supply                                                      | Both disabled | RE at V <sub>CC</sub> , DE at 0 V, R <sub>L</sub> = No Load,<br>125MHz, All others open                                                                       |     |                    | 10  |  |  |
| I <sub>CC</sub> | current                                                     | Both enabled  | $\overline{RE}$ at 0 V, DE at V <sub>CC</sub> , R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 15 pF,<br>All others open, 125MHz, No external RX<br>stimulus |     |                    | 165 |  |  |
|                 |                                                             | Receiver only | $\overline{\text{RE}}$ at 0 V, DE at 0 V, C <sub>L</sub> = 15 pF, V <sub>ID</sub> = 400 mV, 125 MHz, All others open                                          |     |                    | 100 |  |  |
|                 | Power down                                                  | PDN = L       |                                                                                                                                                               |     |                    | 5   |  |  |

over recommended operating conditions unless otherwise noted

(1) All typical values are at 25°C and with a 3.3-V supply voltage.

## **5.6 Driver Electrical Characteristics**

over recommended operating conditions unless otherwise noted

|                     | PARAMETER                                                                         | TEST CONDITIONS                                    | MIN <sup>(1)</sup>   | TYP <sup>(2)</sup> | MAX                 | UNIT |
|---------------------|-----------------------------------------------------------------------------------|----------------------------------------------------|----------------------|--------------------|---------------------|------|
| V <sub>AB</sub>     | Differential output voltage magnitude (A, B)                                      |                                                    | 480                  |                    | 650                 | mV   |
| Δ V <sub>AB</sub>   | Change in differential output voltage<br>magnitude<br>between logic states (A, B) | See Figure 6-2                                     | -50                  |                    | 50                  | mV   |
| V <sub>OS(SS)</sub> | Steady-state common-mode output voltage (A, B)                                    |                                                    | 0.7                  |                    | 1.1                 | V    |
| $\Delta V_{OS(SS)}$ | Change in steady-state common-mode output voltage between logic states (A, B)     | See Figure 6-3                                     | -50                  |                    | 50                  | mV   |
| V <sub>OS(PP)</sub> | Peak-to-peak common-mode output voltage (A, B)                                    |                                                    |                      |                    | 150                 | mV   |
| V <sub>A(OC)</sub>  | Maximum steady-state open-circuit output voltage (A, B)                           | See Figure 6-7                                     | 0                    |                    | 2.4                 | V    |
| V <sub>B(OC)</sub>  | Maximum steady-state open-circuit output voltage (A, B)                           |                                                    | 0                    |                    | 2.4                 | V    |
| V <sub>P(H)</sub>   | Voltage overshoot, low-to-high level output (A, B)                                | See Figure 6-5                                     |                      |                    | 1.2 V <sub>SS</sub> | V    |
| V <sub>P(L)</sub>   | Voltage overshoot, high-to-low level output (A, B)                                | See Figure 0-5                                     | -0.2 V <sub>SS</sub> |                    |                     | V    |
| I <sub>IH</sub>     | High-level input current (D, DE)                                                  | $V_{IH}$ = 2 V to $V_{CC}$                         |                      |                    | 10                  | μA   |
| I <sub>IL</sub>     | Low-level input current (D, DE)                                                   | V <sub>IL</sub> = GND to 0.8 V                     |                      |                    | 10                  | μA   |
| I <sub>OS</sub>     | Differential short-circuit output current magnitude (A, B)                        | See Figure 6-4                                     |                      |                    | 24                  | mA   |
| CI                  | Input capacitance (D, DE)                                                         | $V_1 = 0.4 \sin(30E6\pi t) + 0.5 V$ <sup>(3)</sup> |                      | 5                  |                     | pF   |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

(2) All typical values are at 25°C and with a 3.3-V supply voltage.

(3) HP4194A impedance analyzer (or equivalent)



## **5.7 Reciver Electrical Charecteristics**

|                                            | PARAMETER                                |        | TEST CONDITIONS                  | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------------------------------|------------------------------------------|--------|----------------------------------|-----|--------------------|-----|------|
| V                                          | Positive-going differential input        |        |                                  |     | 35                 | mV  |      |
| V <sub>IT+</sub>                           | vitt+ voltage threshold (A, B)           |        |                                  |     |                    | 135 | IIIV |
| V                                          | Negative-going differential input        |        | See Table 6-1 and Table          | -35 |                    |     | mV   |
| V <sub>IT</sub> - voltage threshold (A, B) |                                          | Type 2 | 6-2                              | 65  |                    |     | IIIV |
| V                                          | , Differential input voltage hysteresis, |        |                                  |     | 25                 |     | mV   |
| V <sub>HYS</sub>                           | $(V_{IT+} - V_{IT-}) (A, B)$             | Type 2 |                                  |     | 0                  |     | IIIV |
| V <sub>OH</sub>                            | High-level output voltage (R)            |        | I <sub>OH</sub> = –8 mA          | 2.4 |                    |     | V    |
| V <sub>OL</sub>                            | Low-level output voltage (R)             |        | I <sub>OL</sub> = 8 mA           |     |                    | 0.4 | V    |
| I <sub>IH</sub>                            | High-level input current ( RE)           |        | $V_{IH}$ = 2 V to $V_{CC}$       | -10 |                    |     | μA   |
| IIL                                        | Low-level input current ( RE)            |        | V <sub>IL</sub> = GND to 0.8 V   | -10 |                    |     | μΑ   |
| I <sub>OZ</sub>                            | High-impedance output current (R)        |        | $V_{O} = 0 V \text{ or } V_{CC}$ | -10 |                    | 15  | μΑ   |

over recommended operating conditions unless otherwise noted

(1) All typical values are at 25°C and with a 3.3-V supply voltage.

## 5.8 Bus Input and Output Electrical Characteristics

|                      | PARAMETER                                                                                               |                                   | TEST CONDITI                                | ONS                                                        | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |  |
|----------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------|------------------------------------------------------------|------|--------------------|------|------|--|
|                      | Receiver or transceiver                                                                                 | V <sub>A</sub> = 3.8 V,           | V <sub>B</sub> = 1.2 V                      |                                                            |      |                    | 32   |      |  |
| I <sub>A</sub>       | with driver disabled input<br>current                                                                   | V <sub>A</sub> = -1.4 V,          | V <sub>B</sub> = 1.2 V                      | -32                                                        |      |                    | μA   |      |  |
|                      | Receiver or transceiver                                                                                 | V <sub>B</sub> = 3.8 V,           | V <sub>A</sub> = 1.2 V                      |                                                            |      |                    | 32   |      |  |
| I <sub>B</sub>       | with driver disabled input<br>current                                                                   | V <sub>B</sub> = -1.4 V,          | V <sub>A</sub> = 1.2 V                      | -32                                                        |      |                    | μA   |      |  |
| I <sub>AB</sub>      | Receiver or transceiver<br>with driver disabled<br>differential input current<br>$(I_A - I_B)$          | V <sub>A</sub> = V <sub>B</sub> , | 1.4 ≤ V <sub>A</sub> ≤ 3.8                  | V                                                          | -4   |                    | 4    | μA   |  |
|                      | Receiver or transceiver                                                                                 | V <sub>A</sub> = 3.8 V,           | V <sub>B</sub> = 1.2 V,                     | 0 V ≤ V <sub>CC</sub> ≤ 1.5 V                              |      |                    | 32   |      |  |
| I <sub>A(OFF)</sub>  | power-off input current                                                                                 | V <sub>A</sub> = -1.4 V,          | V <sub>B</sub> = 1.2 V,                     | 0 V ≤ V <sub>CC</sub> ≤ 1.5 V                              | -32  |                    |      | μA   |  |
|                      | Receiver or transceiver                                                                                 | V <sub>B</sub> = 3.8 V,           | V <sub>A</sub> = 1.2 V,                     | 0 V ≤ V <sub>CC</sub> ≤ 1.5 V                              |      |                    | 32   |      |  |
| I <sub>B(OFF)</sub>  | power-off input current                                                                                 | $V_{\rm B} = -1.4$ V,             | V <sub>A</sub> = 1.2 V,                     | $0 \text{ V} \leq \text{V}_{\text{CC}} \leq 1.5 \text{ V}$ | -32  |                    |      | μA   |  |
| I <sub>AB(OFF)</sub> | Receiver input or<br>transceiver power-off<br>differential input current<br>$(I_{A(off)} - I_{B(off)})$ | $V_A = V_B, 0 V \le V_C$          | <sub>C</sub> ≤ 1.5 V, −1.4 ≤ V <sub>A</sub> | ,≤3.8 V                                                    | -4   |                    | 4    | μA   |  |
| C <sub>A</sub>       | Transceiver with driver<br>disabled<br>input capacitance                                                | V <sub>A</sub> = 0.4 sin (30E6    | 6πt) + 0.5 V <sup>(2)</sup> ,               | V <sub>B</sub> = 1.2 V                                     |      | 5                  |      | pF   |  |
| C <sub>B</sub>       | Transceiver with driver<br>disabled<br>input capacitance                                                | V <sub>B</sub> = 0.4 sin (30E)    | 6πt) + 0.5 V <sup>(2)</sup> ,               | V <sub>A</sub> = 1.2 V                                     |      | 5                  |      | pF   |  |
| C <sub>AB</sub>      | Transceiver with driver<br>disabled<br>differential input<br>capacitance                                | V <sub>AB</sub> = 0.4 sin (30E    | Ξ6πt)V <sup>(2)</sup>                       |                                                            |      |                    | 3    | pF   |  |
| C <sub>A/B</sub>     | Transceiver with driver disabled input capacitance balance, $(C_A/C_B)$                                 |                                   |                                             |                                                            | 0.99 |                    | 1.01 |      |  |

(1) All typical values are at 25°C and with a 3.3-V supply voltage.

(2) HP4194A impedance analyzer (or equivalent)



## 5.9 Driver Switching Characterisitics

over recommended operating conditions unless otherwise noted

|                       | PARAMETER                                                | TEST CONDITIONS                                               | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------|----------------------------------------------------------|---------------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>pLH</sub>      | Propagation delay time, low-to-<br>high-level output     |                                                               | 1.3 | 1.9                | 2.4 | ns   |
| t <sub>pHL</sub>      | Propagation delay time, high-to-<br>low-level output     |                                                               | 1.3 | 1.9                | 2.4 | ns   |
| t <sub>r</sub>        | Differential output signal rise time                     | See Figure 6-5                                                | 0.9 |                    | 2   | ns   |
| t <sub>f</sub>        | Differential output signal fall time                     |                                                               | 0.9 |                    | 2.2 | ns   |
| t <sub>sk(o)</sub>    | Output skew                                              |                                                               |     |                    | 200 | ps   |
| t <sub>sk(p)</sub>    | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  )      |                                                               |     |                    | 150 | ps   |
| t <sub>sk(pp)</sub>   | Part-to-part skew <sup>(2)</sup>                         |                                                               |     |                    | 300 | ps   |
| t <sub>jit(per)</sub> | Period jitter, rms (1 standard deviation) <sup>(3)</sup> | All channels switching, 125 MHz                               |     |                    | 2   | ps   |
| t <sub>jit(c-c)</sub> | Cycle-to-cycle jitter, rms <sup>(3)</sup>                | - clock input <sup>(4)</sup> , see Figure 6-8                 |     |                    | 9   | ps   |
| t <sub>jit(det)</sub> | Deterministic jitter <sup>(3)</sup>                      | All channels switching, 250 Mbps                              |     |                    | 290 | ps   |
| t <sub>jit(r)</sub>   | Random jitter <sup>(3)</sup>                             | 2 <sup>15</sup> –1 PRBS input <sup>(4)</sup> , see Figure 6-8 |     |                    | 4   | ps   |
| t <sub>PZH</sub>      | Enable time, high-impedance-to-<br>high-level output     |                                                               |     |                    | 7   | ns   |
| t <sub>PZL</sub>      | Enable time, high-impedance-to-<br>low-level output      |                                                               |     |                    | 7   | ns   |
| t <sub>PHZ</sub>      | Disable time, high-level-to-high-<br>impedance output    | See Figure 6-6                                                |     |                    | 7   | ns   |
| t <sub>PLZ</sub>      | Disable time, low-level-to-high-<br>impedance output     |                                                               |     |                    | 7   | ns   |

All typical values are at 25°C and with a 3.3-V supply voltage. (1)

 $t_{sk(pp)}$  is the magnitude of the time difference in propagation delay times between any specified terminals of two devices when both (2) devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

Jitter is ensured by design and characterization. Stimulus jitter has been subtracted from the numbers.  $t_r = t_f = 0.5$  ns (10% to 90%) (3)

(4)



## 5.10 Reciever Switching Charecteristics

over recommended operating conditions unless otherwise noted

|                       | PARAMETER                                           | TEST CONDITIONS                           | MIN                                                                        | TYP <sup>(1)</sup> | MAX | UNIT |    |
|-----------------------|-----------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------|--------------------|-----|------|----|
| t <sub>pLH</sub>      | Propagation delay time, low-t                       | to-high-level output                      |                                                                            | 2.5                | 4.5 | 6    | ns |
| t <sub>pHL</sub>      | Propagation delay time, high-                       | -to-low-level output                      |                                                                            | 2.5                | 4.5 | 6    | ns |
| t <sub>r</sub>        | Output signal rise time                             |                                           |                                                                            | 1.4                |     | 2.35 | ns |
| t <sub>f</sub>        | Output signal fall time                             |                                           |                                                                            | 1.4                |     | 2.35 | ns |
| t <sub>sk(o)</sub>    | Output skew                                         |                                           | - C <sub>L</sub> = 15 pF, See Figure 6-10                                  |                    |     | 350  | ps |
|                       |                                                     | Туре 1                                    |                                                                            |                    | 35  | 210  |    |
| t <sub>sk(p)</sub>    | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  ) | Туре 2                                    |                                                                            |                    | 150 | 470  | ps |
| t <sub>sk(pp)</sub>   | Part-to-part skew <sup>(2)</sup>                    |                                           |                                                                            |                    |     | 800  | ps |
| t <sub>jit(per)</sub> | Period jitter, rms (1 standard                      | deviation) <sup>(3)</sup>                 | All channels switching, 125<br>MHz clock input <sup>(4)</sup> , See Figure | 6                  |     |      | ps |
| t <sub>jit(c-c)</sub> | Cycle-to-cycle jitter, rms <sup>(3)</sup>           |                                           |                                                                            |                    |     | 13   | ps |
| 4                     | Deterministic iitter(3)                             | Туре 1                                    |                                                                            |                    |     | 800  | ps |
| t <sub>jit(det)</sub> | Deterministic jitter <sup>(3)</sup>                 | Туре 2                                    | All channels switching,<br>250 Mbps 2 <sup>15</sup> –1 PRBS                |                    |     | 945  | ps |
|                       | Developer litter (3)                                | Туре 1                                    | input <sup>(4)</sup> ,See Figure 6-12                                      |                    |     | 9    | ps |
| t <sub>jit(r)</sub>   | Random jitter <sup>(3)</sup>                        | Туре 2                                    |                                                                            |                    |     | 8    | ps |
| t <sub>PZH</sub>      | Enable time, high-impedance                         | e-to-high-level output                    |                                                                            |                    |     | 15   | ns |
| t <sub>PZL</sub>      | Enable time, high-impedance-to-low-level output     |                                           |                                                                            |                    |     | 15   | ns |
| t <sub>PHZ</sub>      | Disable time, high-level-to-hig                     | - C <sub>L</sub> = 15 pF, See Figure 6-11 |                                                                            |                    | 10  | ns   |    |
| t <sub>PLZ</sub>      | Disable time, low-level-to-hig                      | h-impedance output                        |                                                                            |                    |     | 10   | ns |

(1) All typical values are at 25°C and with a 3.3-V supply voltage.

(2) t<sub>sk(pp)</sub> is the magnitude of the time difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

(3) Jitter is ensured by design and characterization. Stimulus jitter has been subtracted from the numbers.

(4)  $t_r = t_f = 0.5 \text{ ns} (10\% \text{ to } 90\%)$ 



## **5.11 Typical Characteristics**























15



### 6 Paramater Measurement Information



Figure 6-1. Driver Voltage and Current Definitions



All resistors are 1% tolerance.

Figure 6-2. Differential Output Voltage Test Circuit



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, pulse frequency = 1 MHz, duty cycle = 50 ±5%.
- B. C1, C2 and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 and R2 are metal film, surface mount, ±1%, and located within 2 cm of the D.U.T.
- D. The measurement of V<sub>OS(PP)</sub> is made on test equipment with a –3 dB bandwidth of at least 1 GHz.

#### Figure 6-3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



Figure 6-4. Driver Short-Circuit Test Circuit





- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, frequency = 1 MHz, duty cycle = 50 ±5%.
- B. C1, C2, and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 is a metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a –3 dB bandwidth of at least 1 GHz.

#### Figure 6-5. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, frequency = 1 MHz, duty cycle = 50 ±5%.
- B. C1, C2, C3, and C4 includes instrumentation and fixture capacitance within 2 cm of the D.U.T. and are ±20%.
- C. R1 and R2 are metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a –3 dB bandwidth of at least 1 GHz.

#### Figure 6-6. Driver Enable and Disable Time Circuit and Definitions





#### Figure 6-7. Maximum Steady State Output Voltage



 $t_{jit(cc)} = |t_{c(n)} - t_{c(n+1)}|$ 

- A. All input pulses are supplied by the Agilent 81250 Parallel BERT Stimulus System with plug-in E4832A.
- B. The cycle-to-cycle measurement is made on a TEK TDS6604 running TDSJIT3 application software.
- C. All other jitter measurements are made with an Agilent Infiniium DCA-J 86100C Digital Communications Analyzer.
- D. Period jitter and cycle-to-cycle jitter are measured using a 125 MHz 50 ±1% duty cycle clock input. Measured over 75K samples.
- E. Deterministic jitter and random jitter are measured using a 250 Mbps 2<sup>15</sup>–1 PRBS input. Measured over BER = 10<sup>-12</sup>

Figure 6-8. Driver Jitter Measurement Waveforms





|        | OLTAGES         | RESULTING DIFFERENTIAL<br>INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | RECEIVER<br>OUTPUT <sup>(1)</sup> |
|--------|-----------------|-----------------------------------------|-----------------------------------------|-----------------------------------|
| VIA    | V <sub>IB</sub> | V <sub>ID</sub>                         | V <sub>IC</sub>                         | OULDING                           |
| 2.400  | 0.000           | 2.400                                   | 1.200                                   | Н                                 |
| 0.000  | 2.400           | -2.400                                  | 1.200                                   | L                                 |
| 3.400  | 3.365           | 0.035                                   | 3.3825                                  | Н                                 |
| 3.365  | 3.400           | -0.035                                  | 3.3825                                  | L                                 |
| -0.965 | -1              | 0.035                                   | -0.9825                                 | Н                                 |
| -1     | -0.965          | -0.035                                  | -0.9825                                 | L                                 |

#### Table 6-1. Type-1 Receiver Input Threshold Test Voltages

(1) H= high level, L = low level, output state assumes receiver is enabled ( $\overline{RE} = L$ )

|                  | Table 6-2. Type-2 Receiver input Threshold Test voltages |                                         |                                         |                                   |  |  |  |  |  |  |  |
|------------------|----------------------------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------|--|--|--|--|--|--|--|
| APPLIED VOLTAGES |                                                          | RESULTING DIFFERENTIAL<br>INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | RECEIVER<br>OUTPUT <sup>(1)</sup> |  |  |  |  |  |  |  |
|                  |                                                          | V <sub>ID</sub>                         | V <sub>IC</sub>                         | OULLO                             |  |  |  |  |  |  |  |
| 2.400            | 0.000                                                    | 2.400                                   | 1.200                                   | Н                                 |  |  |  |  |  |  |  |
| 0.000            | 2.400                                                    | -2.400                                  | 1.200                                   | L                                 |  |  |  |  |  |  |  |
| 3.400            | 3.265                                                    | 0.135                                   | 3.3325                                  | Н                                 |  |  |  |  |  |  |  |
| 3.4000           | 3.335                                                    | 0.065                                   | 3.3675                                  | L                                 |  |  |  |  |  |  |  |
| -0.865           | -1                                                       | 0.135                                   | -0.9325                                 | Н                                 |  |  |  |  |  |  |  |
| -0.935           | -1                                                       | 0.065                                   | -0.9675                                 | L                                 |  |  |  |  |  |  |  |
|                  |                                                          |                                         |                                         |                                   |  |  |  |  |  |  |  |

Table 6-2. Type-2 Receiver Input Threshold Test Voltages

(1) H= high level, L = low level, output state assumes receiver is enabled ( $\overline{RE} = L$ )



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 1$  ns, frequency = 1 MHz, duty cycle = 50 ±5%. C<sub>L</sub> is a combination of a 20%-tolerance, low-loss ceramic, surface-mount capacitor and fixture capacitance within 2 cm of the D.U.T.
- B. The measurement is made on test equipment with a –3 dB bandwidth of at least 1 GHz.

## Figure 6-10. Receiver Timing Test Circuit and Waveforms





- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_i \le 1$  ns, frequency = 1 MHz, duty cycle = 50 ± 5%.
- B. R<sub>L</sub> is 1% tolerance, metal film, surface mount, and located within 2 cm of the D.U.T.
- C. C<sub>L</sub> is the instrumentation and fixture capacitance within 2 cm of the DUT and ±20%. The measurement is made on test equipment with a –3 dB bandwidth of at least 1 GHz.

#### Figure 6-11. Receiver Enable/Disable Time Test Circuit and Waveforms





 $t_{jit(cc)} = | t_{c(n)} - t_{c(n+1)} |$ 

- A. All input pulses are supplied by the Agilent 81250 Parallel BERT Stimulus System with plug-in E4832A.
- B. The cycle-to-cycle measurement is made on a TEK TDS6604 running TDSJIT3 application software.
- C. All other jitter measurements are made with an Agilent Infiniium DCA-J 86100C Digital Communications Analyzer.
- D. Period jitter and cycle-to-cycle jitter are measured using a 125 MHz 50 ±1% duty cycle clock input. Measured over 75K samples.
- E. Deterministic jitter and random jitter are measured using a 250 Mbps 2<sup>15</sup>–1 PRBS input. Measured over BER = 10<sup>-12</sup>

#### Figure 6-12. Receiver Jitter Measurement Waveforms

# 6.1 Equivalent Input and Output Schematic Diagrams





# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

#### 7.1.1 Source Synchronous System Clock (SSSC)

There are two approaches to transmit data in a synchronous system: centralized synchronous system clock (CSSC) and source synchronous system clock (SSSC). CSSC systems synchronize data transmission between different modules using a clock signal from a centralized source. The key requirement for a CSSC system is for data transmission and reception to complete during a single clock cycle. The maximum operating frequency is the inverse of the shortest clock cycle for which valid data transmission and reception can be ensured. SSSC systems achieve higher operating frequencies by sending clock and data signals together to eliminate the flight time on the transmission media, backplane, or cables. In SSSC systems, the maximum operating frequency is limited by the cumulated skews that can exist between clock and data. The absolute flight time of data on the backplane does not provide a limitation on the operating frequency as it does with CSSC.

The SN65MLVD082 can be designed for interfacing the data and clock to support source synchronous system clock (SSSC) operation. It is specified for transmitting data up to 250 Mbps and clock frequencies up to 125 MHz. Figure 7-1 shows an example of a SSSC architecture supported by M-LVDS transceivers. The SN65MLVD206, a single channel transceiver, transmits the main system clock between modules. A retiming unit is then applied to the main system clock to generate a local clock for subsystem synchronization processing. System operating data (or control) and subsystem clock signals are generated from the data processing unit, such as a microprocessor, FPGA, or ASIC, on module 1, and sent to slave modules through the SN65MLVD082. Such design configurations are common while transmitting parallel control data over the backplane with a higher SSSC subsystem clock frequency. The subsystem clock frequency is aligned with the operating frequencies of the data processing unit to synchronize data transmission between different units.







(1)

The maximum SSSC frequencies in a transparent mode can be calculated with Equation 1:

$$f_{max(clk)} < 1/[t_{sk(o)Source} + t_{sk(pp)DRVR} + t_{sk(flight)BP} + t_{sk(pp)RCVR}$$

Setup time and hold time on the receiver side are decided by the data processing unit, FPGA, or ASIC in this example. By considering data passes through the transceiver only, the general calculation result is 238 MHz when using the following data:

t<sub>sk(o)Source</sub> = 2 ns – Output skew of data processing unit; any skew between data bits, or clock and data bits

 $t_{sk(pp)DRVR}$  = 0.6 ns – Driver part-to-part skew of the SN65MLVD040

 $t_{sk(flight)BP} = 0.4 \text{ ns} - \text{Skew of propagation delay on the backplane between data and clock}$ 

t<sub>sk(pp)RCVR</sub> = 1 ns – Receiver part-to-part skew of the SN65MLVD040

The 238-MHz maximum operating speed calculated above was determined based on data and clock skews only. Another important consideration when calculating the maximum operating speed is output transition time. Transition-time-limited operating speed is calculated from Equation 2:

$$f = 45\% \times \frac{1}{2 \times t_{\text{transition}}}$$
(2)

Using the typical transition time of the SN65MLVD040 of 1.4 ns, a transition-time-limited operating frequency of 170 MHz can be supported.

In addition to the high operating frequencies of SSSC that can be ensured, the SN65MLVD040 presents other benefits as other M-LVDS bus transceivers can provide:

- Robust system operation due to common mode noise cancellation using a low voltage differential receiver
- · Low EMI radiation noise due to differential signaling improves signal integrity through the backplane
- A singly terminated transmission line is easy to design and implement
- · Low power consumption in both active and idle modes minimizes thermal concerns on each module

In dense backplane design, these benefits are important for improving the performance of the whole system.



#### 7.1.1.1 Live Insertion/Glitch-Free Power Up/Down

The SN65MLVD040 family of products offered by Texas Instruments provides a glitch-free powerup/down feature that prevents the M-LVDS outputs of the device from turning on during a powerup or powerdown event. This is especially important in live insertion applications, when a device is physically connected to an M-LVDS multipoint bus and  $V_{CC}$  is ramping.

While the M-LVDS interface for these devices is glitch free on powerup/down, the receiver output structure is not. Figure 7-2 shows the performance of the receiver output pin, R (CHANNEL 2), as  $V_{CC}$  (CHANNEL 1) is ramped.



Figure 7-2. M-LVDS Receiver Output: V<sub>CC</sub> (CHANNEL 1), R Pin (CHANNEL 2)

The glitch on the R pin is independent of the  $\overline{RE}$  voltage. Any complications or issues from this glitch are resolved in power sequencing or system requirements that suspend operation until V<sub>CC</sub> has reached a steady state value.



## 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 8.1 Documentation Support

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 8.4 Trademarks

PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision \* (Febuary 2010) to Revision A (March 2024)

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Page



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65MLVD040RGZR  | ACTIVE        | VQFN         | RGZ                | 48   | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | MLVD040                 | Samples |
| SN65MLVD040RGZT  | ACTIVE        | VQFN         | RGZ                | 48   | 250            | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | MLVD040                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

27-Feb-2024



www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65MLVD040RGZR             | VQFN | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| SN65MLVD040RGZT             | VQFN | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

27-Feb-2024



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65MLVD040RGZR | VQFN         | RGZ             | 48   | 2500 | 356.0       | 356.0      | 35.0        |
| SN65MLVD040RGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |

# **RGZ 48**

7 x 7, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGZ0048B**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGZ0048B**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGZ0048B**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated